spear310.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * arch/arm/mach-spear3xx/spear310.c
  3. *
  4. * SPEAr310 machine source file
  5. *
  6. * Copyright (C) 2009-2012 ST Microelectronics
  7. * Viresh Kumar <viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr310: " fmt
  14. #include <linux/amba/pl08x.h>
  15. #include <linux/amba/serial.h>
  16. #include <linux/of_platform.h>
  17. #include <asm/hardware/vic.h>
  18. #include <asm/mach/arch.h>
  19. #include <plat/shirq.h>
  20. #include <mach/generic.h>
  21. #include <mach/spear.h>
  22. #define SPEAR310_UART1_BASE UL(0xB2000000)
  23. #define SPEAR310_UART2_BASE UL(0xB2080000)
  24. #define SPEAR310_UART3_BASE UL(0xB2100000)
  25. #define SPEAR310_UART4_BASE UL(0xB2180000)
  26. #define SPEAR310_UART5_BASE UL(0xB2200000)
  27. #define SPEAR310_SOC_CONFIG_BASE UL(0xB4000000)
  28. /* Interrupt registers offsets and masks */
  29. #define SPEAR310_INT_STS_MASK_REG 0x04
  30. #define SPEAR310_SMII0_IRQ_MASK (1 << 0)
  31. #define SPEAR310_SMII1_IRQ_MASK (1 << 1)
  32. #define SPEAR310_SMII2_IRQ_MASK (1 << 2)
  33. #define SPEAR310_SMII3_IRQ_MASK (1 << 3)
  34. #define SPEAR310_WAKEUP_SMII0_IRQ_MASK (1 << 4)
  35. #define SPEAR310_WAKEUP_SMII1_IRQ_MASK (1 << 5)
  36. #define SPEAR310_WAKEUP_SMII2_IRQ_MASK (1 << 6)
  37. #define SPEAR310_WAKEUP_SMII3_IRQ_MASK (1 << 7)
  38. #define SPEAR310_UART1_IRQ_MASK (1 << 8)
  39. #define SPEAR310_UART2_IRQ_MASK (1 << 9)
  40. #define SPEAR310_UART3_IRQ_MASK (1 << 10)
  41. #define SPEAR310_UART4_IRQ_MASK (1 << 11)
  42. #define SPEAR310_UART5_IRQ_MASK (1 << 12)
  43. #define SPEAR310_EMI_IRQ_MASK (1 << 13)
  44. #define SPEAR310_TDM_HDLC_IRQ_MASK (1 << 14)
  45. #define SPEAR310_RS485_0_IRQ_MASK (1 << 15)
  46. #define SPEAR310_RS485_1_IRQ_MASK (1 << 16)
  47. #define SPEAR310_SHIRQ_RAS1_MASK 0x000FF
  48. #define SPEAR310_SHIRQ_RAS2_MASK 0x01F00
  49. #define SPEAR310_SHIRQ_RAS3_MASK 0x02000
  50. #define SPEAR310_SHIRQ_INTRCOMM_RAS_MASK 0x1C000
  51. /* SPEAr310 Virtual irq definitions */
  52. /* IRQs sharing IRQ_GEN_RAS_1 */
  53. #define SPEAR310_VIRQ_SMII0 (SPEAR3XX_VIRQ_START + 0)
  54. #define SPEAR310_VIRQ_SMII1 (SPEAR3XX_VIRQ_START + 1)
  55. #define SPEAR310_VIRQ_SMII2 (SPEAR3XX_VIRQ_START + 2)
  56. #define SPEAR310_VIRQ_SMII3 (SPEAR3XX_VIRQ_START + 3)
  57. #define SPEAR310_VIRQ_WAKEUP_SMII0 (SPEAR3XX_VIRQ_START + 4)
  58. #define SPEAR310_VIRQ_WAKEUP_SMII1 (SPEAR3XX_VIRQ_START + 5)
  59. #define SPEAR310_VIRQ_WAKEUP_SMII2 (SPEAR3XX_VIRQ_START + 6)
  60. #define SPEAR310_VIRQ_WAKEUP_SMII3 (SPEAR3XX_VIRQ_START + 7)
  61. /* IRQs sharing IRQ_GEN_RAS_2 */
  62. #define SPEAR310_VIRQ_UART1 (SPEAR3XX_VIRQ_START + 8)
  63. #define SPEAR310_VIRQ_UART2 (SPEAR3XX_VIRQ_START + 9)
  64. #define SPEAR310_VIRQ_UART3 (SPEAR3XX_VIRQ_START + 10)
  65. #define SPEAR310_VIRQ_UART4 (SPEAR3XX_VIRQ_START + 11)
  66. #define SPEAR310_VIRQ_UART5 (SPEAR3XX_VIRQ_START + 12)
  67. /* IRQs sharing IRQ_GEN_RAS_3 */
  68. #define SPEAR310_VIRQ_EMI (SPEAR3XX_VIRQ_START + 13)
  69. #define SPEAR310_VIRQ_PLGPIO (SPEAR3XX_VIRQ_START + 14)
  70. /* IRQs sharing IRQ_INTRCOMM_RAS_ARM */
  71. #define SPEAR310_VIRQ_TDM_HDLC (SPEAR3XX_VIRQ_START + 15)
  72. #define SPEAR310_VIRQ_RS485_0 (SPEAR3XX_VIRQ_START + 16)
  73. #define SPEAR310_VIRQ_RS485_1 (SPEAR3XX_VIRQ_START + 17)
  74. /* pad multiplexing support */
  75. /* muxing registers */
  76. #define PAD_MUX_CONFIG_REG 0x08
  77. /* devices */
  78. static struct pmx_dev_mode pmx_emi_cs_0_1_4_5_modes[] = {
  79. {
  80. .ids = 0x00,
  81. .mask = PMX_TIMER_3_4_MASK,
  82. },
  83. };
  84. struct pmx_dev spear310_pmx_emi_cs_0_1_4_5 = {
  85. .name = "emi_cs_0_1_4_5",
  86. .modes = pmx_emi_cs_0_1_4_5_modes,
  87. .mode_count = ARRAY_SIZE(pmx_emi_cs_0_1_4_5_modes),
  88. .enb_on_reset = 1,
  89. };
  90. static struct pmx_dev_mode pmx_emi_cs_2_3_modes[] = {
  91. {
  92. .ids = 0x00,
  93. .mask = PMX_TIMER_1_2_MASK,
  94. },
  95. };
  96. struct pmx_dev spear310_pmx_emi_cs_2_3 = {
  97. .name = "emi_cs_2_3",
  98. .modes = pmx_emi_cs_2_3_modes,
  99. .mode_count = ARRAY_SIZE(pmx_emi_cs_2_3_modes),
  100. .enb_on_reset = 1,
  101. };
  102. static struct pmx_dev_mode pmx_uart1_modes[] = {
  103. {
  104. .ids = 0x00,
  105. .mask = PMX_FIRDA_MASK,
  106. },
  107. };
  108. struct pmx_dev spear310_pmx_uart1 = {
  109. .name = "uart1",
  110. .modes = pmx_uart1_modes,
  111. .mode_count = ARRAY_SIZE(pmx_uart1_modes),
  112. .enb_on_reset = 1,
  113. };
  114. static struct pmx_dev_mode pmx_uart2_modes[] = {
  115. {
  116. .ids = 0x00,
  117. .mask = PMX_TIMER_1_2_MASK,
  118. },
  119. };
  120. struct pmx_dev spear310_pmx_uart2 = {
  121. .name = "uart2",
  122. .modes = pmx_uart2_modes,
  123. .mode_count = ARRAY_SIZE(pmx_uart2_modes),
  124. .enb_on_reset = 1,
  125. };
  126. static struct pmx_dev_mode pmx_uart3_4_5_modes[] = {
  127. {
  128. .ids = 0x00,
  129. .mask = PMX_UART0_MODEM_MASK,
  130. },
  131. };
  132. struct pmx_dev spear310_pmx_uart3_4_5 = {
  133. .name = "uart3_4_5",
  134. .modes = pmx_uart3_4_5_modes,
  135. .mode_count = ARRAY_SIZE(pmx_uart3_4_5_modes),
  136. .enb_on_reset = 1,
  137. };
  138. static struct pmx_dev_mode pmx_fsmc_modes[] = {
  139. {
  140. .ids = 0x00,
  141. .mask = PMX_SSP_CS_MASK,
  142. },
  143. };
  144. struct pmx_dev spear310_pmx_fsmc = {
  145. .name = "fsmc",
  146. .modes = pmx_fsmc_modes,
  147. .mode_count = ARRAY_SIZE(pmx_fsmc_modes),
  148. .enb_on_reset = 1,
  149. };
  150. static struct pmx_dev_mode pmx_rs485_0_1_modes[] = {
  151. {
  152. .ids = 0x00,
  153. .mask = PMX_MII_MASK,
  154. },
  155. };
  156. struct pmx_dev spear310_pmx_rs485_0_1 = {
  157. .name = "rs485_0_1",
  158. .modes = pmx_rs485_0_1_modes,
  159. .mode_count = ARRAY_SIZE(pmx_rs485_0_1_modes),
  160. .enb_on_reset = 1,
  161. };
  162. static struct pmx_dev_mode pmx_tdm0_modes[] = {
  163. {
  164. .ids = 0x00,
  165. .mask = PMX_MII_MASK,
  166. },
  167. };
  168. struct pmx_dev spear310_pmx_tdm0 = {
  169. .name = "tdm0",
  170. .modes = pmx_tdm0_modes,
  171. .mode_count = ARRAY_SIZE(pmx_tdm0_modes),
  172. .enb_on_reset = 1,
  173. };
  174. /* pmx driver structure */
  175. static struct pmx_driver pmx_driver = {
  176. .mux_reg = {.offset = PAD_MUX_CONFIG_REG, .mask = 0x00007fff},
  177. };
  178. /* spear3xx shared irq */
  179. static struct shirq_dev_config shirq_ras1_config[] = {
  180. {
  181. .virq = SPEAR310_VIRQ_SMII0,
  182. .status_mask = SPEAR310_SMII0_IRQ_MASK,
  183. }, {
  184. .virq = SPEAR310_VIRQ_SMII1,
  185. .status_mask = SPEAR310_SMII1_IRQ_MASK,
  186. }, {
  187. .virq = SPEAR310_VIRQ_SMII2,
  188. .status_mask = SPEAR310_SMII2_IRQ_MASK,
  189. }, {
  190. .virq = SPEAR310_VIRQ_SMII3,
  191. .status_mask = SPEAR310_SMII3_IRQ_MASK,
  192. }, {
  193. .virq = SPEAR310_VIRQ_WAKEUP_SMII0,
  194. .status_mask = SPEAR310_WAKEUP_SMII0_IRQ_MASK,
  195. }, {
  196. .virq = SPEAR310_VIRQ_WAKEUP_SMII1,
  197. .status_mask = SPEAR310_WAKEUP_SMII1_IRQ_MASK,
  198. }, {
  199. .virq = SPEAR310_VIRQ_WAKEUP_SMII2,
  200. .status_mask = SPEAR310_WAKEUP_SMII2_IRQ_MASK,
  201. }, {
  202. .virq = SPEAR310_VIRQ_WAKEUP_SMII3,
  203. .status_mask = SPEAR310_WAKEUP_SMII3_IRQ_MASK,
  204. },
  205. };
  206. static struct spear_shirq shirq_ras1 = {
  207. .irq = SPEAR3XX_IRQ_GEN_RAS_1,
  208. .dev_config = shirq_ras1_config,
  209. .dev_count = ARRAY_SIZE(shirq_ras1_config),
  210. .regs = {
  211. .enb_reg = -1,
  212. .status_reg = SPEAR310_INT_STS_MASK_REG,
  213. .status_reg_mask = SPEAR310_SHIRQ_RAS1_MASK,
  214. .clear_reg = -1,
  215. },
  216. };
  217. static struct shirq_dev_config shirq_ras2_config[] = {
  218. {
  219. .virq = SPEAR310_VIRQ_UART1,
  220. .status_mask = SPEAR310_UART1_IRQ_MASK,
  221. }, {
  222. .virq = SPEAR310_VIRQ_UART2,
  223. .status_mask = SPEAR310_UART2_IRQ_MASK,
  224. }, {
  225. .virq = SPEAR310_VIRQ_UART3,
  226. .status_mask = SPEAR310_UART3_IRQ_MASK,
  227. }, {
  228. .virq = SPEAR310_VIRQ_UART4,
  229. .status_mask = SPEAR310_UART4_IRQ_MASK,
  230. }, {
  231. .virq = SPEAR310_VIRQ_UART5,
  232. .status_mask = SPEAR310_UART5_IRQ_MASK,
  233. },
  234. };
  235. static struct spear_shirq shirq_ras2 = {
  236. .irq = SPEAR3XX_IRQ_GEN_RAS_2,
  237. .dev_config = shirq_ras2_config,
  238. .dev_count = ARRAY_SIZE(shirq_ras2_config),
  239. .regs = {
  240. .enb_reg = -1,
  241. .status_reg = SPEAR310_INT_STS_MASK_REG,
  242. .status_reg_mask = SPEAR310_SHIRQ_RAS2_MASK,
  243. .clear_reg = -1,
  244. },
  245. };
  246. static struct shirq_dev_config shirq_ras3_config[] = {
  247. {
  248. .virq = SPEAR310_VIRQ_EMI,
  249. .status_mask = SPEAR310_EMI_IRQ_MASK,
  250. },
  251. };
  252. static struct spear_shirq shirq_ras3 = {
  253. .irq = SPEAR3XX_IRQ_GEN_RAS_3,
  254. .dev_config = shirq_ras3_config,
  255. .dev_count = ARRAY_SIZE(shirq_ras3_config),
  256. .regs = {
  257. .enb_reg = -1,
  258. .status_reg = SPEAR310_INT_STS_MASK_REG,
  259. .status_reg_mask = SPEAR310_SHIRQ_RAS3_MASK,
  260. .clear_reg = -1,
  261. },
  262. };
  263. static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
  264. {
  265. .virq = SPEAR310_VIRQ_TDM_HDLC,
  266. .status_mask = SPEAR310_TDM_HDLC_IRQ_MASK,
  267. }, {
  268. .virq = SPEAR310_VIRQ_RS485_0,
  269. .status_mask = SPEAR310_RS485_0_IRQ_MASK,
  270. }, {
  271. .virq = SPEAR310_VIRQ_RS485_1,
  272. .status_mask = SPEAR310_RS485_1_IRQ_MASK,
  273. },
  274. };
  275. static struct spear_shirq shirq_intrcomm_ras = {
  276. .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
  277. .dev_config = shirq_intrcomm_ras_config,
  278. .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
  279. .regs = {
  280. .enb_reg = -1,
  281. .status_reg = SPEAR310_INT_STS_MASK_REG,
  282. .status_reg_mask = SPEAR310_SHIRQ_INTRCOMM_RAS_MASK,
  283. .clear_reg = -1,
  284. },
  285. };
  286. /* padmux devices to enable */
  287. static struct pmx_dev *spear310_evb_pmx_devs[] = {
  288. /* spear3xx specific devices */
  289. &spear3xx_pmx_i2c,
  290. &spear3xx_pmx_ssp,
  291. &spear3xx_pmx_gpio_pin0,
  292. &spear3xx_pmx_gpio_pin1,
  293. &spear3xx_pmx_gpio_pin2,
  294. &spear3xx_pmx_gpio_pin3,
  295. &spear3xx_pmx_gpio_pin4,
  296. &spear3xx_pmx_gpio_pin5,
  297. &spear3xx_pmx_uart0,
  298. /* spear310 specific devices */
  299. &spear310_pmx_emi_cs_0_1_4_5,
  300. &spear310_pmx_emi_cs_2_3,
  301. &spear310_pmx_uart1,
  302. &spear310_pmx_uart2,
  303. &spear310_pmx_uart3_4_5,
  304. &spear310_pmx_fsmc,
  305. &spear310_pmx_rs485_0_1,
  306. &spear310_pmx_tdm0,
  307. };
  308. /* DMAC platform data's slave info */
  309. struct pl08x_channel_data spear310_dma_info[] = {
  310. {
  311. .bus_id = "uart0_rx",
  312. .min_signal = 2,
  313. .max_signal = 2,
  314. .muxval = 0,
  315. .cctl = 0,
  316. .periph_buses = PL08X_AHB1,
  317. }, {
  318. .bus_id = "uart0_tx",
  319. .min_signal = 3,
  320. .max_signal = 3,
  321. .muxval = 0,
  322. .cctl = 0,
  323. .periph_buses = PL08X_AHB1,
  324. }, {
  325. .bus_id = "ssp0_rx",
  326. .min_signal = 8,
  327. .max_signal = 8,
  328. .muxval = 0,
  329. .cctl = 0,
  330. .periph_buses = PL08X_AHB1,
  331. }, {
  332. .bus_id = "ssp0_tx",
  333. .min_signal = 9,
  334. .max_signal = 9,
  335. .muxval = 0,
  336. .cctl = 0,
  337. .periph_buses = PL08X_AHB1,
  338. }, {
  339. .bus_id = "i2c_rx",
  340. .min_signal = 10,
  341. .max_signal = 10,
  342. .muxval = 0,
  343. .cctl = 0,
  344. .periph_buses = PL08X_AHB1,
  345. }, {
  346. .bus_id = "i2c_tx",
  347. .min_signal = 11,
  348. .max_signal = 11,
  349. .muxval = 0,
  350. .cctl = 0,
  351. .periph_buses = PL08X_AHB1,
  352. }, {
  353. .bus_id = "irda",
  354. .min_signal = 12,
  355. .max_signal = 12,
  356. .muxval = 0,
  357. .cctl = 0,
  358. .periph_buses = PL08X_AHB1,
  359. }, {
  360. .bus_id = "adc",
  361. .min_signal = 13,
  362. .max_signal = 13,
  363. .muxval = 0,
  364. .cctl = 0,
  365. .periph_buses = PL08X_AHB1,
  366. }, {
  367. .bus_id = "to_jpeg",
  368. .min_signal = 14,
  369. .max_signal = 14,
  370. .muxval = 0,
  371. .cctl = 0,
  372. .periph_buses = PL08X_AHB1,
  373. }, {
  374. .bus_id = "from_jpeg",
  375. .min_signal = 15,
  376. .max_signal = 15,
  377. .muxval = 0,
  378. .cctl = 0,
  379. .periph_buses = PL08X_AHB1,
  380. }, {
  381. .bus_id = "uart1_rx",
  382. .min_signal = 0,
  383. .max_signal = 0,
  384. .muxval = 1,
  385. .cctl = 0,
  386. .periph_buses = PL08X_AHB1,
  387. }, {
  388. .bus_id = "uart1_tx",
  389. .min_signal = 1,
  390. .max_signal = 1,
  391. .muxval = 1,
  392. .cctl = 0,
  393. .periph_buses = PL08X_AHB1,
  394. }, {
  395. .bus_id = "uart2_rx",
  396. .min_signal = 2,
  397. .max_signal = 2,
  398. .muxval = 1,
  399. .cctl = 0,
  400. .periph_buses = PL08X_AHB1,
  401. }, {
  402. .bus_id = "uart2_tx",
  403. .min_signal = 3,
  404. .max_signal = 3,
  405. .muxval = 1,
  406. .cctl = 0,
  407. .periph_buses = PL08X_AHB1,
  408. }, {
  409. .bus_id = "uart3_rx",
  410. .min_signal = 4,
  411. .max_signal = 4,
  412. .muxval = 1,
  413. .cctl = 0,
  414. .periph_buses = PL08X_AHB1,
  415. }, {
  416. .bus_id = "uart3_tx",
  417. .min_signal = 5,
  418. .max_signal = 5,
  419. .muxval = 1,
  420. .cctl = 0,
  421. .periph_buses = PL08X_AHB1,
  422. }, {
  423. .bus_id = "uart4_rx",
  424. .min_signal = 6,
  425. .max_signal = 6,
  426. .muxval = 1,
  427. .cctl = 0,
  428. .periph_buses = PL08X_AHB1,
  429. }, {
  430. .bus_id = "uart4_tx",
  431. .min_signal = 7,
  432. .max_signal = 7,
  433. .muxval = 1,
  434. .cctl = 0,
  435. .periph_buses = PL08X_AHB1,
  436. }, {
  437. .bus_id = "uart5_rx",
  438. .min_signal = 8,
  439. .max_signal = 8,
  440. .muxval = 1,
  441. .cctl = 0,
  442. .periph_buses = PL08X_AHB1,
  443. }, {
  444. .bus_id = "uart5_tx",
  445. .min_signal = 9,
  446. .max_signal = 9,
  447. .muxval = 1,
  448. .cctl = 0,
  449. .periph_buses = PL08X_AHB1,
  450. }, {
  451. .bus_id = "ras5_rx",
  452. .min_signal = 10,
  453. .max_signal = 10,
  454. .muxval = 1,
  455. .cctl = 0,
  456. .periph_buses = PL08X_AHB1,
  457. }, {
  458. .bus_id = "ras5_tx",
  459. .min_signal = 11,
  460. .max_signal = 11,
  461. .muxval = 1,
  462. .cctl = 0,
  463. .periph_buses = PL08X_AHB1,
  464. }, {
  465. .bus_id = "ras6_rx",
  466. .min_signal = 12,
  467. .max_signal = 12,
  468. .muxval = 1,
  469. .cctl = 0,
  470. .periph_buses = PL08X_AHB1,
  471. }, {
  472. .bus_id = "ras6_tx",
  473. .min_signal = 13,
  474. .max_signal = 13,
  475. .muxval = 1,
  476. .cctl = 0,
  477. .periph_buses = PL08X_AHB1,
  478. }, {
  479. .bus_id = "ras7_rx",
  480. .min_signal = 14,
  481. .max_signal = 14,
  482. .muxval = 1,
  483. .cctl = 0,
  484. .periph_buses = PL08X_AHB1,
  485. }, {
  486. .bus_id = "ras7_tx",
  487. .min_signal = 15,
  488. .max_signal = 15,
  489. .muxval = 1,
  490. .cctl = 0,
  491. .periph_buses = PL08X_AHB1,
  492. },
  493. };
  494. /* uart devices plat data */
  495. static struct amba_pl011_data spear310_uart_data[] = {
  496. {
  497. .dma_filter = pl08x_filter_id,
  498. .dma_tx_param = "uart1_tx",
  499. .dma_rx_param = "uart1_rx",
  500. }, {
  501. .dma_filter = pl08x_filter_id,
  502. .dma_tx_param = "uart2_tx",
  503. .dma_rx_param = "uart2_rx",
  504. }, {
  505. .dma_filter = pl08x_filter_id,
  506. .dma_tx_param = "uart3_tx",
  507. .dma_rx_param = "uart3_rx",
  508. }, {
  509. .dma_filter = pl08x_filter_id,
  510. .dma_tx_param = "uart4_tx",
  511. .dma_rx_param = "uart4_rx",
  512. }, {
  513. .dma_filter = pl08x_filter_id,
  514. .dma_tx_param = "uart5_tx",
  515. .dma_rx_param = "uart5_rx",
  516. },
  517. };
  518. /* Add SPEAr310 auxdata to pass platform data */
  519. static struct of_dev_auxdata spear310_auxdata_lookup[] __initdata = {
  520. OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
  521. &pl022_plat_data),
  522. OF_DEV_AUXDATA("arm,pl080", SPEAR3XX_ICM3_DMA_BASE, NULL,
  523. &pl080_plat_data),
  524. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART1_BASE, NULL,
  525. &spear310_uart_data[0]),
  526. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART2_BASE, NULL,
  527. &spear310_uart_data[1]),
  528. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART3_BASE, NULL,
  529. &spear310_uart_data[2]),
  530. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART4_BASE, NULL,
  531. &spear310_uart_data[3]),
  532. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART5_BASE, NULL,
  533. &spear310_uart_data[4]),
  534. {}
  535. };
  536. static void __init spear310_dt_init(void)
  537. {
  538. void __iomem *base;
  539. int ret = 0;
  540. pl080_plat_data.slave_channels = spear310_dma_info;
  541. pl080_plat_data.num_slave_channels = ARRAY_SIZE(spear310_dma_info);
  542. of_platform_populate(NULL, of_default_bus_match_table,
  543. spear310_auxdata_lookup, NULL);
  544. /* shared irq registration */
  545. base = ioremap(SPEAR310_SOC_CONFIG_BASE, SZ_4K);
  546. if (base) {
  547. /* shirq 1 */
  548. shirq_ras1.regs.base = base;
  549. ret = spear_shirq_register(&shirq_ras1);
  550. if (ret)
  551. pr_err("Error registering Shared IRQ 1\n");
  552. /* shirq 2 */
  553. shirq_ras2.regs.base = base;
  554. ret = spear_shirq_register(&shirq_ras2);
  555. if (ret)
  556. pr_err("Error registering Shared IRQ 2\n");
  557. /* shirq 3 */
  558. shirq_ras3.regs.base = base;
  559. ret = spear_shirq_register(&shirq_ras3);
  560. if (ret)
  561. pr_err("Error registering Shared IRQ 3\n");
  562. /* shirq 4 */
  563. shirq_intrcomm_ras.regs.base = base;
  564. ret = spear_shirq_register(&shirq_intrcomm_ras);
  565. if (ret)
  566. pr_err("Error registering Shared IRQ 4\n");
  567. }
  568. if (of_machine_is_compatible("st,spear310-evb")) {
  569. /* pmx initialization */
  570. pmx_driver.base = base;
  571. pmx_driver.mode = NULL;
  572. pmx_driver.devs = spear310_evb_pmx_devs;
  573. pmx_driver.devs_count = ARRAY_SIZE(spear310_evb_pmx_devs);
  574. ret = pmx_register(&pmx_driver);
  575. if (ret)
  576. pr_err("padmux: registration failed. err no: %d\n",
  577. ret);
  578. }
  579. }
  580. static const char * const spear310_dt_board_compat[] = {
  581. "st,spear310",
  582. "st,spear310-evb",
  583. NULL,
  584. };
  585. static void __init spear310_map_io(void)
  586. {
  587. spear3xx_map_io();
  588. spear310_clk_init();
  589. }
  590. DT_MACHINE_START(SPEAR310_DT, "ST SPEAr310 SoC with Flattened Device Tree")
  591. .map_io = spear310_map_io,
  592. .init_irq = spear3xx_dt_init_irq,
  593. .handle_irq = vic_handle_irq,
  594. .timer = &spear3xx_timer,
  595. .init_machine = spear310_dt_init,
  596. .restart = spear_restart,
  597. .dt_compat = spear310_dt_board_compat,
  598. MACHINE_END