bitops.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (c) 1994 - 1997, 1999, 2000 Ralf Baechle (ralf@gnu.org)
  7. * Copyright (c) 1999, 2000 Silicon Graphics, Inc.
  8. */
  9. #ifndef _ASM_BITOPS_H
  10. #define _ASM_BITOPS_H
  11. #include <linux/compiler.h>
  12. #include <linux/irqflags.h>
  13. #include <linux/types.h>
  14. #include <asm/bug.h>
  15. #include <asm/byteorder.h> /* sigh ... */
  16. #include <asm/cpu-features.h>
  17. #include <asm/sgidefs.h>
  18. #include <asm/war.h>
  19. #if (_MIPS_SZLONG == 32)
  20. #define SZLONG_LOG 5
  21. #define SZLONG_MASK 31UL
  22. #define __LL "ll "
  23. #define __SC "sc "
  24. #define cpu_to_lelongp(x) cpu_to_le32p((__u32 *) (x))
  25. #elif (_MIPS_SZLONG == 64)
  26. #define SZLONG_LOG 6
  27. #define SZLONG_MASK 63UL
  28. #define __LL "lld "
  29. #define __SC "scd "
  30. #define cpu_to_lelongp(x) cpu_to_le64p((__u64 *) (x))
  31. #endif
  32. /*
  33. * clear_bit() doesn't provide any barrier for the compiler.
  34. */
  35. #define smp_mb__before_clear_bit() smp_mb()
  36. #define smp_mb__after_clear_bit() smp_mb()
  37. /*
  38. * set_bit - Atomically set a bit in memory
  39. * @nr: the bit to set
  40. * @addr: the address to start counting from
  41. *
  42. * This function is atomic and may not be reordered. See __set_bit()
  43. * if you do not require the atomic guarantees.
  44. * Note that @nr may be almost arbitrarily large; this function is not
  45. * restricted to acting on a single-word quantity.
  46. */
  47. static inline void set_bit(unsigned long nr, volatile unsigned long *addr)
  48. {
  49. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  50. unsigned long temp;
  51. if (cpu_has_llsc && R10000_LLSC_WAR) {
  52. __asm__ __volatile__(
  53. " .set mips3 \n"
  54. "1: " __LL "%0, %1 # set_bit \n"
  55. " or %0, %2 \n"
  56. " " __SC "%0, %1 \n"
  57. " beqzl %0, 1b \n"
  58. " .set mips0 \n"
  59. : "=&r" (temp), "=m" (*m)
  60. : "ir" (1UL << (nr & SZLONG_MASK)), "m" (*m));
  61. } else if (cpu_has_llsc) {
  62. __asm__ __volatile__(
  63. " .set mips3 \n"
  64. "1: " __LL "%0, %1 # set_bit \n"
  65. " or %0, %2 \n"
  66. " " __SC "%0, %1 \n"
  67. " beqz %0, 1b \n"
  68. " .set mips0 \n"
  69. : "=&r" (temp), "=m" (*m)
  70. : "ir" (1UL << (nr & SZLONG_MASK)), "m" (*m));
  71. } else {
  72. volatile unsigned long *a = addr;
  73. unsigned long mask;
  74. unsigned long flags;
  75. a += nr >> SZLONG_LOG;
  76. mask = 1UL << (nr & SZLONG_MASK);
  77. local_irq_save(flags);
  78. *a |= mask;
  79. local_irq_restore(flags);
  80. }
  81. }
  82. /*
  83. * clear_bit - Clears a bit in memory
  84. * @nr: Bit to clear
  85. * @addr: Address to start counting from
  86. *
  87. * clear_bit() is atomic and may not be reordered. However, it does
  88. * not contain a memory barrier, so if it is used for locking purposes,
  89. * you should call smp_mb__before_clear_bit() and/or smp_mb__after_clear_bit()
  90. * in order to ensure changes are visible on other processors.
  91. */
  92. static inline void clear_bit(unsigned long nr, volatile unsigned long *addr)
  93. {
  94. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  95. unsigned long temp;
  96. if (cpu_has_llsc && R10000_LLSC_WAR) {
  97. __asm__ __volatile__(
  98. " .set mips3 \n"
  99. "1: " __LL "%0, %1 # clear_bit \n"
  100. " and %0, %2 \n"
  101. " " __SC "%0, %1 \n"
  102. " beqzl %0, 1b \n"
  103. " .set mips0 \n"
  104. : "=&r" (temp), "=m" (*m)
  105. : "ir" (~(1UL << (nr & SZLONG_MASK))), "m" (*m));
  106. } else if (cpu_has_llsc) {
  107. __asm__ __volatile__(
  108. " .set mips3 \n"
  109. "1: " __LL "%0, %1 # clear_bit \n"
  110. " and %0, %2 \n"
  111. " " __SC "%0, %1 \n"
  112. " beqz %0, 1b \n"
  113. " .set mips0 \n"
  114. : "=&r" (temp), "=m" (*m)
  115. : "ir" (~(1UL << (nr & SZLONG_MASK))), "m" (*m));
  116. } else {
  117. volatile unsigned long *a = addr;
  118. unsigned long mask;
  119. unsigned long flags;
  120. a += nr >> SZLONG_LOG;
  121. mask = 1UL << (nr & SZLONG_MASK);
  122. local_irq_save(flags);
  123. *a &= ~mask;
  124. local_irq_restore(flags);
  125. }
  126. }
  127. /*
  128. * change_bit - Toggle a bit in memory
  129. * @nr: Bit to change
  130. * @addr: Address to start counting from
  131. *
  132. * change_bit() is atomic and may not be reordered.
  133. * Note that @nr may be almost arbitrarily large; this function is not
  134. * restricted to acting on a single-word quantity.
  135. */
  136. static inline void change_bit(unsigned long nr, volatile unsigned long *addr)
  137. {
  138. if (cpu_has_llsc && R10000_LLSC_WAR) {
  139. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  140. unsigned long temp;
  141. __asm__ __volatile__(
  142. " .set mips3 \n"
  143. "1: " __LL "%0, %1 # change_bit \n"
  144. " xor %0, %2 \n"
  145. " " __SC "%0, %1 \n"
  146. " beqzl %0, 1b \n"
  147. " .set mips0 \n"
  148. : "=&r" (temp), "=m" (*m)
  149. : "ir" (1UL << (nr & SZLONG_MASK)), "m" (*m));
  150. } else if (cpu_has_llsc) {
  151. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  152. unsigned long temp;
  153. __asm__ __volatile__(
  154. " .set mips3 \n"
  155. "1: " __LL "%0, %1 # change_bit \n"
  156. " xor %0, %2 \n"
  157. " " __SC "%0, %1 \n"
  158. " beqz %0, 1b \n"
  159. " .set mips0 \n"
  160. : "=&r" (temp), "=m" (*m)
  161. : "ir" (1UL << (nr & SZLONG_MASK)), "m" (*m));
  162. } else {
  163. volatile unsigned long *a = addr;
  164. unsigned long mask;
  165. unsigned long flags;
  166. a += nr >> SZLONG_LOG;
  167. mask = 1UL << (nr & SZLONG_MASK);
  168. local_irq_save(flags);
  169. *a ^= mask;
  170. local_irq_restore(flags);
  171. }
  172. }
  173. /*
  174. * test_and_set_bit - Set a bit and return its old value
  175. * @nr: Bit to set
  176. * @addr: Address to count from
  177. *
  178. * This operation is atomic and cannot be reordered.
  179. * It also implies a memory barrier.
  180. */
  181. static inline int test_and_set_bit(unsigned long nr,
  182. volatile unsigned long *addr)
  183. {
  184. if (cpu_has_llsc && R10000_LLSC_WAR) {
  185. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  186. unsigned long temp, res;
  187. __asm__ __volatile__(
  188. " .set mips3 \n"
  189. "1: " __LL "%0, %1 # test_and_set_bit \n"
  190. " or %2, %0, %3 \n"
  191. " " __SC "%2, %1 \n"
  192. " beqzl %2, 1b \n"
  193. " and %2, %0, %3 \n"
  194. #ifdef CONFIG_SMP
  195. " sync \n"
  196. #endif
  197. " .set mips0 \n"
  198. : "=&r" (temp), "=m" (*m), "=&r" (res)
  199. : "r" (1UL << (nr & SZLONG_MASK)), "m" (*m)
  200. : "memory");
  201. return res != 0;
  202. } else if (cpu_has_llsc) {
  203. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  204. unsigned long temp, res;
  205. __asm__ __volatile__(
  206. " .set push \n"
  207. " .set noreorder \n"
  208. " .set mips3 \n"
  209. "1: " __LL "%0, %1 # test_and_set_bit \n"
  210. " or %2, %0, %3 \n"
  211. " " __SC "%2, %1 \n"
  212. " beqz %2, 1b \n"
  213. " and %2, %0, %3 \n"
  214. #ifdef CONFIG_SMP
  215. " sync \n"
  216. #endif
  217. " .set pop \n"
  218. : "=&r" (temp), "=m" (*m), "=&r" (res)
  219. : "r" (1UL << (nr & SZLONG_MASK)), "m" (*m)
  220. : "memory");
  221. return res != 0;
  222. } else {
  223. volatile unsigned long *a = addr;
  224. unsigned long mask;
  225. int retval;
  226. unsigned long flags;
  227. a += nr >> SZLONG_LOG;
  228. mask = 1UL << (nr & SZLONG_MASK);
  229. local_irq_save(flags);
  230. retval = (mask & *a) != 0;
  231. *a |= mask;
  232. local_irq_restore(flags);
  233. return retval;
  234. }
  235. }
  236. /*
  237. * test_and_clear_bit - Clear a bit and return its old value
  238. * @nr: Bit to clear
  239. * @addr: Address to count from
  240. *
  241. * This operation is atomic and cannot be reordered.
  242. * It also implies a memory barrier.
  243. */
  244. static inline int test_and_clear_bit(unsigned long nr,
  245. volatile unsigned long *addr)
  246. {
  247. if (cpu_has_llsc && R10000_LLSC_WAR) {
  248. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  249. unsigned long temp, res;
  250. __asm__ __volatile__(
  251. " .set mips3 \n"
  252. "1: " __LL "%0, %1 # test_and_clear_bit \n"
  253. " or %2, %0, %3 \n"
  254. " xor %2, %3 \n"
  255. " " __SC "%2, %1 \n"
  256. " beqzl %2, 1b \n"
  257. " and %2, %0, %3 \n"
  258. #ifdef CONFIG_SMP
  259. " sync \n"
  260. #endif
  261. " .set mips0 \n"
  262. : "=&r" (temp), "=m" (*m), "=&r" (res)
  263. : "r" (1UL << (nr & SZLONG_MASK)), "m" (*m)
  264. : "memory");
  265. return res != 0;
  266. } else if (cpu_has_llsc) {
  267. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  268. unsigned long temp, res;
  269. __asm__ __volatile__(
  270. " .set push \n"
  271. " .set noreorder \n"
  272. " .set mips3 \n"
  273. "1: " __LL "%0, %1 # test_and_clear_bit \n"
  274. " or %2, %0, %3 \n"
  275. " xor %2, %3 \n"
  276. " " __SC "%2, %1 \n"
  277. " beqz %2, 1b \n"
  278. " and %2, %0, %3 \n"
  279. #ifdef CONFIG_SMP
  280. " sync \n"
  281. #endif
  282. " .set pop \n"
  283. : "=&r" (temp), "=m" (*m), "=&r" (res)
  284. : "r" (1UL << (nr & SZLONG_MASK)), "m" (*m)
  285. : "memory");
  286. return res != 0;
  287. } else {
  288. volatile unsigned long *a = addr;
  289. unsigned long mask;
  290. int retval;
  291. unsigned long flags;
  292. a += nr >> SZLONG_LOG;
  293. mask = 1UL << (nr & SZLONG_MASK);
  294. local_irq_save(flags);
  295. retval = (mask & *a) != 0;
  296. *a &= ~mask;
  297. local_irq_restore(flags);
  298. return retval;
  299. }
  300. }
  301. /*
  302. * test_and_change_bit - Change a bit and return its old value
  303. * @nr: Bit to change
  304. * @addr: Address to count from
  305. *
  306. * This operation is atomic and cannot be reordered.
  307. * It also implies a memory barrier.
  308. */
  309. static inline int test_and_change_bit(unsigned long nr,
  310. volatile unsigned long *addr)
  311. {
  312. if (cpu_has_llsc && R10000_LLSC_WAR) {
  313. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  314. unsigned long temp, res;
  315. __asm__ __volatile__(
  316. " .set mips3 \n"
  317. "1: " __LL "%0, %1 # test_and_change_bit \n"
  318. " xor %2, %0, %3 \n"
  319. " " __SC "%2, %1 \n"
  320. " beqzl %2, 1b \n"
  321. " and %2, %0, %3 \n"
  322. #ifdef CONFIG_SMP
  323. " sync \n"
  324. #endif
  325. " .set mips0 \n"
  326. : "=&r" (temp), "=m" (*m), "=&r" (res)
  327. : "r" (1UL << (nr & SZLONG_MASK)), "m" (*m)
  328. : "memory");
  329. return res != 0;
  330. } else if (cpu_has_llsc) {
  331. unsigned long *m = ((unsigned long *) addr) + (nr >> SZLONG_LOG);
  332. unsigned long temp, res;
  333. __asm__ __volatile__(
  334. " .set push \n"
  335. " .set noreorder \n"
  336. " .set mips3 \n"
  337. "1: " __LL "%0, %1 # test_and_change_bit \n"
  338. " xor %2, %0, %3 \n"
  339. " " __SC "\t%2, %1 \n"
  340. " beqz %2, 1b \n"
  341. " and %2, %0, %3 \n"
  342. #ifdef CONFIG_SMP
  343. " sync \n"
  344. #endif
  345. " .set pop \n"
  346. : "=&r" (temp), "=m" (*m), "=&r" (res)
  347. : "r" (1UL << (nr & SZLONG_MASK)), "m" (*m)
  348. : "memory");
  349. return res != 0;
  350. } else {
  351. volatile unsigned long *a = addr;
  352. unsigned long mask, retval;
  353. unsigned long flags;
  354. a += nr >> SZLONG_LOG;
  355. mask = 1UL << (nr & SZLONG_MASK);
  356. local_irq_save(flags);
  357. retval = (mask & *a) != 0;
  358. *a ^= mask;
  359. local_irq_restore(flags);
  360. return retval;
  361. }
  362. }
  363. #include <asm-generic/bitops/non-atomic.h>
  364. /*
  365. * Return the bit position (0..63) of the most significant 1 bit in a word
  366. * Returns -1 if no 1 bit exists
  367. */
  368. static inline int __ilog2(unsigned long x)
  369. {
  370. int lz;
  371. if (sizeof(x) == 4) {
  372. __asm__ (
  373. " .set push \n"
  374. " .set mips32 \n"
  375. " clz %0, %1 \n"
  376. " .set pop \n"
  377. : "=r" (lz)
  378. : "r" (x));
  379. return 31 - lz;
  380. }
  381. BUG_ON(sizeof(x) != 8);
  382. __asm__ (
  383. " .set push \n"
  384. " .set mips64 \n"
  385. " dclz %0, %1 \n"
  386. " .set pop \n"
  387. : "=r" (lz)
  388. : "r" (x));
  389. return 63 - lz;
  390. }
  391. #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
  392. /*
  393. * __ffs - find first bit in word.
  394. * @word: The word to search
  395. *
  396. * Returns 0..SZLONG-1
  397. * Undefined if no bit exists, so code should check against 0 first.
  398. */
  399. static inline unsigned long __ffs(unsigned long word)
  400. {
  401. return __ilog2(word & -word);
  402. }
  403. /*
  404. * fls - find last bit set.
  405. * @word: The word to search
  406. *
  407. * This is defined the same way as ffs.
  408. * Note fls(0) = 0, fls(1) = 1, fls(0x80000000) = 32.
  409. */
  410. static inline int fls(int word)
  411. {
  412. __asm__ ("clz %0, %1" : "=r" (word) : "r" (word));
  413. return 32 - word;
  414. }
  415. #if defined(CONFIG_64BIT) && defined(CONFIG_CPU_MIPS64)
  416. static inline int fls64(__u64 word)
  417. {
  418. __asm__ ("dclz %0, %1" : "=r" (word) : "r" (word));
  419. return 64 - word;
  420. }
  421. #else
  422. #include <asm-generic/bitops/fls64.h>
  423. #endif
  424. /*
  425. * ffs - find first bit set.
  426. * @word: The word to search
  427. *
  428. * This is defined the same way as
  429. * the libc and compiler builtin ffs routines, therefore
  430. * differs in spirit from the above ffz (man ffs).
  431. */
  432. static inline int ffs(int word)
  433. {
  434. if (!word)
  435. return 0;
  436. return fls(word & -word);
  437. }
  438. #else
  439. #include <asm-generic/bitops/__ffs.h>
  440. #include <asm-generic/bitops/ffs.h>
  441. #include <asm-generic/bitops/fls.h>
  442. #include <asm-generic/bitops/fls64.h>
  443. #endif /*defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64) */
  444. #include <asm-generic/bitops/ffz.h>
  445. #include <asm-generic/bitops/find.h>
  446. #ifdef __KERNEL__
  447. #include <asm-generic/bitops/sched.h>
  448. #include <asm-generic/bitops/hweight.h>
  449. #include <asm-generic/bitops/ext2-non-atomic.h>
  450. #include <asm-generic/bitops/ext2-atomic.h>
  451. #include <asm-generic/bitops/minix.h>
  452. #endif /* __KERNEL__ */
  453. #endif /* _ASM_BITOPS_H */