ohci.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/firewire.h>
  25. #include <linux/firewire-constants.h>
  26. #include <linux/gfp.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/mm.h>
  33. #include <linux/module.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/string.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/page.h>
  41. #include <asm/system.h>
  42. #ifdef CONFIG_PPC_PMAC
  43. #include <asm/pmac_feature.h>
  44. #endif
  45. #include "core.h"
  46. #include "ohci.h"
  47. #define DESCRIPTOR_OUTPUT_MORE 0
  48. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  49. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  50. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  51. #define DESCRIPTOR_STATUS (1 << 11)
  52. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  53. #define DESCRIPTOR_PING (1 << 7)
  54. #define DESCRIPTOR_YY (1 << 6)
  55. #define DESCRIPTOR_NO_IRQ (0 << 4)
  56. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  57. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  58. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  59. #define DESCRIPTOR_WAIT (3 << 0)
  60. struct descriptor {
  61. __le16 req_count;
  62. __le16 control;
  63. __le32 data_address;
  64. __le32 branch_address;
  65. __le16 res_count;
  66. __le16 transfer_status;
  67. } __attribute__((aligned(16)));
  68. #define CONTROL_SET(regs) (regs)
  69. #define CONTROL_CLEAR(regs) ((regs) + 4)
  70. #define COMMAND_PTR(regs) ((regs) + 12)
  71. #define CONTEXT_MATCH(regs) ((regs) + 16)
  72. struct ar_buffer {
  73. struct descriptor descriptor;
  74. struct ar_buffer *next;
  75. __le32 data[0];
  76. };
  77. struct ar_context {
  78. struct fw_ohci *ohci;
  79. struct ar_buffer *current_buffer;
  80. struct ar_buffer *last_buffer;
  81. void *pointer;
  82. u32 regs;
  83. struct tasklet_struct tasklet;
  84. };
  85. struct context;
  86. typedef int (*descriptor_callback_t)(struct context *ctx,
  87. struct descriptor *d,
  88. struct descriptor *last);
  89. /*
  90. * A buffer that contains a block of DMA-able coherent memory used for
  91. * storing a portion of a DMA descriptor program.
  92. */
  93. struct descriptor_buffer {
  94. struct list_head list;
  95. dma_addr_t buffer_bus;
  96. size_t buffer_size;
  97. size_t used;
  98. struct descriptor buffer[0];
  99. };
  100. struct context {
  101. struct fw_ohci *ohci;
  102. u32 regs;
  103. int total_allocation;
  104. /*
  105. * List of page-sized buffers for storing DMA descriptors.
  106. * Head of list contains buffers in use and tail of list contains
  107. * free buffers.
  108. */
  109. struct list_head buffer_list;
  110. /*
  111. * Pointer to a buffer inside buffer_list that contains the tail
  112. * end of the current DMA program.
  113. */
  114. struct descriptor_buffer *buffer_tail;
  115. /*
  116. * The descriptor containing the branch address of the first
  117. * descriptor that has not yet been filled by the device.
  118. */
  119. struct descriptor *last;
  120. /*
  121. * The last descriptor in the DMA program. It contains the branch
  122. * address that must be updated upon appending a new descriptor.
  123. */
  124. struct descriptor *prev;
  125. descriptor_callback_t callback;
  126. struct tasklet_struct tasklet;
  127. };
  128. #define IT_HEADER_SY(v) ((v) << 0)
  129. #define IT_HEADER_TCODE(v) ((v) << 4)
  130. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  131. #define IT_HEADER_TAG(v) ((v) << 14)
  132. #define IT_HEADER_SPEED(v) ((v) << 16)
  133. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  134. struct iso_context {
  135. struct fw_iso_context base;
  136. struct context context;
  137. int excess_bytes;
  138. void *header;
  139. size_t header_length;
  140. };
  141. #define CONFIG_ROM_SIZE 1024
  142. struct fw_ohci {
  143. struct fw_card card;
  144. __iomem char *registers;
  145. int node_id;
  146. int generation;
  147. int request_generation; /* for timestamping incoming requests */
  148. unsigned quirks;
  149. unsigned int pri_req_max;
  150. u32 bus_time;
  151. bool is_root;
  152. /*
  153. * Spinlock for accessing fw_ohci data. Never call out of
  154. * this driver with this lock held.
  155. */
  156. spinlock_t lock;
  157. struct ar_context ar_request_ctx;
  158. struct ar_context ar_response_ctx;
  159. struct context at_request_ctx;
  160. struct context at_response_ctx;
  161. u32 it_context_mask;
  162. struct iso_context *it_context_list;
  163. u64 ir_context_channels;
  164. u32 ir_context_mask;
  165. struct iso_context *ir_context_list;
  166. __be32 *config_rom;
  167. dma_addr_t config_rom_bus;
  168. __be32 *next_config_rom;
  169. dma_addr_t next_config_rom_bus;
  170. __be32 next_header;
  171. __le32 *self_id_cpu;
  172. dma_addr_t self_id_bus;
  173. struct tasklet_struct bus_reset_tasklet;
  174. u32 self_id_buffer[512];
  175. };
  176. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  177. {
  178. return container_of(card, struct fw_ohci, card);
  179. }
  180. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  181. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  182. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  183. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  184. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  185. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  186. #define CONTEXT_RUN 0x8000
  187. #define CONTEXT_WAKE 0x1000
  188. #define CONTEXT_DEAD 0x0800
  189. #define CONTEXT_ACTIVE 0x0400
  190. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  191. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  192. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  193. #define OHCI1394_REGISTER_SIZE 0x800
  194. #define OHCI_LOOP_COUNT 500
  195. #define OHCI1394_PCI_HCI_Control 0x40
  196. #define SELF_ID_BUF_SIZE 0x800
  197. #define OHCI_TCODE_PHY_PACKET 0x0e
  198. #define OHCI_VERSION_1_1 0x010010
  199. static char ohci_driver_name[] = KBUILD_MODNAME;
  200. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  201. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  202. #define QUIRK_CYCLE_TIMER 1
  203. #define QUIRK_RESET_PACKET 2
  204. #define QUIRK_BE_HEADERS 4
  205. #define QUIRK_NO_1394A 8
  206. #define QUIRK_NO_MSI 16
  207. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  208. static const struct {
  209. unsigned short vendor, device, flags;
  210. } ohci_quirks[] = {
  211. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
  212. QUIRK_RESET_PACKET |
  213. QUIRK_NO_1394A},
  214. {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
  215. {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  216. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
  217. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  218. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  219. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
  220. };
  221. /* This overrides anything that was found in ohci_quirks[]. */
  222. static int param_quirks;
  223. module_param_named(quirks, param_quirks, int, 0644);
  224. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  225. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  226. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  227. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  228. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  229. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  230. ")");
  231. #define OHCI_PARAM_DEBUG_AT_AR 1
  232. #define OHCI_PARAM_DEBUG_SELFIDS 2
  233. #define OHCI_PARAM_DEBUG_IRQS 4
  234. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  235. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  236. static int param_debug;
  237. module_param_named(debug, param_debug, int, 0644);
  238. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  239. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  240. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  241. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  242. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  243. ", or a combination, or all = -1)");
  244. static void log_irqs(u32 evt)
  245. {
  246. if (likely(!(param_debug &
  247. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  248. return;
  249. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  250. !(evt & OHCI1394_busReset))
  251. return;
  252. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  253. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  254. evt & OHCI1394_RQPkt ? " AR_req" : "",
  255. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  256. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  257. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  258. evt & OHCI1394_isochRx ? " IR" : "",
  259. evt & OHCI1394_isochTx ? " IT" : "",
  260. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  261. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  262. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  263. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  264. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  265. evt & OHCI1394_busReset ? " busReset" : "",
  266. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  267. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  268. OHCI1394_respTxComplete | OHCI1394_isochRx |
  269. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  270. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  271. OHCI1394_cycleInconsistent |
  272. OHCI1394_regAccessFail | OHCI1394_busReset)
  273. ? " ?" : "");
  274. }
  275. static const char *speed[] = {
  276. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  277. };
  278. static const char *power[] = {
  279. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  280. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  281. };
  282. static const char port[] = { '.', '-', 'p', 'c', };
  283. static char _p(u32 *s, int shift)
  284. {
  285. return port[*s >> shift & 3];
  286. }
  287. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  288. {
  289. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  290. return;
  291. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  292. self_id_count, generation, node_id);
  293. for (; self_id_count--; ++s)
  294. if ((*s & 1 << 23) == 0)
  295. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  296. "%s gc=%d %s %s%s%s\n",
  297. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  298. speed[*s >> 14 & 3], *s >> 16 & 63,
  299. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  300. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  301. else
  302. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  303. *s, *s >> 24 & 63,
  304. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  305. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  306. }
  307. static const char *evts[] = {
  308. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  309. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  310. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  311. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  312. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  313. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  314. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  315. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  316. [0x10] = "-reserved-", [0x11] = "ack_complete",
  317. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  318. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  319. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  320. [0x18] = "-reserved-", [0x19] = "-reserved-",
  321. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  322. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  323. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  324. [0x20] = "pending/cancelled",
  325. };
  326. static const char *tcodes[] = {
  327. [0x0] = "QW req", [0x1] = "BW req",
  328. [0x2] = "W resp", [0x3] = "-reserved-",
  329. [0x4] = "QR req", [0x5] = "BR req",
  330. [0x6] = "QR resp", [0x7] = "BR resp",
  331. [0x8] = "cycle start", [0x9] = "Lk req",
  332. [0xa] = "async stream packet", [0xb] = "Lk resp",
  333. [0xc] = "-reserved-", [0xd] = "-reserved-",
  334. [0xe] = "link internal", [0xf] = "-reserved-",
  335. };
  336. static const char *phys[] = {
  337. [0x0] = "phy config packet", [0x1] = "link-on packet",
  338. [0x2] = "self-id packet", [0x3] = "-reserved-",
  339. };
  340. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  341. {
  342. int tcode = header[0] >> 4 & 0xf;
  343. char specific[12];
  344. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  345. return;
  346. if (unlikely(evt >= ARRAY_SIZE(evts)))
  347. evt = 0x1f;
  348. if (evt == OHCI1394_evt_bus_reset) {
  349. fw_notify("A%c evt_bus_reset, generation %d\n",
  350. dir, (header[2] >> 16) & 0xff);
  351. return;
  352. }
  353. if (header[0] == ~header[1]) {
  354. fw_notify("A%c %s, %s, %08x\n",
  355. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  356. return;
  357. }
  358. switch (tcode) {
  359. case 0x0: case 0x6: case 0x8:
  360. snprintf(specific, sizeof(specific), " = %08x",
  361. be32_to_cpu((__force __be32)header[3]));
  362. break;
  363. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  364. snprintf(specific, sizeof(specific), " %x,%x",
  365. header[3] >> 16, header[3] & 0xffff);
  366. break;
  367. default:
  368. specific[0] = '\0';
  369. }
  370. switch (tcode) {
  371. case 0xe: case 0xa:
  372. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  373. break;
  374. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  375. fw_notify("A%c spd %x tl %02x, "
  376. "%04x -> %04x, %s, "
  377. "%s, %04x%08x%s\n",
  378. dir, speed, header[0] >> 10 & 0x3f,
  379. header[1] >> 16, header[0] >> 16, evts[evt],
  380. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  381. break;
  382. default:
  383. fw_notify("A%c spd %x tl %02x, "
  384. "%04x -> %04x, %s, "
  385. "%s%s\n",
  386. dir, speed, header[0] >> 10 & 0x3f,
  387. header[1] >> 16, header[0] >> 16, evts[evt],
  388. tcodes[tcode], specific);
  389. }
  390. }
  391. #else
  392. #define param_debug 0
  393. static inline void log_irqs(u32 evt) {}
  394. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  395. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  396. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  397. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  398. {
  399. writel(data, ohci->registers + offset);
  400. }
  401. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  402. {
  403. return readl(ohci->registers + offset);
  404. }
  405. static inline void flush_writes(const struct fw_ohci *ohci)
  406. {
  407. /* Do a dummy read to flush writes. */
  408. reg_read(ohci, OHCI1394_Version);
  409. }
  410. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  411. {
  412. u32 val;
  413. int i;
  414. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  415. for (i = 0; i < 3 + 100; i++) {
  416. val = reg_read(ohci, OHCI1394_PhyControl);
  417. if (val & OHCI1394_PhyControl_ReadDone)
  418. return OHCI1394_PhyControl_ReadData(val);
  419. /*
  420. * Try a few times without waiting. Sleeping is necessary
  421. * only when the link/PHY interface is busy.
  422. */
  423. if (i >= 3)
  424. msleep(1);
  425. }
  426. fw_error("failed to read phy reg\n");
  427. return -EBUSY;
  428. }
  429. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  430. {
  431. int i;
  432. reg_write(ohci, OHCI1394_PhyControl,
  433. OHCI1394_PhyControl_Write(addr, val));
  434. for (i = 0; i < 3 + 100; i++) {
  435. val = reg_read(ohci, OHCI1394_PhyControl);
  436. if (!(val & OHCI1394_PhyControl_WritePending))
  437. return 0;
  438. if (i >= 3)
  439. msleep(1);
  440. }
  441. fw_error("failed to write phy reg\n");
  442. return -EBUSY;
  443. }
  444. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  445. int clear_bits, int set_bits)
  446. {
  447. struct fw_ohci *ohci = fw_ohci(card);
  448. int ret;
  449. ret = read_phy_reg(ohci, addr);
  450. if (ret < 0)
  451. return ret;
  452. /*
  453. * The interrupt status bits are cleared by writing a one bit.
  454. * Avoid clearing them unless explicitly requested in set_bits.
  455. */
  456. if (addr == 5)
  457. clear_bits |= PHY_INT_STATUS_BITS;
  458. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  459. }
  460. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  461. {
  462. int ret;
  463. ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
  464. if (ret < 0)
  465. return ret;
  466. return read_phy_reg(ohci, addr);
  467. }
  468. static int ar_context_add_page(struct ar_context *ctx)
  469. {
  470. struct device *dev = ctx->ohci->card.device;
  471. struct ar_buffer *ab;
  472. dma_addr_t uninitialized_var(ab_bus);
  473. size_t offset;
  474. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  475. if (ab == NULL)
  476. return -ENOMEM;
  477. ab->next = NULL;
  478. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  479. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  480. DESCRIPTOR_STATUS |
  481. DESCRIPTOR_BRANCH_ALWAYS);
  482. offset = offsetof(struct ar_buffer, data);
  483. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  484. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  485. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  486. ab->descriptor.branch_address = 0;
  487. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  488. ctx->last_buffer->next = ab;
  489. ctx->last_buffer = ab;
  490. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  491. flush_writes(ctx->ohci);
  492. return 0;
  493. }
  494. static void ar_context_release(struct ar_context *ctx)
  495. {
  496. struct ar_buffer *ab, *ab_next;
  497. size_t offset;
  498. dma_addr_t ab_bus;
  499. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  500. ab_next = ab->next;
  501. offset = offsetof(struct ar_buffer, data);
  502. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  503. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  504. ab, ab_bus);
  505. }
  506. }
  507. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  508. #define cond_le32_to_cpu(v) \
  509. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  510. #else
  511. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  512. #endif
  513. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  514. {
  515. struct fw_ohci *ohci = ctx->ohci;
  516. struct fw_packet p;
  517. u32 status, length, tcode;
  518. int evt;
  519. p.header[0] = cond_le32_to_cpu(buffer[0]);
  520. p.header[1] = cond_le32_to_cpu(buffer[1]);
  521. p.header[2] = cond_le32_to_cpu(buffer[2]);
  522. tcode = (p.header[0] >> 4) & 0x0f;
  523. switch (tcode) {
  524. case TCODE_WRITE_QUADLET_REQUEST:
  525. case TCODE_READ_QUADLET_RESPONSE:
  526. p.header[3] = (__force __u32) buffer[3];
  527. p.header_length = 16;
  528. p.payload_length = 0;
  529. break;
  530. case TCODE_READ_BLOCK_REQUEST :
  531. p.header[3] = cond_le32_to_cpu(buffer[3]);
  532. p.header_length = 16;
  533. p.payload_length = 0;
  534. break;
  535. case TCODE_WRITE_BLOCK_REQUEST:
  536. case TCODE_READ_BLOCK_RESPONSE:
  537. case TCODE_LOCK_REQUEST:
  538. case TCODE_LOCK_RESPONSE:
  539. p.header[3] = cond_le32_to_cpu(buffer[3]);
  540. p.header_length = 16;
  541. p.payload_length = p.header[3] >> 16;
  542. break;
  543. case TCODE_WRITE_RESPONSE:
  544. case TCODE_READ_QUADLET_REQUEST:
  545. case OHCI_TCODE_PHY_PACKET:
  546. p.header_length = 12;
  547. p.payload_length = 0;
  548. break;
  549. default:
  550. /* FIXME: Stop context, discard everything, and restart? */
  551. p.header_length = 0;
  552. p.payload_length = 0;
  553. }
  554. p.payload = (void *) buffer + p.header_length;
  555. /* FIXME: What to do about evt_* errors? */
  556. length = (p.header_length + p.payload_length + 3) / 4;
  557. status = cond_le32_to_cpu(buffer[length]);
  558. evt = (status >> 16) & 0x1f;
  559. p.ack = evt - 16;
  560. p.speed = (status >> 21) & 0x7;
  561. p.timestamp = status & 0xffff;
  562. p.generation = ohci->request_generation;
  563. log_ar_at_event('R', p.speed, p.header, evt);
  564. /*
  565. * The OHCI bus reset handler synthesizes a phy packet with
  566. * the new generation number when a bus reset happens (see
  567. * section 8.4.2.3). This helps us determine when a request
  568. * was received and make sure we send the response in the same
  569. * generation. We only need this for requests; for responses
  570. * we use the unique tlabel for finding the matching
  571. * request.
  572. *
  573. * Alas some chips sometimes emit bus reset packets with a
  574. * wrong generation. We set the correct generation for these
  575. * at a slightly incorrect time (in bus_reset_tasklet).
  576. */
  577. if (evt == OHCI1394_evt_bus_reset) {
  578. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  579. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  580. } else if (ctx == &ohci->ar_request_ctx) {
  581. fw_core_handle_request(&ohci->card, &p);
  582. } else {
  583. fw_core_handle_response(&ohci->card, &p);
  584. }
  585. return buffer + length + 1;
  586. }
  587. static void ar_context_tasklet(unsigned long data)
  588. {
  589. struct ar_context *ctx = (struct ar_context *)data;
  590. struct fw_ohci *ohci = ctx->ohci;
  591. struct ar_buffer *ab;
  592. struct descriptor *d;
  593. void *buffer, *end;
  594. ab = ctx->current_buffer;
  595. d = &ab->descriptor;
  596. if (d->res_count == 0) {
  597. size_t size, rest, offset;
  598. dma_addr_t start_bus;
  599. void *start;
  600. /*
  601. * This descriptor is finished and we may have a
  602. * packet split across this and the next buffer. We
  603. * reuse the page for reassembling the split packet.
  604. */
  605. offset = offsetof(struct ar_buffer, data);
  606. start = buffer = ab;
  607. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  608. ab = ab->next;
  609. d = &ab->descriptor;
  610. size = buffer + PAGE_SIZE - ctx->pointer;
  611. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  612. memmove(buffer, ctx->pointer, size);
  613. memcpy(buffer + size, ab->data, rest);
  614. ctx->current_buffer = ab;
  615. ctx->pointer = (void *) ab->data + rest;
  616. end = buffer + size + rest;
  617. while (buffer < end)
  618. buffer = handle_ar_packet(ctx, buffer);
  619. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  620. start, start_bus);
  621. ar_context_add_page(ctx);
  622. } else {
  623. buffer = ctx->pointer;
  624. ctx->pointer = end =
  625. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  626. while (buffer < end)
  627. buffer = handle_ar_packet(ctx, buffer);
  628. }
  629. }
  630. static int ar_context_init(struct ar_context *ctx,
  631. struct fw_ohci *ohci, u32 regs)
  632. {
  633. struct ar_buffer ab;
  634. ctx->regs = regs;
  635. ctx->ohci = ohci;
  636. ctx->last_buffer = &ab;
  637. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  638. ar_context_add_page(ctx);
  639. ar_context_add_page(ctx);
  640. ctx->current_buffer = ab.next;
  641. ctx->pointer = ctx->current_buffer->data;
  642. return 0;
  643. }
  644. static void ar_context_run(struct ar_context *ctx)
  645. {
  646. struct ar_buffer *ab = ctx->current_buffer;
  647. dma_addr_t ab_bus;
  648. size_t offset;
  649. offset = offsetof(struct ar_buffer, data);
  650. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  651. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  652. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  653. flush_writes(ctx->ohci);
  654. }
  655. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  656. {
  657. int b, key;
  658. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  659. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  660. /* figure out which descriptor the branch address goes in */
  661. if (z == 2 && (b == 3 || key == 2))
  662. return d;
  663. else
  664. return d + z - 1;
  665. }
  666. static void context_tasklet(unsigned long data)
  667. {
  668. struct context *ctx = (struct context *) data;
  669. struct descriptor *d, *last;
  670. u32 address;
  671. int z;
  672. struct descriptor_buffer *desc;
  673. desc = list_entry(ctx->buffer_list.next,
  674. struct descriptor_buffer, list);
  675. last = ctx->last;
  676. while (last->branch_address != 0) {
  677. struct descriptor_buffer *old_desc = desc;
  678. address = le32_to_cpu(last->branch_address);
  679. z = address & 0xf;
  680. address &= ~0xf;
  681. /* If the branch address points to a buffer outside of the
  682. * current buffer, advance to the next buffer. */
  683. if (address < desc->buffer_bus ||
  684. address >= desc->buffer_bus + desc->used)
  685. desc = list_entry(desc->list.next,
  686. struct descriptor_buffer, list);
  687. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  688. last = find_branch_descriptor(d, z);
  689. if (!ctx->callback(ctx, d, last))
  690. break;
  691. if (old_desc != desc) {
  692. /* If we've advanced to the next buffer, move the
  693. * previous buffer to the free list. */
  694. unsigned long flags;
  695. old_desc->used = 0;
  696. spin_lock_irqsave(&ctx->ohci->lock, flags);
  697. list_move_tail(&old_desc->list, &ctx->buffer_list);
  698. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  699. }
  700. ctx->last = last;
  701. }
  702. }
  703. /*
  704. * Allocate a new buffer and add it to the list of free buffers for this
  705. * context. Must be called with ohci->lock held.
  706. */
  707. static int context_add_buffer(struct context *ctx)
  708. {
  709. struct descriptor_buffer *desc;
  710. dma_addr_t uninitialized_var(bus_addr);
  711. int offset;
  712. /*
  713. * 16MB of descriptors should be far more than enough for any DMA
  714. * program. This will catch run-away userspace or DoS attacks.
  715. */
  716. if (ctx->total_allocation >= 16*1024*1024)
  717. return -ENOMEM;
  718. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  719. &bus_addr, GFP_ATOMIC);
  720. if (!desc)
  721. return -ENOMEM;
  722. offset = (void *)&desc->buffer - (void *)desc;
  723. desc->buffer_size = PAGE_SIZE - offset;
  724. desc->buffer_bus = bus_addr + offset;
  725. desc->used = 0;
  726. list_add_tail(&desc->list, &ctx->buffer_list);
  727. ctx->total_allocation += PAGE_SIZE;
  728. return 0;
  729. }
  730. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  731. u32 regs, descriptor_callback_t callback)
  732. {
  733. ctx->ohci = ohci;
  734. ctx->regs = regs;
  735. ctx->total_allocation = 0;
  736. INIT_LIST_HEAD(&ctx->buffer_list);
  737. if (context_add_buffer(ctx) < 0)
  738. return -ENOMEM;
  739. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  740. struct descriptor_buffer, list);
  741. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  742. ctx->callback = callback;
  743. /*
  744. * We put a dummy descriptor in the buffer that has a NULL
  745. * branch address and looks like it's been sent. That way we
  746. * have a descriptor to append DMA programs to.
  747. */
  748. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  749. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  750. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  751. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  752. ctx->last = ctx->buffer_tail->buffer;
  753. ctx->prev = ctx->buffer_tail->buffer;
  754. return 0;
  755. }
  756. static void context_release(struct context *ctx)
  757. {
  758. struct fw_card *card = &ctx->ohci->card;
  759. struct descriptor_buffer *desc, *tmp;
  760. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  761. dma_free_coherent(card->device, PAGE_SIZE, desc,
  762. desc->buffer_bus -
  763. ((void *)&desc->buffer - (void *)desc));
  764. }
  765. /* Must be called with ohci->lock held */
  766. static struct descriptor *context_get_descriptors(struct context *ctx,
  767. int z, dma_addr_t *d_bus)
  768. {
  769. struct descriptor *d = NULL;
  770. struct descriptor_buffer *desc = ctx->buffer_tail;
  771. if (z * sizeof(*d) > desc->buffer_size)
  772. return NULL;
  773. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  774. /* No room for the descriptor in this buffer, so advance to the
  775. * next one. */
  776. if (desc->list.next == &ctx->buffer_list) {
  777. /* If there is no free buffer next in the list,
  778. * allocate one. */
  779. if (context_add_buffer(ctx) < 0)
  780. return NULL;
  781. }
  782. desc = list_entry(desc->list.next,
  783. struct descriptor_buffer, list);
  784. ctx->buffer_tail = desc;
  785. }
  786. d = desc->buffer + desc->used / sizeof(*d);
  787. memset(d, 0, z * sizeof(*d));
  788. *d_bus = desc->buffer_bus + desc->used;
  789. return d;
  790. }
  791. static void context_run(struct context *ctx, u32 extra)
  792. {
  793. struct fw_ohci *ohci = ctx->ohci;
  794. reg_write(ohci, COMMAND_PTR(ctx->regs),
  795. le32_to_cpu(ctx->last->branch_address));
  796. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  797. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  798. flush_writes(ohci);
  799. }
  800. static void context_append(struct context *ctx,
  801. struct descriptor *d, int z, int extra)
  802. {
  803. dma_addr_t d_bus;
  804. struct descriptor_buffer *desc = ctx->buffer_tail;
  805. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  806. desc->used += (z + extra) * sizeof(*d);
  807. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  808. ctx->prev = find_branch_descriptor(d, z);
  809. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  810. flush_writes(ctx->ohci);
  811. }
  812. static void context_stop(struct context *ctx)
  813. {
  814. u32 reg;
  815. int i;
  816. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  817. flush_writes(ctx->ohci);
  818. for (i = 0; i < 10; i++) {
  819. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  820. if ((reg & CONTEXT_ACTIVE) == 0)
  821. return;
  822. mdelay(1);
  823. }
  824. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  825. }
  826. struct driver_data {
  827. struct fw_packet *packet;
  828. };
  829. /*
  830. * This function apppends a packet to the DMA queue for transmission.
  831. * Must always be called with the ochi->lock held to ensure proper
  832. * generation handling and locking around packet queue manipulation.
  833. */
  834. static int at_context_queue_packet(struct context *ctx,
  835. struct fw_packet *packet)
  836. {
  837. struct fw_ohci *ohci = ctx->ohci;
  838. dma_addr_t d_bus, uninitialized_var(payload_bus);
  839. struct driver_data *driver_data;
  840. struct descriptor *d, *last;
  841. __le32 *header;
  842. int z, tcode;
  843. u32 reg;
  844. d = context_get_descriptors(ctx, 4, &d_bus);
  845. if (d == NULL) {
  846. packet->ack = RCODE_SEND_ERROR;
  847. return -1;
  848. }
  849. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  850. d[0].res_count = cpu_to_le16(packet->timestamp);
  851. /*
  852. * The DMA format for asyncronous link packets is different
  853. * from the IEEE1394 layout, so shift the fields around
  854. * accordingly. If header_length is 8, it's a PHY packet, to
  855. * which we need to prepend an extra quadlet.
  856. */
  857. header = (__le32 *) &d[1];
  858. switch (packet->header_length) {
  859. case 16:
  860. case 12:
  861. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  862. (packet->speed << 16));
  863. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  864. (packet->header[0] & 0xffff0000));
  865. header[2] = cpu_to_le32(packet->header[2]);
  866. tcode = (packet->header[0] >> 4) & 0x0f;
  867. if (TCODE_IS_BLOCK_PACKET(tcode))
  868. header[3] = cpu_to_le32(packet->header[3]);
  869. else
  870. header[3] = (__force __le32) packet->header[3];
  871. d[0].req_count = cpu_to_le16(packet->header_length);
  872. break;
  873. case 8:
  874. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  875. (packet->speed << 16));
  876. header[1] = cpu_to_le32(packet->header[0]);
  877. header[2] = cpu_to_le32(packet->header[1]);
  878. d[0].req_count = cpu_to_le16(12);
  879. break;
  880. case 4:
  881. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  882. (packet->speed << 16));
  883. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  884. d[0].req_count = cpu_to_le16(8);
  885. break;
  886. default:
  887. /* BUG(); */
  888. packet->ack = RCODE_SEND_ERROR;
  889. return -1;
  890. }
  891. driver_data = (struct driver_data *) &d[3];
  892. driver_data->packet = packet;
  893. packet->driver_data = driver_data;
  894. if (packet->payload_length > 0) {
  895. payload_bus =
  896. dma_map_single(ohci->card.device, packet->payload,
  897. packet->payload_length, DMA_TO_DEVICE);
  898. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  899. packet->ack = RCODE_SEND_ERROR;
  900. return -1;
  901. }
  902. packet->payload_bus = payload_bus;
  903. packet->payload_mapped = true;
  904. d[2].req_count = cpu_to_le16(packet->payload_length);
  905. d[2].data_address = cpu_to_le32(payload_bus);
  906. last = &d[2];
  907. z = 3;
  908. } else {
  909. last = &d[0];
  910. z = 2;
  911. }
  912. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  913. DESCRIPTOR_IRQ_ALWAYS |
  914. DESCRIPTOR_BRANCH_ALWAYS);
  915. /*
  916. * If the controller and packet generations don't match, we need to
  917. * bail out and try again. If IntEvent.busReset is set, the AT context
  918. * is halted, so appending to the context and trying to run it is
  919. * futile. Most controllers do the right thing and just flush the AT
  920. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  921. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  922. * up stalling out. So we just bail out in software and try again
  923. * later, and everyone is happy.
  924. * FIXME: Document how the locking works.
  925. */
  926. if (ohci->generation != packet->generation ||
  927. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  928. if (packet->payload_mapped)
  929. dma_unmap_single(ohci->card.device, payload_bus,
  930. packet->payload_length, DMA_TO_DEVICE);
  931. packet->ack = RCODE_GENERATION;
  932. return -1;
  933. }
  934. context_append(ctx, d, z, 4 - z);
  935. /* If the context isn't already running, start it up. */
  936. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  937. if ((reg & CONTEXT_RUN) == 0)
  938. context_run(ctx, 0);
  939. return 0;
  940. }
  941. static int handle_at_packet(struct context *context,
  942. struct descriptor *d,
  943. struct descriptor *last)
  944. {
  945. struct driver_data *driver_data;
  946. struct fw_packet *packet;
  947. struct fw_ohci *ohci = context->ohci;
  948. int evt;
  949. if (last->transfer_status == 0)
  950. /* This descriptor isn't done yet, stop iteration. */
  951. return 0;
  952. driver_data = (struct driver_data *) &d[3];
  953. packet = driver_data->packet;
  954. if (packet == NULL)
  955. /* This packet was cancelled, just continue. */
  956. return 1;
  957. if (packet->payload_mapped)
  958. dma_unmap_single(ohci->card.device, packet->payload_bus,
  959. packet->payload_length, DMA_TO_DEVICE);
  960. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  961. packet->timestamp = le16_to_cpu(last->res_count);
  962. log_ar_at_event('T', packet->speed, packet->header, evt);
  963. switch (evt) {
  964. case OHCI1394_evt_timeout:
  965. /* Async response transmit timed out. */
  966. packet->ack = RCODE_CANCELLED;
  967. break;
  968. case OHCI1394_evt_flushed:
  969. /*
  970. * The packet was flushed should give same error as
  971. * when we try to use a stale generation count.
  972. */
  973. packet->ack = RCODE_GENERATION;
  974. break;
  975. case OHCI1394_evt_missing_ack:
  976. /*
  977. * Using a valid (current) generation count, but the
  978. * node is not on the bus or not sending acks.
  979. */
  980. packet->ack = RCODE_NO_ACK;
  981. break;
  982. case ACK_COMPLETE + 0x10:
  983. case ACK_PENDING + 0x10:
  984. case ACK_BUSY_X + 0x10:
  985. case ACK_BUSY_A + 0x10:
  986. case ACK_BUSY_B + 0x10:
  987. case ACK_DATA_ERROR + 0x10:
  988. case ACK_TYPE_ERROR + 0x10:
  989. packet->ack = evt - 0x10;
  990. break;
  991. default:
  992. packet->ack = RCODE_SEND_ERROR;
  993. break;
  994. }
  995. packet->callback(packet, &ohci->card, packet->ack);
  996. return 1;
  997. }
  998. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  999. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1000. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1001. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1002. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1003. static void handle_local_rom(struct fw_ohci *ohci,
  1004. struct fw_packet *packet, u32 csr)
  1005. {
  1006. struct fw_packet response;
  1007. int tcode, length, i;
  1008. tcode = HEADER_GET_TCODE(packet->header[0]);
  1009. if (TCODE_IS_BLOCK_PACKET(tcode))
  1010. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1011. else
  1012. length = 4;
  1013. i = csr - CSR_CONFIG_ROM;
  1014. if (i + length > CONFIG_ROM_SIZE) {
  1015. fw_fill_response(&response, packet->header,
  1016. RCODE_ADDRESS_ERROR, NULL, 0);
  1017. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1018. fw_fill_response(&response, packet->header,
  1019. RCODE_TYPE_ERROR, NULL, 0);
  1020. } else {
  1021. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1022. (void *) ohci->config_rom + i, length);
  1023. }
  1024. fw_core_handle_response(&ohci->card, &response);
  1025. }
  1026. static void handle_local_lock(struct fw_ohci *ohci,
  1027. struct fw_packet *packet, u32 csr)
  1028. {
  1029. struct fw_packet response;
  1030. int tcode, length, ext_tcode, sel;
  1031. __be32 *payload, lock_old;
  1032. u32 lock_arg, lock_data;
  1033. tcode = HEADER_GET_TCODE(packet->header[0]);
  1034. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1035. payload = packet->payload;
  1036. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1037. if (tcode == TCODE_LOCK_REQUEST &&
  1038. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1039. lock_arg = be32_to_cpu(payload[0]);
  1040. lock_data = be32_to_cpu(payload[1]);
  1041. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1042. lock_arg = 0;
  1043. lock_data = 0;
  1044. } else {
  1045. fw_fill_response(&response, packet->header,
  1046. RCODE_TYPE_ERROR, NULL, 0);
  1047. goto out;
  1048. }
  1049. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1050. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1051. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1052. reg_write(ohci, OHCI1394_CSRControl, sel);
  1053. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  1054. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  1055. else
  1056. fw_notify("swap not done yet\n");
  1057. fw_fill_response(&response, packet->header,
  1058. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  1059. out:
  1060. fw_core_handle_response(&ohci->card, &response);
  1061. }
  1062. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1063. {
  1064. u64 offset;
  1065. u32 csr;
  1066. if (ctx == &ctx->ohci->at_request_ctx) {
  1067. packet->ack = ACK_PENDING;
  1068. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1069. }
  1070. offset =
  1071. ((unsigned long long)
  1072. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1073. packet->header[2];
  1074. csr = offset - CSR_REGISTER_BASE;
  1075. /* Handle config rom reads. */
  1076. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1077. handle_local_rom(ctx->ohci, packet, csr);
  1078. else switch (csr) {
  1079. case CSR_BUS_MANAGER_ID:
  1080. case CSR_BANDWIDTH_AVAILABLE:
  1081. case CSR_CHANNELS_AVAILABLE_HI:
  1082. case CSR_CHANNELS_AVAILABLE_LO:
  1083. handle_local_lock(ctx->ohci, packet, csr);
  1084. break;
  1085. default:
  1086. if (ctx == &ctx->ohci->at_request_ctx)
  1087. fw_core_handle_request(&ctx->ohci->card, packet);
  1088. else
  1089. fw_core_handle_response(&ctx->ohci->card, packet);
  1090. break;
  1091. }
  1092. if (ctx == &ctx->ohci->at_response_ctx) {
  1093. packet->ack = ACK_COMPLETE;
  1094. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1095. }
  1096. }
  1097. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1098. {
  1099. unsigned long flags;
  1100. int ret;
  1101. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1102. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1103. ctx->ohci->generation == packet->generation) {
  1104. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1105. handle_local_request(ctx, packet);
  1106. return;
  1107. }
  1108. ret = at_context_queue_packet(ctx, packet);
  1109. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1110. if (ret < 0)
  1111. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1112. }
  1113. static u32 cycle_timer_ticks(u32 cycle_timer)
  1114. {
  1115. u32 ticks;
  1116. ticks = cycle_timer & 0xfff;
  1117. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1118. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1119. return ticks;
  1120. }
  1121. /*
  1122. * Some controllers exhibit one or more of the following bugs when updating the
  1123. * iso cycle timer register:
  1124. * - When the lowest six bits are wrapping around to zero, a read that happens
  1125. * at the same time will return garbage in the lowest ten bits.
  1126. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1127. * not incremented for about 60 ns.
  1128. * - Occasionally, the entire register reads zero.
  1129. *
  1130. * To catch these, we read the register three times and ensure that the
  1131. * difference between each two consecutive reads is approximately the same, i.e.
  1132. * less than twice the other. Furthermore, any negative difference indicates an
  1133. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1134. * execute, so we have enough precision to compute the ratio of the differences.)
  1135. */
  1136. static u32 get_cycle_time(struct fw_ohci *ohci)
  1137. {
  1138. u32 c0, c1, c2;
  1139. u32 t0, t1, t2;
  1140. s32 diff01, diff12;
  1141. int i;
  1142. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1143. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1144. i = 0;
  1145. c1 = c2;
  1146. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1147. do {
  1148. c0 = c1;
  1149. c1 = c2;
  1150. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1151. t0 = cycle_timer_ticks(c0);
  1152. t1 = cycle_timer_ticks(c1);
  1153. t2 = cycle_timer_ticks(c2);
  1154. diff01 = t1 - t0;
  1155. diff12 = t2 - t1;
  1156. } while ((diff01 <= 0 || diff12 <= 0 ||
  1157. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1158. && i++ < 20);
  1159. }
  1160. return c2;
  1161. }
  1162. /*
  1163. * This function has to be called at least every 64 seconds. The bus_time
  1164. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1165. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1166. * changes in this bit.
  1167. */
  1168. static u32 update_bus_time(struct fw_ohci *ohci)
  1169. {
  1170. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1171. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1172. ohci->bus_time += 0x40;
  1173. return ohci->bus_time | cycle_time_seconds;
  1174. }
  1175. static void bus_reset_tasklet(unsigned long data)
  1176. {
  1177. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1178. int self_id_count, i, j, reg;
  1179. int generation, new_generation;
  1180. unsigned long flags;
  1181. void *free_rom = NULL;
  1182. dma_addr_t free_rom_bus = 0;
  1183. bool is_new_root;
  1184. reg = reg_read(ohci, OHCI1394_NodeID);
  1185. if (!(reg & OHCI1394_NodeID_idValid)) {
  1186. fw_notify("node ID not valid, new bus reset in progress\n");
  1187. return;
  1188. }
  1189. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1190. fw_notify("malconfigured bus\n");
  1191. return;
  1192. }
  1193. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1194. OHCI1394_NodeID_nodeNumber);
  1195. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1196. if (!(ohci->is_root && is_new_root))
  1197. reg_write(ohci, OHCI1394_LinkControlSet,
  1198. OHCI1394_LinkControl_cycleMaster);
  1199. ohci->is_root = is_new_root;
  1200. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1201. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1202. fw_notify("inconsistent self IDs\n");
  1203. return;
  1204. }
  1205. /*
  1206. * The count in the SelfIDCount register is the number of
  1207. * bytes in the self ID receive buffer. Since we also receive
  1208. * the inverted quadlets and a header quadlet, we shift one
  1209. * bit extra to get the actual number of self IDs.
  1210. */
  1211. self_id_count = (reg >> 3) & 0xff;
  1212. if (self_id_count == 0 || self_id_count > 252) {
  1213. fw_notify("inconsistent self IDs\n");
  1214. return;
  1215. }
  1216. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1217. rmb();
  1218. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1219. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1220. fw_notify("inconsistent self IDs\n");
  1221. return;
  1222. }
  1223. ohci->self_id_buffer[j] =
  1224. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1225. }
  1226. rmb();
  1227. /*
  1228. * Check the consistency of the self IDs we just read. The
  1229. * problem we face is that a new bus reset can start while we
  1230. * read out the self IDs from the DMA buffer. If this happens,
  1231. * the DMA buffer will be overwritten with new self IDs and we
  1232. * will read out inconsistent data. The OHCI specification
  1233. * (section 11.2) recommends a technique similar to
  1234. * linux/seqlock.h, where we remember the generation of the
  1235. * self IDs in the buffer before reading them out and compare
  1236. * it to the current generation after reading them out. If
  1237. * the two generations match we know we have a consistent set
  1238. * of self IDs.
  1239. */
  1240. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1241. if (new_generation != generation) {
  1242. fw_notify("recursive bus reset detected, "
  1243. "discarding self ids\n");
  1244. return;
  1245. }
  1246. /* FIXME: Document how the locking works. */
  1247. spin_lock_irqsave(&ohci->lock, flags);
  1248. ohci->generation = generation;
  1249. context_stop(&ohci->at_request_ctx);
  1250. context_stop(&ohci->at_response_ctx);
  1251. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1252. if (ohci->quirks & QUIRK_RESET_PACKET)
  1253. ohci->request_generation = generation;
  1254. /*
  1255. * This next bit is unrelated to the AT context stuff but we
  1256. * have to do it under the spinlock also. If a new config rom
  1257. * was set up before this reset, the old one is now no longer
  1258. * in use and we can free it. Update the config rom pointers
  1259. * to point to the current config rom and clear the
  1260. * next_config_rom pointer so a new udpate can take place.
  1261. */
  1262. if (ohci->next_config_rom != NULL) {
  1263. if (ohci->next_config_rom != ohci->config_rom) {
  1264. free_rom = ohci->config_rom;
  1265. free_rom_bus = ohci->config_rom_bus;
  1266. }
  1267. ohci->config_rom = ohci->next_config_rom;
  1268. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1269. ohci->next_config_rom = NULL;
  1270. /*
  1271. * Restore config_rom image and manually update
  1272. * config_rom registers. Writing the header quadlet
  1273. * will indicate that the config rom is ready, so we
  1274. * do that last.
  1275. */
  1276. reg_write(ohci, OHCI1394_BusOptions,
  1277. be32_to_cpu(ohci->config_rom[2]));
  1278. ohci->config_rom[0] = ohci->next_header;
  1279. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1280. be32_to_cpu(ohci->next_header));
  1281. }
  1282. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1283. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1284. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1285. #endif
  1286. spin_unlock_irqrestore(&ohci->lock, flags);
  1287. if (free_rom)
  1288. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1289. free_rom, free_rom_bus);
  1290. log_selfids(ohci->node_id, generation,
  1291. self_id_count, ohci->self_id_buffer);
  1292. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1293. self_id_count, ohci->self_id_buffer);
  1294. }
  1295. static irqreturn_t irq_handler(int irq, void *data)
  1296. {
  1297. struct fw_ohci *ohci = data;
  1298. u32 event, iso_event;
  1299. int i;
  1300. event = reg_read(ohci, OHCI1394_IntEventClear);
  1301. if (!event || !~event)
  1302. return IRQ_NONE;
  1303. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1304. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1305. log_irqs(event);
  1306. if (event & OHCI1394_selfIDComplete)
  1307. tasklet_schedule(&ohci->bus_reset_tasklet);
  1308. if (event & OHCI1394_RQPkt)
  1309. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1310. if (event & OHCI1394_RSPkt)
  1311. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1312. if (event & OHCI1394_reqTxComplete)
  1313. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1314. if (event & OHCI1394_respTxComplete)
  1315. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1316. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1317. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1318. while (iso_event) {
  1319. i = ffs(iso_event) - 1;
  1320. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1321. iso_event &= ~(1 << i);
  1322. }
  1323. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1324. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1325. while (iso_event) {
  1326. i = ffs(iso_event) - 1;
  1327. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1328. iso_event &= ~(1 << i);
  1329. }
  1330. if (unlikely(event & OHCI1394_regAccessFail))
  1331. fw_error("Register access failure - "
  1332. "please notify linux1394-devel@lists.sf.net\n");
  1333. if (unlikely(event & OHCI1394_postedWriteErr))
  1334. fw_error("PCI posted write error\n");
  1335. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1336. if (printk_ratelimit())
  1337. fw_notify("isochronous cycle too long\n");
  1338. reg_write(ohci, OHCI1394_LinkControlSet,
  1339. OHCI1394_LinkControl_cycleMaster);
  1340. }
  1341. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1342. /*
  1343. * We need to clear this event bit in order to make
  1344. * cycleMatch isochronous I/O work. In theory we should
  1345. * stop active cycleMatch iso contexts now and restart
  1346. * them at least two cycles later. (FIXME?)
  1347. */
  1348. if (printk_ratelimit())
  1349. fw_notify("isochronous cycle inconsistent\n");
  1350. }
  1351. if (event & OHCI1394_cycle64Seconds) {
  1352. spin_lock(&ohci->lock);
  1353. update_bus_time(ohci);
  1354. spin_unlock(&ohci->lock);
  1355. }
  1356. return IRQ_HANDLED;
  1357. }
  1358. static int software_reset(struct fw_ohci *ohci)
  1359. {
  1360. int i;
  1361. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1362. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1363. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1364. OHCI1394_HCControl_softReset) == 0)
  1365. return 0;
  1366. msleep(1);
  1367. }
  1368. return -EBUSY;
  1369. }
  1370. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1371. {
  1372. size_t size = length * 4;
  1373. memcpy(dest, src, size);
  1374. if (size < CONFIG_ROM_SIZE)
  1375. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1376. }
  1377. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1378. {
  1379. bool enable_1394a;
  1380. int ret, clear, set, offset;
  1381. /* Check if the driver should configure link and PHY. */
  1382. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1383. OHCI1394_HCControl_programPhyEnable))
  1384. return 0;
  1385. /* Paranoia: check whether the PHY supports 1394a, too. */
  1386. enable_1394a = false;
  1387. ret = read_phy_reg(ohci, 2);
  1388. if (ret < 0)
  1389. return ret;
  1390. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1391. ret = read_paged_phy_reg(ohci, 1, 8);
  1392. if (ret < 0)
  1393. return ret;
  1394. if (ret >= 1)
  1395. enable_1394a = true;
  1396. }
  1397. if (ohci->quirks & QUIRK_NO_1394A)
  1398. enable_1394a = false;
  1399. /* Configure PHY and link consistently. */
  1400. if (enable_1394a) {
  1401. clear = 0;
  1402. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1403. } else {
  1404. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1405. set = 0;
  1406. }
  1407. ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
  1408. if (ret < 0)
  1409. return ret;
  1410. if (enable_1394a)
  1411. offset = OHCI1394_HCControlSet;
  1412. else
  1413. offset = OHCI1394_HCControlClear;
  1414. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1415. /* Clean up: configuration has been taken care of. */
  1416. reg_write(ohci, OHCI1394_HCControlClear,
  1417. OHCI1394_HCControl_programPhyEnable);
  1418. return 0;
  1419. }
  1420. static int ohci_enable(struct fw_card *card,
  1421. const __be32 *config_rom, size_t length)
  1422. {
  1423. struct fw_ohci *ohci = fw_ohci(card);
  1424. struct pci_dev *dev = to_pci_dev(card->device);
  1425. u32 lps, seconds, irqs;
  1426. int i, ret;
  1427. if (software_reset(ohci)) {
  1428. fw_error("Failed to reset ohci card.\n");
  1429. return -EBUSY;
  1430. }
  1431. /*
  1432. * Now enable LPS, which we need in order to start accessing
  1433. * most of the registers. In fact, on some cards (ALI M5251),
  1434. * accessing registers in the SClk domain without LPS enabled
  1435. * will lock up the machine. Wait 50msec to make sure we have
  1436. * full link enabled. However, with some cards (well, at least
  1437. * a JMicron PCIe card), we have to try again sometimes.
  1438. */
  1439. reg_write(ohci, OHCI1394_HCControlSet,
  1440. OHCI1394_HCControl_LPS |
  1441. OHCI1394_HCControl_postedWriteEnable);
  1442. flush_writes(ohci);
  1443. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1444. msleep(50);
  1445. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1446. OHCI1394_HCControl_LPS;
  1447. }
  1448. if (!lps) {
  1449. fw_error("Failed to set Link Power Status\n");
  1450. return -EIO;
  1451. }
  1452. reg_write(ohci, OHCI1394_HCControlClear,
  1453. OHCI1394_HCControl_noByteSwapData);
  1454. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1455. reg_write(ohci, OHCI1394_LinkControlClear,
  1456. OHCI1394_LinkControl_rcvPhyPkt);
  1457. reg_write(ohci, OHCI1394_LinkControlSet,
  1458. OHCI1394_LinkControl_rcvSelfID |
  1459. OHCI1394_LinkControl_cycleTimerEnable |
  1460. OHCI1394_LinkControl_cycleMaster);
  1461. reg_write(ohci, OHCI1394_ATRetries,
  1462. OHCI1394_MAX_AT_REQ_RETRIES |
  1463. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1464. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1465. (200 << 16));
  1466. seconds = lower_32_bits(get_seconds());
  1467. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1468. ohci->bus_time = seconds & ~0x3f;
  1469. /* Get implemented bits of the priority arbitration request counter. */
  1470. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1471. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1472. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1473. ar_context_run(&ohci->ar_request_ctx);
  1474. ar_context_run(&ohci->ar_response_ctx);
  1475. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1476. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1477. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1478. ret = configure_1394a_enhancements(ohci);
  1479. if (ret < 0)
  1480. return ret;
  1481. /* Activate link_on bit and contender bit in our self ID packets.*/
  1482. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1483. if (ret < 0)
  1484. return ret;
  1485. /*
  1486. * When the link is not yet enabled, the atomic config rom
  1487. * update mechanism described below in ohci_set_config_rom()
  1488. * is not active. We have to update ConfigRomHeader and
  1489. * BusOptions manually, and the write to ConfigROMmap takes
  1490. * effect immediately. We tie this to the enabling of the
  1491. * link, so we have a valid config rom before enabling - the
  1492. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1493. * values before enabling.
  1494. *
  1495. * However, when the ConfigROMmap is written, some controllers
  1496. * always read back quadlets 0 and 2 from the config rom to
  1497. * the ConfigRomHeader and BusOptions registers on bus reset.
  1498. * They shouldn't do that in this initial case where the link
  1499. * isn't enabled. This means we have to use the same
  1500. * workaround here, setting the bus header to 0 and then write
  1501. * the right values in the bus reset tasklet.
  1502. */
  1503. if (config_rom) {
  1504. ohci->next_config_rom =
  1505. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1506. &ohci->next_config_rom_bus,
  1507. GFP_KERNEL);
  1508. if (ohci->next_config_rom == NULL)
  1509. return -ENOMEM;
  1510. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1511. } else {
  1512. /*
  1513. * In the suspend case, config_rom is NULL, which
  1514. * means that we just reuse the old config rom.
  1515. */
  1516. ohci->next_config_rom = ohci->config_rom;
  1517. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1518. }
  1519. ohci->next_header = ohci->next_config_rom[0];
  1520. ohci->next_config_rom[0] = 0;
  1521. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1522. reg_write(ohci, OHCI1394_BusOptions,
  1523. be32_to_cpu(ohci->next_config_rom[2]));
  1524. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1525. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1526. if (!(ohci->quirks & QUIRK_NO_MSI))
  1527. pci_enable_msi(dev);
  1528. if (request_irq(dev->irq, irq_handler,
  1529. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1530. ohci_driver_name, ohci)) {
  1531. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1532. pci_disable_msi(dev);
  1533. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1534. ohci->config_rom, ohci->config_rom_bus);
  1535. return -EIO;
  1536. }
  1537. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1538. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1539. OHCI1394_isochTx | OHCI1394_isochRx |
  1540. OHCI1394_postedWriteErr |
  1541. OHCI1394_selfIDComplete |
  1542. OHCI1394_regAccessFail |
  1543. OHCI1394_cycle64Seconds |
  1544. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1545. OHCI1394_masterIntEnable;
  1546. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1547. irqs |= OHCI1394_busReset;
  1548. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1549. reg_write(ohci, OHCI1394_HCControlSet,
  1550. OHCI1394_HCControl_linkEnable |
  1551. OHCI1394_HCControl_BIBimageValid);
  1552. flush_writes(ohci);
  1553. /*
  1554. * We are ready to go, initiate bus reset to finish the
  1555. * initialization.
  1556. */
  1557. fw_core_initiate_bus_reset(&ohci->card, 1);
  1558. return 0;
  1559. }
  1560. static int ohci_set_config_rom(struct fw_card *card,
  1561. const __be32 *config_rom, size_t length)
  1562. {
  1563. struct fw_ohci *ohci;
  1564. unsigned long flags;
  1565. int ret = -EBUSY;
  1566. __be32 *next_config_rom;
  1567. dma_addr_t uninitialized_var(next_config_rom_bus);
  1568. ohci = fw_ohci(card);
  1569. /*
  1570. * When the OHCI controller is enabled, the config rom update
  1571. * mechanism is a bit tricky, but easy enough to use. See
  1572. * section 5.5.6 in the OHCI specification.
  1573. *
  1574. * The OHCI controller caches the new config rom address in a
  1575. * shadow register (ConfigROMmapNext) and needs a bus reset
  1576. * for the changes to take place. When the bus reset is
  1577. * detected, the controller loads the new values for the
  1578. * ConfigRomHeader and BusOptions registers from the specified
  1579. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1580. * shadow register. All automatically and atomically.
  1581. *
  1582. * Now, there's a twist to this story. The automatic load of
  1583. * ConfigRomHeader and BusOptions doesn't honor the
  1584. * noByteSwapData bit, so with a be32 config rom, the
  1585. * controller will load be32 values in to these registers
  1586. * during the atomic update, even on litte endian
  1587. * architectures. The workaround we use is to put a 0 in the
  1588. * header quadlet; 0 is endian agnostic and means that the
  1589. * config rom isn't ready yet. In the bus reset tasklet we
  1590. * then set up the real values for the two registers.
  1591. *
  1592. * We use ohci->lock to avoid racing with the code that sets
  1593. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1594. */
  1595. next_config_rom =
  1596. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1597. &next_config_rom_bus, GFP_KERNEL);
  1598. if (next_config_rom == NULL)
  1599. return -ENOMEM;
  1600. spin_lock_irqsave(&ohci->lock, flags);
  1601. if (ohci->next_config_rom == NULL) {
  1602. ohci->next_config_rom = next_config_rom;
  1603. ohci->next_config_rom_bus = next_config_rom_bus;
  1604. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1605. ohci->next_header = config_rom[0];
  1606. ohci->next_config_rom[0] = 0;
  1607. reg_write(ohci, OHCI1394_ConfigROMmap,
  1608. ohci->next_config_rom_bus);
  1609. ret = 0;
  1610. }
  1611. spin_unlock_irqrestore(&ohci->lock, flags);
  1612. /*
  1613. * Now initiate a bus reset to have the changes take
  1614. * effect. We clean up the old config rom memory and DMA
  1615. * mappings in the bus reset tasklet, since the OHCI
  1616. * controller could need to access it before the bus reset
  1617. * takes effect.
  1618. */
  1619. if (ret == 0)
  1620. fw_core_initiate_bus_reset(&ohci->card, 1);
  1621. else
  1622. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1623. next_config_rom, next_config_rom_bus);
  1624. return ret;
  1625. }
  1626. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1627. {
  1628. struct fw_ohci *ohci = fw_ohci(card);
  1629. at_context_transmit(&ohci->at_request_ctx, packet);
  1630. }
  1631. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1632. {
  1633. struct fw_ohci *ohci = fw_ohci(card);
  1634. at_context_transmit(&ohci->at_response_ctx, packet);
  1635. }
  1636. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1637. {
  1638. struct fw_ohci *ohci = fw_ohci(card);
  1639. struct context *ctx = &ohci->at_request_ctx;
  1640. struct driver_data *driver_data = packet->driver_data;
  1641. int ret = -ENOENT;
  1642. tasklet_disable(&ctx->tasklet);
  1643. if (packet->ack != 0)
  1644. goto out;
  1645. if (packet->payload_mapped)
  1646. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1647. packet->payload_length, DMA_TO_DEVICE);
  1648. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1649. driver_data->packet = NULL;
  1650. packet->ack = RCODE_CANCELLED;
  1651. packet->callback(packet, &ohci->card, packet->ack);
  1652. ret = 0;
  1653. out:
  1654. tasklet_enable(&ctx->tasklet);
  1655. return ret;
  1656. }
  1657. static int ohci_enable_phys_dma(struct fw_card *card,
  1658. int node_id, int generation)
  1659. {
  1660. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1661. return 0;
  1662. #else
  1663. struct fw_ohci *ohci = fw_ohci(card);
  1664. unsigned long flags;
  1665. int n, ret = 0;
  1666. /*
  1667. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1668. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1669. */
  1670. spin_lock_irqsave(&ohci->lock, flags);
  1671. if (ohci->generation != generation) {
  1672. ret = -ESTALE;
  1673. goto out;
  1674. }
  1675. /*
  1676. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1677. * enabled for _all_ nodes on remote buses.
  1678. */
  1679. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1680. if (n < 32)
  1681. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1682. else
  1683. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1684. flush_writes(ohci);
  1685. out:
  1686. spin_unlock_irqrestore(&ohci->lock, flags);
  1687. return ret;
  1688. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1689. }
  1690. static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
  1691. {
  1692. struct fw_ohci *ohci = fw_ohci(card);
  1693. unsigned long flags;
  1694. u32 value;
  1695. switch (csr_offset) {
  1696. case CSR_STATE_CLEAR:
  1697. case CSR_STATE_SET:
  1698. /* the controller driver handles only the cmstr bit */
  1699. if (ohci->is_root &&
  1700. (reg_read(ohci, OHCI1394_LinkControlSet) &
  1701. OHCI1394_LinkControl_cycleMaster))
  1702. return CSR_STATE_BIT_CMSTR;
  1703. else
  1704. return 0;
  1705. case CSR_NODE_IDS:
  1706. return reg_read(ohci, OHCI1394_NodeID) << 16;
  1707. case CSR_CYCLE_TIME:
  1708. return get_cycle_time(ohci);
  1709. case CSR_BUS_TIME:
  1710. /*
  1711. * We might be called just after the cycle timer has wrapped
  1712. * around but just before the cycle64Seconds handler, so we
  1713. * better check here, too, if the bus time needs to be updated.
  1714. */
  1715. spin_lock_irqsave(&ohci->lock, flags);
  1716. value = update_bus_time(ohci);
  1717. spin_unlock_irqrestore(&ohci->lock, flags);
  1718. return value;
  1719. case CSR_BUSY_TIMEOUT:
  1720. value = reg_read(ohci, OHCI1394_ATRetries);
  1721. return (value >> 4) & 0x0ffff00f;
  1722. case CSR_PRIORITY_BUDGET:
  1723. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  1724. (ohci->pri_req_max << 8);
  1725. default:
  1726. WARN_ON(1);
  1727. return 0;
  1728. }
  1729. }
  1730. static void ohci_write_csr_reg(struct fw_card *card, int csr_offset, u32 value)
  1731. {
  1732. struct fw_ohci *ohci = fw_ohci(card);
  1733. unsigned long flags;
  1734. switch (csr_offset) {
  1735. case CSR_STATE_CLEAR:
  1736. /* the controller driver handles only the cmstr bit */
  1737. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1738. reg_write(ohci, OHCI1394_LinkControlClear,
  1739. OHCI1394_LinkControl_cycleMaster);
  1740. flush_writes(ohci);
  1741. }
  1742. break;
  1743. case CSR_STATE_SET:
  1744. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1745. reg_write(ohci, OHCI1394_LinkControlSet,
  1746. OHCI1394_LinkControl_cycleMaster);
  1747. flush_writes(ohci);
  1748. }
  1749. break;
  1750. case CSR_NODE_IDS:
  1751. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  1752. flush_writes(ohci);
  1753. break;
  1754. case CSR_CYCLE_TIME:
  1755. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  1756. reg_write(ohci, OHCI1394_IntEventSet,
  1757. OHCI1394_cycleInconsistent);
  1758. flush_writes(ohci);
  1759. break;
  1760. case CSR_BUS_TIME:
  1761. spin_lock_irqsave(&ohci->lock, flags);
  1762. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  1763. spin_unlock_irqrestore(&ohci->lock, flags);
  1764. break;
  1765. case CSR_BUSY_TIMEOUT:
  1766. value = (value & 0xf) | ((value & 0xf) << 4) |
  1767. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  1768. reg_write(ohci, OHCI1394_ATRetries, value);
  1769. flush_writes(ohci);
  1770. break;
  1771. case CSR_PRIORITY_BUDGET:
  1772. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  1773. flush_writes(ohci);
  1774. break;
  1775. default:
  1776. WARN_ON(1);
  1777. break;
  1778. }
  1779. }
  1780. static unsigned int ohci_get_features(struct fw_card *card)
  1781. {
  1782. struct fw_ohci *ohci = fw_ohci(card);
  1783. unsigned int features = 0;
  1784. if (ohci->pri_req_max != 0)
  1785. features |= FEATURE_PRIORITY_BUDGET;
  1786. return features;
  1787. }
  1788. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1789. {
  1790. int i = ctx->header_length;
  1791. if (i + ctx->base.header_size > PAGE_SIZE)
  1792. return;
  1793. /*
  1794. * The iso header is byteswapped to little endian by
  1795. * the controller, but the remaining header quadlets
  1796. * are big endian. We want to present all the headers
  1797. * as big endian, so we have to swap the first quadlet.
  1798. */
  1799. if (ctx->base.header_size > 0)
  1800. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1801. if (ctx->base.header_size > 4)
  1802. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1803. if (ctx->base.header_size > 8)
  1804. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1805. ctx->header_length += ctx->base.header_size;
  1806. }
  1807. static int handle_ir_packet_per_buffer(struct context *context,
  1808. struct descriptor *d,
  1809. struct descriptor *last)
  1810. {
  1811. struct iso_context *ctx =
  1812. container_of(context, struct iso_context, context);
  1813. struct descriptor *pd;
  1814. __le32 *ir_header;
  1815. void *p;
  1816. for (pd = d; pd <= last; pd++) {
  1817. if (pd->transfer_status)
  1818. break;
  1819. }
  1820. if (pd > last)
  1821. /* Descriptor(s) not done yet, stop iteration */
  1822. return 0;
  1823. p = last + 1;
  1824. copy_iso_headers(ctx, p);
  1825. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1826. ir_header = (__le32 *) p;
  1827. ctx->base.callback(&ctx->base,
  1828. le32_to_cpu(ir_header[0]) & 0xffff,
  1829. ctx->header_length, ctx->header,
  1830. ctx->base.callback_data);
  1831. ctx->header_length = 0;
  1832. }
  1833. return 1;
  1834. }
  1835. static int handle_it_packet(struct context *context,
  1836. struct descriptor *d,
  1837. struct descriptor *last)
  1838. {
  1839. struct iso_context *ctx =
  1840. container_of(context, struct iso_context, context);
  1841. int i;
  1842. struct descriptor *pd;
  1843. for (pd = d; pd <= last; pd++)
  1844. if (pd->transfer_status)
  1845. break;
  1846. if (pd > last)
  1847. /* Descriptor(s) not done yet, stop iteration */
  1848. return 0;
  1849. i = ctx->header_length;
  1850. if (i + 4 < PAGE_SIZE) {
  1851. /* Present this value as big-endian to match the receive code */
  1852. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1853. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1854. le16_to_cpu(pd->res_count));
  1855. ctx->header_length += 4;
  1856. }
  1857. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1858. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1859. ctx->header_length, ctx->header,
  1860. ctx->base.callback_data);
  1861. ctx->header_length = 0;
  1862. }
  1863. return 1;
  1864. }
  1865. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1866. int type, int channel, size_t header_size)
  1867. {
  1868. struct fw_ohci *ohci = fw_ohci(card);
  1869. struct iso_context *ctx, *list;
  1870. descriptor_callback_t callback;
  1871. u64 *channels, dont_care = ~0ULL;
  1872. u32 *mask, regs;
  1873. unsigned long flags;
  1874. int index, ret = -ENOMEM;
  1875. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1876. channels = &dont_care;
  1877. mask = &ohci->it_context_mask;
  1878. list = ohci->it_context_list;
  1879. callback = handle_it_packet;
  1880. } else {
  1881. channels = &ohci->ir_context_channels;
  1882. mask = &ohci->ir_context_mask;
  1883. list = ohci->ir_context_list;
  1884. callback = handle_ir_packet_per_buffer;
  1885. }
  1886. spin_lock_irqsave(&ohci->lock, flags);
  1887. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1888. if (index >= 0) {
  1889. *channels &= ~(1ULL << channel);
  1890. *mask &= ~(1 << index);
  1891. }
  1892. spin_unlock_irqrestore(&ohci->lock, flags);
  1893. if (index < 0)
  1894. return ERR_PTR(-EBUSY);
  1895. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1896. regs = OHCI1394_IsoXmitContextBase(index);
  1897. else
  1898. regs = OHCI1394_IsoRcvContextBase(index);
  1899. ctx = &list[index];
  1900. memset(ctx, 0, sizeof(*ctx));
  1901. ctx->header_length = 0;
  1902. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1903. if (ctx->header == NULL)
  1904. goto out;
  1905. ret = context_init(&ctx->context, ohci, regs, callback);
  1906. if (ret < 0)
  1907. goto out_with_header;
  1908. return &ctx->base;
  1909. out_with_header:
  1910. free_page((unsigned long)ctx->header);
  1911. out:
  1912. spin_lock_irqsave(&ohci->lock, flags);
  1913. *mask |= 1 << index;
  1914. spin_unlock_irqrestore(&ohci->lock, flags);
  1915. return ERR_PTR(ret);
  1916. }
  1917. static int ohci_start_iso(struct fw_iso_context *base,
  1918. s32 cycle, u32 sync, u32 tags)
  1919. {
  1920. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1921. struct fw_ohci *ohci = ctx->context.ohci;
  1922. u32 control, match;
  1923. int index;
  1924. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1925. index = ctx - ohci->it_context_list;
  1926. match = 0;
  1927. if (cycle >= 0)
  1928. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1929. (cycle & 0x7fff) << 16;
  1930. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1931. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1932. context_run(&ctx->context, match);
  1933. } else {
  1934. index = ctx - ohci->ir_context_list;
  1935. control = IR_CONTEXT_ISOCH_HEADER;
  1936. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1937. if (cycle >= 0) {
  1938. match |= (cycle & 0x07fff) << 12;
  1939. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1940. }
  1941. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1942. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1943. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1944. context_run(&ctx->context, control);
  1945. }
  1946. return 0;
  1947. }
  1948. static int ohci_stop_iso(struct fw_iso_context *base)
  1949. {
  1950. struct fw_ohci *ohci = fw_ohci(base->card);
  1951. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1952. int index;
  1953. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1954. index = ctx - ohci->it_context_list;
  1955. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1956. } else {
  1957. index = ctx - ohci->ir_context_list;
  1958. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1959. }
  1960. flush_writes(ohci);
  1961. context_stop(&ctx->context);
  1962. return 0;
  1963. }
  1964. static void ohci_free_iso_context(struct fw_iso_context *base)
  1965. {
  1966. struct fw_ohci *ohci = fw_ohci(base->card);
  1967. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1968. unsigned long flags;
  1969. int index;
  1970. ohci_stop_iso(base);
  1971. context_release(&ctx->context);
  1972. free_page((unsigned long)ctx->header);
  1973. spin_lock_irqsave(&ohci->lock, flags);
  1974. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1975. index = ctx - ohci->it_context_list;
  1976. ohci->it_context_mask |= 1 << index;
  1977. } else {
  1978. index = ctx - ohci->ir_context_list;
  1979. ohci->ir_context_mask |= 1 << index;
  1980. ohci->ir_context_channels |= 1ULL << base->channel;
  1981. }
  1982. spin_unlock_irqrestore(&ohci->lock, flags);
  1983. }
  1984. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1985. struct fw_iso_packet *packet,
  1986. struct fw_iso_buffer *buffer,
  1987. unsigned long payload)
  1988. {
  1989. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1990. struct descriptor *d, *last, *pd;
  1991. struct fw_iso_packet *p;
  1992. __le32 *header;
  1993. dma_addr_t d_bus, page_bus;
  1994. u32 z, header_z, payload_z, irq;
  1995. u32 payload_index, payload_end_index, next_page_index;
  1996. int page, end_page, i, length, offset;
  1997. p = packet;
  1998. payload_index = payload;
  1999. if (p->skip)
  2000. z = 1;
  2001. else
  2002. z = 2;
  2003. if (p->header_length > 0)
  2004. z++;
  2005. /* Determine the first page the payload isn't contained in. */
  2006. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2007. if (p->payload_length > 0)
  2008. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2009. else
  2010. payload_z = 0;
  2011. z += payload_z;
  2012. /* Get header size in number of descriptors. */
  2013. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2014. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2015. if (d == NULL)
  2016. return -ENOMEM;
  2017. if (!p->skip) {
  2018. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2019. d[0].req_count = cpu_to_le16(8);
  2020. /*
  2021. * Link the skip address to this descriptor itself. This causes
  2022. * a context to skip a cycle whenever lost cycles or FIFO
  2023. * overruns occur, without dropping the data. The application
  2024. * should then decide whether this is an error condition or not.
  2025. * FIXME: Make the context's cycle-lost behaviour configurable?
  2026. */
  2027. d[0].branch_address = cpu_to_le32(d_bus | z);
  2028. header = (__le32 *) &d[1];
  2029. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2030. IT_HEADER_TAG(p->tag) |
  2031. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2032. IT_HEADER_CHANNEL(ctx->base.channel) |
  2033. IT_HEADER_SPEED(ctx->base.speed));
  2034. header[1] =
  2035. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2036. p->payload_length));
  2037. }
  2038. if (p->header_length > 0) {
  2039. d[2].req_count = cpu_to_le16(p->header_length);
  2040. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2041. memcpy(&d[z], p->header, p->header_length);
  2042. }
  2043. pd = d + z - payload_z;
  2044. payload_end_index = payload_index + p->payload_length;
  2045. for (i = 0; i < payload_z; i++) {
  2046. page = payload_index >> PAGE_SHIFT;
  2047. offset = payload_index & ~PAGE_MASK;
  2048. next_page_index = (page + 1) << PAGE_SHIFT;
  2049. length =
  2050. min(next_page_index, payload_end_index) - payload_index;
  2051. pd[i].req_count = cpu_to_le16(length);
  2052. page_bus = page_private(buffer->pages[page]);
  2053. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2054. payload_index += length;
  2055. }
  2056. if (p->interrupt)
  2057. irq = DESCRIPTOR_IRQ_ALWAYS;
  2058. else
  2059. irq = DESCRIPTOR_NO_IRQ;
  2060. last = z == 2 ? d : d + z - 1;
  2061. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2062. DESCRIPTOR_STATUS |
  2063. DESCRIPTOR_BRANCH_ALWAYS |
  2064. irq);
  2065. context_append(&ctx->context, d, z, header_z);
  2066. return 0;
  2067. }
  2068. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  2069. struct fw_iso_packet *packet,
  2070. struct fw_iso_buffer *buffer,
  2071. unsigned long payload)
  2072. {
  2073. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2074. struct descriptor *d, *pd;
  2075. struct fw_iso_packet *p = packet;
  2076. dma_addr_t d_bus, page_bus;
  2077. u32 z, header_z, rest;
  2078. int i, j, length;
  2079. int page, offset, packet_count, header_size, payload_per_buffer;
  2080. /*
  2081. * The OHCI controller puts the isochronous header and trailer in the
  2082. * buffer, so we need at least 8 bytes.
  2083. */
  2084. packet_count = p->header_length / ctx->base.header_size;
  2085. header_size = max(ctx->base.header_size, (size_t)8);
  2086. /* Get header size in number of descriptors. */
  2087. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2088. page = payload >> PAGE_SHIFT;
  2089. offset = payload & ~PAGE_MASK;
  2090. payload_per_buffer = p->payload_length / packet_count;
  2091. for (i = 0; i < packet_count; i++) {
  2092. /* d points to the header descriptor */
  2093. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2094. d = context_get_descriptors(&ctx->context,
  2095. z + header_z, &d_bus);
  2096. if (d == NULL)
  2097. return -ENOMEM;
  2098. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2099. DESCRIPTOR_INPUT_MORE);
  2100. if (p->skip && i == 0)
  2101. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2102. d->req_count = cpu_to_le16(header_size);
  2103. d->res_count = d->req_count;
  2104. d->transfer_status = 0;
  2105. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2106. rest = payload_per_buffer;
  2107. pd = d;
  2108. for (j = 1; j < z; j++) {
  2109. pd++;
  2110. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2111. DESCRIPTOR_INPUT_MORE);
  2112. if (offset + rest < PAGE_SIZE)
  2113. length = rest;
  2114. else
  2115. length = PAGE_SIZE - offset;
  2116. pd->req_count = cpu_to_le16(length);
  2117. pd->res_count = pd->req_count;
  2118. pd->transfer_status = 0;
  2119. page_bus = page_private(buffer->pages[page]);
  2120. pd->data_address = cpu_to_le32(page_bus + offset);
  2121. offset = (offset + length) & ~PAGE_MASK;
  2122. rest -= length;
  2123. if (offset == 0)
  2124. page++;
  2125. }
  2126. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2127. DESCRIPTOR_INPUT_LAST |
  2128. DESCRIPTOR_BRANCH_ALWAYS);
  2129. if (p->interrupt && i == packet_count - 1)
  2130. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2131. context_append(&ctx->context, d, z, header_z);
  2132. }
  2133. return 0;
  2134. }
  2135. static int ohci_queue_iso(struct fw_iso_context *base,
  2136. struct fw_iso_packet *packet,
  2137. struct fw_iso_buffer *buffer,
  2138. unsigned long payload)
  2139. {
  2140. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2141. unsigned long flags;
  2142. int ret;
  2143. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2144. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  2145. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  2146. else
  2147. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  2148. buffer, payload);
  2149. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2150. return ret;
  2151. }
  2152. static const struct fw_card_driver ohci_driver = {
  2153. .enable = ohci_enable,
  2154. .update_phy_reg = ohci_update_phy_reg,
  2155. .set_config_rom = ohci_set_config_rom,
  2156. .send_request = ohci_send_request,
  2157. .send_response = ohci_send_response,
  2158. .cancel_packet = ohci_cancel_packet,
  2159. .enable_phys_dma = ohci_enable_phys_dma,
  2160. .read_csr_reg = ohci_read_csr_reg,
  2161. .write_csr_reg = ohci_write_csr_reg,
  2162. .get_features = ohci_get_features,
  2163. .allocate_iso_context = ohci_allocate_iso_context,
  2164. .free_iso_context = ohci_free_iso_context,
  2165. .queue_iso = ohci_queue_iso,
  2166. .start_iso = ohci_start_iso,
  2167. .stop_iso = ohci_stop_iso,
  2168. };
  2169. #ifdef CONFIG_PPC_PMAC
  2170. static void pmac_ohci_on(struct pci_dev *dev)
  2171. {
  2172. if (machine_is(powermac)) {
  2173. struct device_node *ofn = pci_device_to_OF_node(dev);
  2174. if (ofn) {
  2175. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2176. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2177. }
  2178. }
  2179. }
  2180. static void pmac_ohci_off(struct pci_dev *dev)
  2181. {
  2182. if (machine_is(powermac)) {
  2183. struct device_node *ofn = pci_device_to_OF_node(dev);
  2184. if (ofn) {
  2185. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2186. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2187. }
  2188. }
  2189. }
  2190. #else
  2191. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2192. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2193. #endif /* CONFIG_PPC_PMAC */
  2194. static int __devinit pci_probe(struct pci_dev *dev,
  2195. const struct pci_device_id *ent)
  2196. {
  2197. struct fw_ohci *ohci;
  2198. u32 bus_options, max_receive, link_speed, version, link_enh;
  2199. u64 guid;
  2200. int i, err, n_ir, n_it;
  2201. size_t size;
  2202. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2203. if (ohci == NULL) {
  2204. err = -ENOMEM;
  2205. goto fail;
  2206. }
  2207. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2208. pmac_ohci_on(dev);
  2209. err = pci_enable_device(dev);
  2210. if (err) {
  2211. fw_error("Failed to enable OHCI hardware\n");
  2212. goto fail_free;
  2213. }
  2214. pci_set_master(dev);
  2215. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2216. pci_set_drvdata(dev, ohci);
  2217. spin_lock_init(&ohci->lock);
  2218. tasklet_init(&ohci->bus_reset_tasklet,
  2219. bus_reset_tasklet, (unsigned long)ohci);
  2220. err = pci_request_region(dev, 0, ohci_driver_name);
  2221. if (err) {
  2222. fw_error("MMIO resource unavailable\n");
  2223. goto fail_disable;
  2224. }
  2225. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2226. if (ohci->registers == NULL) {
  2227. fw_error("Failed to remap registers\n");
  2228. err = -ENXIO;
  2229. goto fail_iomem;
  2230. }
  2231. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2232. if (ohci_quirks[i].vendor == dev->vendor &&
  2233. (ohci_quirks[i].device == dev->device ||
  2234. ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
  2235. ohci->quirks = ohci_quirks[i].flags;
  2236. break;
  2237. }
  2238. if (param_quirks)
  2239. ohci->quirks = param_quirks;
  2240. /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
  2241. if (dev->vendor == PCI_VENDOR_ID_TI) {
  2242. pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
  2243. /* adjust latency of ATx FIFO: use 1.7 KB threshold */
  2244. link_enh &= ~TI_LinkEnh_atx_thresh_mask;
  2245. link_enh |= TI_LinkEnh_atx_thresh_1_7K;
  2246. /* use priority arbitration for asynchronous responses */
  2247. link_enh |= TI_LinkEnh_enab_unfair;
  2248. /* required for aPhyEnhanceEnable to work */
  2249. link_enh |= TI_LinkEnh_enab_accel;
  2250. pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
  2251. }
  2252. ar_context_init(&ohci->ar_request_ctx, ohci,
  2253. OHCI1394_AsReqRcvContextControlSet);
  2254. ar_context_init(&ohci->ar_response_ctx, ohci,
  2255. OHCI1394_AsRspRcvContextControlSet);
  2256. context_init(&ohci->at_request_ctx, ohci,
  2257. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2258. context_init(&ohci->at_response_ctx, ohci,
  2259. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2260. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2261. ohci->ir_context_channels = ~0ULL;
  2262. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2263. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2264. n_ir = hweight32(ohci->ir_context_mask);
  2265. size = sizeof(struct iso_context) * n_ir;
  2266. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2267. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2268. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2269. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2270. n_it = hweight32(ohci->it_context_mask);
  2271. size = sizeof(struct iso_context) * n_it;
  2272. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2273. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2274. err = -ENOMEM;
  2275. goto fail_contexts;
  2276. }
  2277. /* self-id dma buffer allocation */
  2278. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2279. SELF_ID_BUF_SIZE,
  2280. &ohci->self_id_bus,
  2281. GFP_KERNEL);
  2282. if (ohci->self_id_cpu == NULL) {
  2283. err = -ENOMEM;
  2284. goto fail_contexts;
  2285. }
  2286. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2287. max_receive = (bus_options >> 12) & 0xf;
  2288. link_speed = bus_options & 0x7;
  2289. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2290. reg_read(ohci, OHCI1394_GUIDLo);
  2291. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2292. if (err)
  2293. goto fail_self_id;
  2294. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2295. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2296. "%d IR + %d IT contexts, quirks 0x%x\n",
  2297. dev_name(&dev->dev), version >> 16, version & 0xff,
  2298. n_ir, n_it, ohci->quirks);
  2299. return 0;
  2300. fail_self_id:
  2301. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2302. ohci->self_id_cpu, ohci->self_id_bus);
  2303. fail_contexts:
  2304. kfree(ohci->ir_context_list);
  2305. kfree(ohci->it_context_list);
  2306. context_release(&ohci->at_response_ctx);
  2307. context_release(&ohci->at_request_ctx);
  2308. ar_context_release(&ohci->ar_response_ctx);
  2309. ar_context_release(&ohci->ar_request_ctx);
  2310. pci_iounmap(dev, ohci->registers);
  2311. fail_iomem:
  2312. pci_release_region(dev, 0);
  2313. fail_disable:
  2314. pci_disable_device(dev);
  2315. fail_free:
  2316. kfree(&ohci->card);
  2317. pmac_ohci_off(dev);
  2318. fail:
  2319. if (err == -ENOMEM)
  2320. fw_error("Out of memory\n");
  2321. return err;
  2322. }
  2323. static void pci_remove(struct pci_dev *dev)
  2324. {
  2325. struct fw_ohci *ohci;
  2326. ohci = pci_get_drvdata(dev);
  2327. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2328. flush_writes(ohci);
  2329. fw_core_remove_card(&ohci->card);
  2330. /*
  2331. * FIXME: Fail all pending packets here, now that the upper
  2332. * layers can't queue any more.
  2333. */
  2334. software_reset(ohci);
  2335. free_irq(dev->irq, ohci);
  2336. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2337. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2338. ohci->next_config_rom, ohci->next_config_rom_bus);
  2339. if (ohci->config_rom)
  2340. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2341. ohci->config_rom, ohci->config_rom_bus);
  2342. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2343. ohci->self_id_cpu, ohci->self_id_bus);
  2344. ar_context_release(&ohci->ar_request_ctx);
  2345. ar_context_release(&ohci->ar_response_ctx);
  2346. context_release(&ohci->at_request_ctx);
  2347. context_release(&ohci->at_response_ctx);
  2348. kfree(ohci->it_context_list);
  2349. kfree(ohci->ir_context_list);
  2350. pci_disable_msi(dev);
  2351. pci_iounmap(dev, ohci->registers);
  2352. pci_release_region(dev, 0);
  2353. pci_disable_device(dev);
  2354. kfree(&ohci->card);
  2355. pmac_ohci_off(dev);
  2356. fw_notify("Removed fw-ohci device.\n");
  2357. }
  2358. #ifdef CONFIG_PM
  2359. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2360. {
  2361. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2362. int err;
  2363. software_reset(ohci);
  2364. free_irq(dev->irq, ohci);
  2365. pci_disable_msi(dev);
  2366. err = pci_save_state(dev);
  2367. if (err) {
  2368. fw_error("pci_save_state failed\n");
  2369. return err;
  2370. }
  2371. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2372. if (err)
  2373. fw_error("pci_set_power_state failed with %d\n", err);
  2374. pmac_ohci_off(dev);
  2375. return 0;
  2376. }
  2377. static int pci_resume(struct pci_dev *dev)
  2378. {
  2379. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2380. int err;
  2381. pmac_ohci_on(dev);
  2382. pci_set_power_state(dev, PCI_D0);
  2383. pci_restore_state(dev);
  2384. err = pci_enable_device(dev);
  2385. if (err) {
  2386. fw_error("pci_enable_device failed\n");
  2387. return err;
  2388. }
  2389. return ohci_enable(&ohci->card, NULL, 0);
  2390. }
  2391. #endif
  2392. static const struct pci_device_id pci_table[] = {
  2393. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2394. { }
  2395. };
  2396. MODULE_DEVICE_TABLE(pci, pci_table);
  2397. static struct pci_driver fw_ohci_pci_driver = {
  2398. .name = ohci_driver_name,
  2399. .id_table = pci_table,
  2400. .probe = pci_probe,
  2401. .remove = pci_remove,
  2402. #ifdef CONFIG_PM
  2403. .resume = pci_resume,
  2404. .suspend = pci_suspend,
  2405. #endif
  2406. };
  2407. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2408. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2409. MODULE_LICENSE("GPL");
  2410. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2411. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2412. MODULE_ALIAS("ohci1394");
  2413. #endif
  2414. static int __init fw_ohci_init(void)
  2415. {
  2416. return pci_register_driver(&fw_ohci_pci_driver);
  2417. }
  2418. static void __exit fw_ohci_cleanup(void)
  2419. {
  2420. pci_unregister_driver(&fw_ohci_pci_driver);
  2421. }
  2422. module_init(fw_ohci_init);
  2423. module_exit(fw_ohci_cleanup);