r8169.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if(!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define R8169_MSG_DEFAULT \
  79. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  80. #define TX_BUFFS_AVAIL(tp) \
  81. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  82. #ifdef CONFIG_R8169_NAPI
  83. #define rtl8169_rx_skb netif_receive_skb
  84. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  85. #define rtl8169_rx_quota(count, quota) min(count, quota)
  86. #else
  87. #define rtl8169_rx_skb netif_rx
  88. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  89. #define rtl8169_rx_quota(count, quota) count
  90. #endif
  91. /* media options */
  92. #define MAX_UNITS 8
  93. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  94. static int num_media = 0;
  95. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  96. static const int max_interrupt_work = 20;
  97. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  98. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  99. static const int multicast_filter_limit = 32;
  100. /* MAC address length */
  101. #define MAC_ADDR_LEN 6
  102. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  103. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  104. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  105. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  106. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  107. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  108. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  109. #define R8169_REGS_SIZE 256
  110. #define R8169_NAPI_WEIGHT 64
  111. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  112. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  113. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  114. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  115. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  116. #define RTL8169_TX_TIMEOUT (6*HZ)
  117. #define RTL8169_PHY_TIMEOUT (10*HZ)
  118. /* write/read MMIO register */
  119. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  120. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  121. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  122. #define RTL_R8(reg) readb (ioaddr + (reg))
  123. #define RTL_R16(reg) readw (ioaddr + (reg))
  124. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  125. enum mac_version {
  126. RTL_GIGA_MAC_VER_B = 0x00,
  127. /* RTL_GIGA_MAC_VER_C = 0x03, */
  128. RTL_GIGA_MAC_VER_D = 0x01,
  129. RTL_GIGA_MAC_VER_E = 0x02,
  130. RTL_GIGA_MAC_VER_X = 0x04 /* Greater than RTL_GIGA_MAC_VER_E */
  131. };
  132. enum phy_version {
  133. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  134. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  135. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  136. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  137. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  138. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  139. };
  140. #define _R(NAME,MAC,MASK) \
  141. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  142. static const struct {
  143. const char *name;
  144. u8 mac_version;
  145. u32 RxConfigMask; /* Clears the bits supported by this chip */
  146. } rtl_chip_info[] = {
  147. _R("RTL8169", RTL_GIGA_MAC_VER_B, 0xff7e1880),
  148. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_D, 0xff7e1880),
  149. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_E, 0xff7e1880),
  150. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_X, 0xff7e1880),
  151. };
  152. #undef _R
  153. static struct pci_device_id rtl8169_pci_tbl[] = {
  154. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), },
  155. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), },
  156. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), },
  157. { PCI_DEVICE(0x16ec, 0x0116), },
  158. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024, },
  159. {0,},
  160. };
  161. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  162. static int rx_copybreak = 200;
  163. static int use_dac;
  164. static struct {
  165. u32 msg_enable;
  166. } debug = { -1 };
  167. enum RTL8169_registers {
  168. MAC0 = 0, /* Ethernet hardware address. */
  169. MAR0 = 8, /* Multicast filter. */
  170. CounterAddrLow = 0x10,
  171. CounterAddrHigh = 0x14,
  172. TxDescStartAddrLow = 0x20,
  173. TxDescStartAddrHigh = 0x24,
  174. TxHDescStartAddrLow = 0x28,
  175. TxHDescStartAddrHigh = 0x2c,
  176. FLASH = 0x30,
  177. ERSR = 0x36,
  178. ChipCmd = 0x37,
  179. TxPoll = 0x38,
  180. IntrMask = 0x3C,
  181. IntrStatus = 0x3E,
  182. TxConfig = 0x40,
  183. RxConfig = 0x44,
  184. RxMissed = 0x4C,
  185. Cfg9346 = 0x50,
  186. Config0 = 0x51,
  187. Config1 = 0x52,
  188. Config2 = 0x53,
  189. Config3 = 0x54,
  190. Config4 = 0x55,
  191. Config5 = 0x56,
  192. MultiIntr = 0x5C,
  193. PHYAR = 0x60,
  194. TBICSR = 0x64,
  195. TBI_ANAR = 0x68,
  196. TBI_LPAR = 0x6A,
  197. PHYstatus = 0x6C,
  198. RxMaxSize = 0xDA,
  199. CPlusCmd = 0xE0,
  200. IntrMitigate = 0xE2,
  201. RxDescAddrLow = 0xE4,
  202. RxDescAddrHigh = 0xE8,
  203. EarlyTxThres = 0xEC,
  204. FuncEvent = 0xF0,
  205. FuncEventMask = 0xF4,
  206. FuncPresetState = 0xF8,
  207. FuncForceEvent = 0xFC,
  208. };
  209. enum RTL8169_register_content {
  210. /* InterruptStatusBits */
  211. SYSErr = 0x8000,
  212. PCSTimeout = 0x4000,
  213. SWInt = 0x0100,
  214. TxDescUnavail = 0x80,
  215. RxFIFOOver = 0x40,
  216. LinkChg = 0x20,
  217. RxOverflow = 0x10,
  218. TxErr = 0x08,
  219. TxOK = 0x04,
  220. RxErr = 0x02,
  221. RxOK = 0x01,
  222. /* RxStatusDesc */
  223. RxFOVF = (1 << 23),
  224. RxRWT = (1 << 22),
  225. RxRES = (1 << 21),
  226. RxRUNT = (1 << 20),
  227. RxCRC = (1 << 19),
  228. /* ChipCmdBits */
  229. CmdReset = 0x10,
  230. CmdRxEnb = 0x08,
  231. CmdTxEnb = 0x04,
  232. RxBufEmpty = 0x01,
  233. /* Cfg9346Bits */
  234. Cfg9346_Lock = 0x00,
  235. Cfg9346_Unlock = 0xC0,
  236. /* rx_mode_bits */
  237. AcceptErr = 0x20,
  238. AcceptRunt = 0x10,
  239. AcceptBroadcast = 0x08,
  240. AcceptMulticast = 0x04,
  241. AcceptMyPhys = 0x02,
  242. AcceptAllPhys = 0x01,
  243. /* RxConfigBits */
  244. RxCfgFIFOShift = 13,
  245. RxCfgDMAShift = 8,
  246. /* TxConfigBits */
  247. TxInterFrameGapShift = 24,
  248. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  249. /* Config1 register p.24 */
  250. PMEnable = (1 << 0), /* Power Management Enable */
  251. /* Config3 register p.25 */
  252. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  253. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  254. /* Config5 register p.27 */
  255. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  256. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  257. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  258. LanWake = (1 << 1), /* LanWake enable/disable */
  259. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  260. /* TBICSR p.28 */
  261. TBIReset = 0x80000000,
  262. TBILoopback = 0x40000000,
  263. TBINwEnable = 0x20000000,
  264. TBINwRestart = 0x10000000,
  265. TBILinkOk = 0x02000000,
  266. TBINwComplete = 0x01000000,
  267. /* CPlusCmd p.31 */
  268. RxVlan = (1 << 6),
  269. RxChkSum = (1 << 5),
  270. PCIDAC = (1 << 4),
  271. PCIMulRW = (1 << 3),
  272. /* rtl8169_PHYstatus */
  273. TBI_Enable = 0x80,
  274. TxFlowCtrl = 0x40,
  275. RxFlowCtrl = 0x20,
  276. _1000bpsF = 0x10,
  277. _100bps = 0x08,
  278. _10bps = 0x04,
  279. LinkStatus = 0x02,
  280. FullDup = 0x01,
  281. /* GIGABIT_PHY_registers */
  282. PHY_CTRL_REG = 0,
  283. PHY_STAT_REG = 1,
  284. PHY_AUTO_NEGO_REG = 4,
  285. PHY_1000_CTRL_REG = 9,
  286. /* GIGABIT_PHY_REG_BIT */
  287. PHY_Restart_Auto_Nego = 0x0200,
  288. PHY_Enable_Auto_Nego = 0x1000,
  289. /* PHY_STAT_REG = 1 */
  290. PHY_Auto_Neco_Comp = 0x0020,
  291. /* PHY_AUTO_NEGO_REG = 4 */
  292. PHY_Cap_10_Half = 0x0020,
  293. PHY_Cap_10_Full = 0x0040,
  294. PHY_Cap_100_Half = 0x0080,
  295. PHY_Cap_100_Full = 0x0100,
  296. /* PHY_1000_CTRL_REG = 9 */
  297. PHY_Cap_1000_Full = 0x0200,
  298. PHY_Cap_Null = 0x0,
  299. /* _MediaType */
  300. _10_Half = 0x01,
  301. _10_Full = 0x02,
  302. _100_Half = 0x04,
  303. _100_Full = 0x08,
  304. _1000_Full = 0x10,
  305. /* _TBICSRBit */
  306. TBILinkOK = 0x02000000,
  307. /* DumpCounterCommand */
  308. CounterDump = 0x8,
  309. };
  310. enum _DescStatusBit {
  311. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  312. RingEnd = (1 << 30), /* End of descriptor ring */
  313. FirstFrag = (1 << 29), /* First segment of a packet */
  314. LastFrag = (1 << 28), /* Final segment of a packet */
  315. /* Tx private */
  316. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  317. MSSShift = 16, /* MSS value position */
  318. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  319. IPCS = (1 << 18), /* Calculate IP checksum */
  320. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  321. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  322. TxVlanTag = (1 << 17), /* Add VLAN tag */
  323. /* Rx private */
  324. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  325. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  326. #define RxProtoUDP (PID1)
  327. #define RxProtoTCP (PID0)
  328. #define RxProtoIP (PID1 | PID0)
  329. #define RxProtoMask RxProtoIP
  330. IPFail = (1 << 16), /* IP checksum failed */
  331. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  332. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  333. RxVlanTag = (1 << 16), /* VLAN tag available */
  334. };
  335. #define RsvdMask 0x3fffc000
  336. struct TxDesc {
  337. u32 opts1;
  338. u32 opts2;
  339. u64 addr;
  340. };
  341. struct RxDesc {
  342. u32 opts1;
  343. u32 opts2;
  344. u64 addr;
  345. };
  346. struct ring_info {
  347. struct sk_buff *skb;
  348. u32 len;
  349. u8 __pad[sizeof(void *) - sizeof(u32)];
  350. };
  351. struct rtl8169_private {
  352. void __iomem *mmio_addr; /* memory map physical address */
  353. struct pci_dev *pci_dev; /* Index of PCI device */
  354. struct net_device_stats stats; /* statistics of net device */
  355. spinlock_t lock; /* spin lock flag */
  356. u32 msg_enable;
  357. int chipset;
  358. int mac_version;
  359. int phy_version;
  360. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  361. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  362. u32 dirty_rx;
  363. u32 dirty_tx;
  364. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  365. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  366. dma_addr_t TxPhyAddr;
  367. dma_addr_t RxPhyAddr;
  368. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  369. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  370. unsigned rx_buf_sz;
  371. struct timer_list timer;
  372. u16 cp_cmd;
  373. u16 intr_mask;
  374. int phy_auto_nego_reg;
  375. int phy_1000_ctrl_reg;
  376. #ifdef CONFIG_R8169_VLAN
  377. struct vlan_group *vlgrp;
  378. #endif
  379. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  380. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  381. void (*phy_reset_enable)(void __iomem *);
  382. unsigned int (*phy_reset_pending)(void __iomem *);
  383. unsigned int (*link_ok)(void __iomem *);
  384. struct work_struct task;
  385. unsigned wol_enabled : 1;
  386. };
  387. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  388. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  389. module_param_array(media, int, &num_media, 0);
  390. MODULE_PARM_DESC(media, "force phy operation. Deprecated by ethtool (8).");
  391. module_param(rx_copybreak, int, 0);
  392. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  393. module_param(use_dac, int, 0);
  394. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  395. module_param_named(debug, debug.msg_enable, int, 0);
  396. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  397. MODULE_LICENSE("GPL");
  398. MODULE_VERSION(RTL8169_VERSION);
  399. static int rtl8169_open(struct net_device *dev);
  400. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  401. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance,
  402. struct pt_regs *regs);
  403. static int rtl8169_init_ring(struct net_device *dev);
  404. static void rtl8169_hw_start(struct net_device *dev);
  405. static int rtl8169_close(struct net_device *dev);
  406. static void rtl8169_set_rx_mode(struct net_device *dev);
  407. static void rtl8169_tx_timeout(struct net_device *dev);
  408. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  409. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  410. void __iomem *);
  411. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  412. static void rtl8169_down(struct net_device *dev);
  413. #ifdef CONFIG_R8169_NAPI
  414. static int rtl8169_poll(struct net_device *dev, int *budget);
  415. #endif
  416. static const u16 rtl8169_intr_mask =
  417. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  418. static const u16 rtl8169_napi_event =
  419. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  420. static const unsigned int rtl8169_rx_config =
  421. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  422. #define PHY_Cap_10_Half_Or_Less PHY_Cap_10_Half
  423. #define PHY_Cap_10_Full_Or_Less PHY_Cap_10_Full | PHY_Cap_10_Half_Or_Less
  424. #define PHY_Cap_100_Half_Or_Less PHY_Cap_100_Half | PHY_Cap_10_Full_Or_Less
  425. #define PHY_Cap_100_Full_Or_Less PHY_Cap_100_Full | PHY_Cap_100_Half_Or_Less
  426. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  427. {
  428. int i;
  429. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  430. for (i = 20; i > 0; i--) {
  431. /* Check if the RTL8169 has completed writing to the specified MII register */
  432. if (!(RTL_R32(PHYAR) & 0x80000000))
  433. break;
  434. udelay(25);
  435. }
  436. }
  437. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  438. {
  439. int i, value = -1;
  440. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  441. for (i = 20; i > 0; i--) {
  442. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  443. if (RTL_R32(PHYAR) & 0x80000000) {
  444. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  445. break;
  446. }
  447. udelay(25);
  448. }
  449. return value;
  450. }
  451. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  452. {
  453. RTL_W16(IntrMask, 0x0000);
  454. RTL_W16(IntrStatus, 0xffff);
  455. }
  456. static void rtl8169_asic_down(void __iomem *ioaddr)
  457. {
  458. RTL_W8(ChipCmd, 0x00);
  459. rtl8169_irq_mask_and_ack(ioaddr);
  460. RTL_R16(CPlusCmd);
  461. }
  462. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  463. {
  464. return RTL_R32(TBICSR) & TBIReset;
  465. }
  466. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  467. {
  468. return mdio_read(ioaddr, 0) & 0x8000;
  469. }
  470. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  471. {
  472. return RTL_R32(TBICSR) & TBILinkOk;
  473. }
  474. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  475. {
  476. return RTL_R8(PHYstatus) & LinkStatus;
  477. }
  478. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  479. {
  480. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  481. }
  482. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  483. {
  484. unsigned int val;
  485. val = (mdio_read(ioaddr, PHY_CTRL_REG) | 0x8000) & 0xffff;
  486. mdio_write(ioaddr, PHY_CTRL_REG, val);
  487. }
  488. static void rtl8169_check_link_status(struct net_device *dev,
  489. struct rtl8169_private *tp, void __iomem *ioaddr)
  490. {
  491. unsigned long flags;
  492. spin_lock_irqsave(&tp->lock, flags);
  493. if (tp->link_ok(ioaddr)) {
  494. netif_carrier_on(dev);
  495. if (netif_msg_ifup(tp))
  496. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  497. } else {
  498. if (netif_msg_ifdown(tp))
  499. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  500. netif_carrier_off(dev);
  501. }
  502. spin_unlock_irqrestore(&tp->lock, flags);
  503. }
  504. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  505. {
  506. struct {
  507. u16 speed;
  508. u8 duplex;
  509. u8 autoneg;
  510. u8 media;
  511. } link_settings[] = {
  512. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  513. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  514. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  515. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  516. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  517. /* Make TBI happy */
  518. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  519. }, *p;
  520. unsigned char option;
  521. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  522. if ((option != 0xff) && !idx && netif_msg_drv(&debug))
  523. printk(KERN_WARNING PFX "media option is deprecated.\n");
  524. for (p = link_settings; p->media != 0xff; p++) {
  525. if (p->media == option)
  526. break;
  527. }
  528. *autoneg = p->autoneg;
  529. *speed = p->speed;
  530. *duplex = p->duplex;
  531. }
  532. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  533. {
  534. struct rtl8169_private *tp = netdev_priv(dev);
  535. void __iomem *ioaddr = tp->mmio_addr;
  536. u8 options;
  537. wol->wolopts = 0;
  538. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  539. wol->supported = WAKE_ANY;
  540. spin_lock_irq(&tp->lock);
  541. options = RTL_R8(Config1);
  542. if (!(options & PMEnable))
  543. goto out_unlock;
  544. options = RTL_R8(Config3);
  545. if (options & LinkUp)
  546. wol->wolopts |= WAKE_PHY;
  547. if (options & MagicPacket)
  548. wol->wolopts |= WAKE_MAGIC;
  549. options = RTL_R8(Config5);
  550. if (options & UWF)
  551. wol->wolopts |= WAKE_UCAST;
  552. if (options & BWF)
  553. wol->wolopts |= WAKE_BCAST;
  554. if (options & MWF)
  555. wol->wolopts |= WAKE_MCAST;
  556. out_unlock:
  557. spin_unlock_irq(&tp->lock);
  558. }
  559. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  560. {
  561. struct rtl8169_private *tp = netdev_priv(dev);
  562. void __iomem *ioaddr = tp->mmio_addr;
  563. int i;
  564. static struct {
  565. u32 opt;
  566. u16 reg;
  567. u8 mask;
  568. } cfg[] = {
  569. { WAKE_ANY, Config1, PMEnable },
  570. { WAKE_PHY, Config3, LinkUp },
  571. { WAKE_MAGIC, Config3, MagicPacket },
  572. { WAKE_UCAST, Config5, UWF },
  573. { WAKE_BCAST, Config5, BWF },
  574. { WAKE_MCAST, Config5, MWF },
  575. { WAKE_ANY, Config5, LanWake }
  576. };
  577. spin_lock_irq(&tp->lock);
  578. RTL_W8(Cfg9346, Cfg9346_Unlock);
  579. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  580. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  581. if (wol->wolopts & cfg[i].opt)
  582. options |= cfg[i].mask;
  583. RTL_W8(cfg[i].reg, options);
  584. }
  585. RTL_W8(Cfg9346, Cfg9346_Lock);
  586. tp->wol_enabled = (wol->wolopts) ? 1 : 0;
  587. spin_unlock_irq(&tp->lock);
  588. return 0;
  589. }
  590. static void rtl8169_get_drvinfo(struct net_device *dev,
  591. struct ethtool_drvinfo *info)
  592. {
  593. struct rtl8169_private *tp = netdev_priv(dev);
  594. strcpy(info->driver, MODULENAME);
  595. strcpy(info->version, RTL8169_VERSION);
  596. strcpy(info->bus_info, pci_name(tp->pci_dev));
  597. }
  598. static int rtl8169_get_regs_len(struct net_device *dev)
  599. {
  600. return R8169_REGS_SIZE;
  601. }
  602. static int rtl8169_set_speed_tbi(struct net_device *dev,
  603. u8 autoneg, u16 speed, u8 duplex)
  604. {
  605. struct rtl8169_private *tp = netdev_priv(dev);
  606. void __iomem *ioaddr = tp->mmio_addr;
  607. int ret = 0;
  608. u32 reg;
  609. reg = RTL_R32(TBICSR);
  610. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  611. (duplex == DUPLEX_FULL)) {
  612. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  613. } else if (autoneg == AUTONEG_ENABLE)
  614. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  615. else {
  616. if (netif_msg_link(tp)) {
  617. printk(KERN_WARNING "%s: "
  618. "incorrect speed setting refused in TBI mode\n",
  619. dev->name);
  620. }
  621. ret = -EOPNOTSUPP;
  622. }
  623. return ret;
  624. }
  625. static int rtl8169_set_speed_xmii(struct net_device *dev,
  626. u8 autoneg, u16 speed, u8 duplex)
  627. {
  628. struct rtl8169_private *tp = netdev_priv(dev);
  629. void __iomem *ioaddr = tp->mmio_addr;
  630. int auto_nego, giga_ctrl;
  631. auto_nego = mdio_read(ioaddr, PHY_AUTO_NEGO_REG);
  632. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_10_Full |
  633. PHY_Cap_100_Half | PHY_Cap_100_Full);
  634. giga_ctrl = mdio_read(ioaddr, PHY_1000_CTRL_REG);
  635. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_Null);
  636. if (autoneg == AUTONEG_ENABLE) {
  637. auto_nego |= (PHY_Cap_10_Half | PHY_Cap_10_Full |
  638. PHY_Cap_100_Half | PHY_Cap_100_Full);
  639. giga_ctrl |= PHY_Cap_1000_Full;
  640. } else {
  641. if (speed == SPEED_10)
  642. auto_nego |= PHY_Cap_10_Half | PHY_Cap_10_Full;
  643. else if (speed == SPEED_100)
  644. auto_nego |= PHY_Cap_100_Half | PHY_Cap_100_Full;
  645. else if (speed == SPEED_1000)
  646. giga_ctrl |= PHY_Cap_1000_Full;
  647. if (duplex == DUPLEX_HALF)
  648. auto_nego &= ~(PHY_Cap_10_Full | PHY_Cap_100_Full);
  649. if (duplex == DUPLEX_FULL)
  650. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_100_Half);
  651. }
  652. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  653. tp->phy_auto_nego_reg = auto_nego;
  654. tp->phy_1000_ctrl_reg = giga_ctrl;
  655. mdio_write(ioaddr, PHY_AUTO_NEGO_REG, auto_nego);
  656. mdio_write(ioaddr, PHY_1000_CTRL_REG, giga_ctrl);
  657. mdio_write(ioaddr, PHY_CTRL_REG, PHY_Enable_Auto_Nego |
  658. PHY_Restart_Auto_Nego);
  659. return 0;
  660. }
  661. static int rtl8169_set_speed(struct net_device *dev,
  662. u8 autoneg, u16 speed, u8 duplex)
  663. {
  664. struct rtl8169_private *tp = netdev_priv(dev);
  665. int ret;
  666. ret = tp->set_speed(dev, autoneg, speed, duplex);
  667. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  668. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  669. return ret;
  670. }
  671. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  672. {
  673. struct rtl8169_private *tp = netdev_priv(dev);
  674. unsigned long flags;
  675. int ret;
  676. spin_lock_irqsave(&tp->lock, flags);
  677. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  678. spin_unlock_irqrestore(&tp->lock, flags);
  679. return ret;
  680. }
  681. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  682. {
  683. struct rtl8169_private *tp = netdev_priv(dev);
  684. return tp->cp_cmd & RxChkSum;
  685. }
  686. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  687. {
  688. struct rtl8169_private *tp = netdev_priv(dev);
  689. void __iomem *ioaddr = tp->mmio_addr;
  690. unsigned long flags;
  691. spin_lock_irqsave(&tp->lock, flags);
  692. if (data)
  693. tp->cp_cmd |= RxChkSum;
  694. else
  695. tp->cp_cmd &= ~RxChkSum;
  696. RTL_W16(CPlusCmd, tp->cp_cmd);
  697. RTL_R16(CPlusCmd);
  698. spin_unlock_irqrestore(&tp->lock, flags);
  699. return 0;
  700. }
  701. #ifdef CONFIG_R8169_VLAN
  702. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  703. struct sk_buff *skb)
  704. {
  705. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  706. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  707. }
  708. static void rtl8169_vlan_rx_register(struct net_device *dev,
  709. struct vlan_group *grp)
  710. {
  711. struct rtl8169_private *tp = netdev_priv(dev);
  712. void __iomem *ioaddr = tp->mmio_addr;
  713. unsigned long flags;
  714. spin_lock_irqsave(&tp->lock, flags);
  715. tp->vlgrp = grp;
  716. if (tp->vlgrp)
  717. tp->cp_cmd |= RxVlan;
  718. else
  719. tp->cp_cmd &= ~RxVlan;
  720. RTL_W16(CPlusCmd, tp->cp_cmd);
  721. RTL_R16(CPlusCmd);
  722. spin_unlock_irqrestore(&tp->lock, flags);
  723. }
  724. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  725. {
  726. struct rtl8169_private *tp = netdev_priv(dev);
  727. unsigned long flags;
  728. spin_lock_irqsave(&tp->lock, flags);
  729. if (tp->vlgrp)
  730. tp->vlgrp->vlan_devices[vid] = NULL;
  731. spin_unlock_irqrestore(&tp->lock, flags);
  732. }
  733. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  734. struct sk_buff *skb)
  735. {
  736. u32 opts2 = le32_to_cpu(desc->opts2);
  737. int ret;
  738. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  739. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  740. swab16(opts2 & 0xffff));
  741. ret = 0;
  742. } else
  743. ret = -1;
  744. desc->opts2 = 0;
  745. return ret;
  746. }
  747. #else /* !CONFIG_R8169_VLAN */
  748. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  749. struct sk_buff *skb)
  750. {
  751. return 0;
  752. }
  753. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  754. struct sk_buff *skb)
  755. {
  756. return -1;
  757. }
  758. #endif
  759. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  760. {
  761. struct rtl8169_private *tp = netdev_priv(dev);
  762. void __iomem *ioaddr = tp->mmio_addr;
  763. u32 status;
  764. cmd->supported =
  765. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  766. cmd->port = PORT_FIBRE;
  767. cmd->transceiver = XCVR_INTERNAL;
  768. status = RTL_R32(TBICSR);
  769. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  770. cmd->autoneg = !!(status & TBINwEnable);
  771. cmd->speed = SPEED_1000;
  772. cmd->duplex = DUPLEX_FULL; /* Always set */
  773. }
  774. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  775. {
  776. struct rtl8169_private *tp = netdev_priv(dev);
  777. void __iomem *ioaddr = tp->mmio_addr;
  778. u8 status;
  779. cmd->supported = SUPPORTED_10baseT_Half |
  780. SUPPORTED_10baseT_Full |
  781. SUPPORTED_100baseT_Half |
  782. SUPPORTED_100baseT_Full |
  783. SUPPORTED_1000baseT_Full |
  784. SUPPORTED_Autoneg |
  785. SUPPORTED_TP;
  786. cmd->autoneg = 1;
  787. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  788. if (tp->phy_auto_nego_reg & PHY_Cap_10_Half)
  789. cmd->advertising |= ADVERTISED_10baseT_Half;
  790. if (tp->phy_auto_nego_reg & PHY_Cap_10_Full)
  791. cmd->advertising |= ADVERTISED_10baseT_Full;
  792. if (tp->phy_auto_nego_reg & PHY_Cap_100_Half)
  793. cmd->advertising |= ADVERTISED_100baseT_Half;
  794. if (tp->phy_auto_nego_reg & PHY_Cap_100_Full)
  795. cmd->advertising |= ADVERTISED_100baseT_Full;
  796. if (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full)
  797. cmd->advertising |= ADVERTISED_1000baseT_Full;
  798. status = RTL_R8(PHYstatus);
  799. if (status & _1000bpsF)
  800. cmd->speed = SPEED_1000;
  801. else if (status & _100bps)
  802. cmd->speed = SPEED_100;
  803. else if (status & _10bps)
  804. cmd->speed = SPEED_10;
  805. if (status & TxFlowCtrl)
  806. cmd->advertising |= ADVERTISED_Asym_Pause;
  807. if (status & RxFlowCtrl)
  808. cmd->advertising |= ADVERTISED_Pause;
  809. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  810. DUPLEX_FULL : DUPLEX_HALF;
  811. }
  812. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  813. {
  814. struct rtl8169_private *tp = netdev_priv(dev);
  815. unsigned long flags;
  816. spin_lock_irqsave(&tp->lock, flags);
  817. tp->get_settings(dev, cmd);
  818. spin_unlock_irqrestore(&tp->lock, flags);
  819. return 0;
  820. }
  821. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  822. void *p)
  823. {
  824. struct rtl8169_private *tp = netdev_priv(dev);
  825. unsigned long flags;
  826. if (regs->len > R8169_REGS_SIZE)
  827. regs->len = R8169_REGS_SIZE;
  828. spin_lock_irqsave(&tp->lock, flags);
  829. memcpy_fromio(p, tp->mmio_addr, regs->len);
  830. spin_unlock_irqrestore(&tp->lock, flags);
  831. }
  832. static u32 rtl8169_get_msglevel(struct net_device *dev)
  833. {
  834. struct rtl8169_private *tp = netdev_priv(dev);
  835. return tp->msg_enable;
  836. }
  837. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  838. {
  839. struct rtl8169_private *tp = netdev_priv(dev);
  840. tp->msg_enable = value;
  841. }
  842. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  843. "tx_packets",
  844. "rx_packets",
  845. "tx_errors",
  846. "rx_errors",
  847. "rx_missed",
  848. "align_errors",
  849. "tx_single_collisions",
  850. "tx_multi_collisions",
  851. "unicast",
  852. "broadcast",
  853. "multicast",
  854. "tx_aborted",
  855. "tx_underrun",
  856. };
  857. struct rtl8169_counters {
  858. u64 tx_packets;
  859. u64 rx_packets;
  860. u64 tx_errors;
  861. u32 rx_errors;
  862. u16 rx_missed;
  863. u16 align_errors;
  864. u32 tx_one_collision;
  865. u32 tx_multi_collision;
  866. u64 rx_unicast;
  867. u64 rx_broadcast;
  868. u32 rx_multicast;
  869. u16 tx_aborted;
  870. u16 tx_underun;
  871. };
  872. static int rtl8169_get_stats_count(struct net_device *dev)
  873. {
  874. return ARRAY_SIZE(rtl8169_gstrings);
  875. }
  876. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  877. struct ethtool_stats *stats, u64 *data)
  878. {
  879. struct rtl8169_private *tp = netdev_priv(dev);
  880. void __iomem *ioaddr = tp->mmio_addr;
  881. struct rtl8169_counters *counters;
  882. dma_addr_t paddr;
  883. u32 cmd;
  884. ASSERT_RTNL();
  885. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  886. if (!counters)
  887. return;
  888. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  889. cmd = (u64)paddr & DMA_32BIT_MASK;
  890. RTL_W32(CounterAddrLow, cmd);
  891. RTL_W32(CounterAddrLow, cmd | CounterDump);
  892. while (RTL_R32(CounterAddrLow) & CounterDump) {
  893. if (msleep_interruptible(1))
  894. break;
  895. }
  896. RTL_W32(CounterAddrLow, 0);
  897. RTL_W32(CounterAddrHigh, 0);
  898. data[0] = le64_to_cpu(counters->tx_packets);
  899. data[1] = le64_to_cpu(counters->rx_packets);
  900. data[2] = le64_to_cpu(counters->tx_errors);
  901. data[3] = le32_to_cpu(counters->rx_errors);
  902. data[4] = le16_to_cpu(counters->rx_missed);
  903. data[5] = le16_to_cpu(counters->align_errors);
  904. data[6] = le32_to_cpu(counters->tx_one_collision);
  905. data[7] = le32_to_cpu(counters->tx_multi_collision);
  906. data[8] = le64_to_cpu(counters->rx_unicast);
  907. data[9] = le64_to_cpu(counters->rx_broadcast);
  908. data[10] = le32_to_cpu(counters->rx_multicast);
  909. data[11] = le16_to_cpu(counters->tx_aborted);
  910. data[12] = le16_to_cpu(counters->tx_underun);
  911. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  912. }
  913. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  914. {
  915. switch(stringset) {
  916. case ETH_SS_STATS:
  917. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  918. break;
  919. }
  920. }
  921. static struct ethtool_ops rtl8169_ethtool_ops = {
  922. .get_drvinfo = rtl8169_get_drvinfo,
  923. .get_regs_len = rtl8169_get_regs_len,
  924. .get_link = ethtool_op_get_link,
  925. .get_settings = rtl8169_get_settings,
  926. .set_settings = rtl8169_set_settings,
  927. .get_msglevel = rtl8169_get_msglevel,
  928. .set_msglevel = rtl8169_set_msglevel,
  929. .get_rx_csum = rtl8169_get_rx_csum,
  930. .set_rx_csum = rtl8169_set_rx_csum,
  931. .get_tx_csum = ethtool_op_get_tx_csum,
  932. .set_tx_csum = ethtool_op_set_tx_csum,
  933. .get_sg = ethtool_op_get_sg,
  934. .set_sg = ethtool_op_set_sg,
  935. .get_tso = ethtool_op_get_tso,
  936. .set_tso = ethtool_op_set_tso,
  937. .get_regs = rtl8169_get_regs,
  938. .get_wol = rtl8169_get_wol,
  939. .set_wol = rtl8169_set_wol,
  940. .get_strings = rtl8169_get_strings,
  941. .get_stats_count = rtl8169_get_stats_count,
  942. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  943. .get_perm_addr = ethtool_op_get_perm_addr,
  944. };
  945. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  946. int bitval)
  947. {
  948. int val;
  949. val = mdio_read(ioaddr, reg);
  950. val = (bitval == 1) ?
  951. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  952. mdio_write(ioaddr, reg, val & 0xffff);
  953. }
  954. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  955. {
  956. const struct {
  957. u32 mask;
  958. int mac_version;
  959. } mac_info[] = {
  960. { 0x1 << 28, RTL_GIGA_MAC_VER_X },
  961. { 0x1 << 26, RTL_GIGA_MAC_VER_E },
  962. { 0x1 << 23, RTL_GIGA_MAC_VER_D },
  963. { 0x00000000, RTL_GIGA_MAC_VER_B } /* Catch-all */
  964. }, *p = mac_info;
  965. u32 reg;
  966. reg = RTL_R32(TxConfig) & 0x7c800000;
  967. while ((reg & p->mask) != p->mask)
  968. p++;
  969. tp->mac_version = p->mac_version;
  970. }
  971. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  972. {
  973. struct {
  974. int version;
  975. char *msg;
  976. } mac_print[] = {
  977. { RTL_GIGA_MAC_VER_E, "RTL_GIGA_MAC_VER_E" },
  978. { RTL_GIGA_MAC_VER_D, "RTL_GIGA_MAC_VER_D" },
  979. { RTL_GIGA_MAC_VER_B, "RTL_GIGA_MAC_VER_B" },
  980. { 0, NULL }
  981. }, *p;
  982. for (p = mac_print; p->msg; p++) {
  983. if (tp->mac_version == p->version) {
  984. dprintk("mac_version == %s (%04d)\n", p->msg,
  985. p->version);
  986. return;
  987. }
  988. }
  989. dprintk("mac_version == Unknown\n");
  990. }
  991. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  992. {
  993. const struct {
  994. u16 mask;
  995. u16 set;
  996. int phy_version;
  997. } phy_info[] = {
  998. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  999. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  1000. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  1001. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  1002. }, *p = phy_info;
  1003. u16 reg;
  1004. reg = mdio_read(ioaddr, 3) & 0xffff;
  1005. while ((reg & p->mask) != p->set)
  1006. p++;
  1007. tp->phy_version = p->phy_version;
  1008. }
  1009. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  1010. {
  1011. struct {
  1012. int version;
  1013. char *msg;
  1014. u32 reg;
  1015. } phy_print[] = {
  1016. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  1017. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  1018. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  1019. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  1020. { 0, NULL, 0x0000 }
  1021. }, *p;
  1022. for (p = phy_print; p->msg; p++) {
  1023. if (tp->phy_version == p->version) {
  1024. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  1025. return;
  1026. }
  1027. }
  1028. dprintk("phy_version == Unknown\n");
  1029. }
  1030. static void rtl8169_hw_phy_config(struct net_device *dev)
  1031. {
  1032. struct rtl8169_private *tp = netdev_priv(dev);
  1033. void __iomem *ioaddr = tp->mmio_addr;
  1034. struct {
  1035. u16 regs[5]; /* Beware of bit-sign propagation */
  1036. } phy_magic[5] = { {
  1037. { 0x0000, //w 4 15 12 0
  1038. 0x00a1, //w 3 15 0 00a1
  1039. 0x0008, //w 2 15 0 0008
  1040. 0x1020, //w 1 15 0 1020
  1041. 0x1000 } },{ //w 0 15 0 1000
  1042. { 0x7000, //w 4 15 12 7
  1043. 0xff41, //w 3 15 0 ff41
  1044. 0xde60, //w 2 15 0 de60
  1045. 0x0140, //w 1 15 0 0140
  1046. 0x0077 } },{ //w 0 15 0 0077
  1047. { 0xa000, //w 4 15 12 a
  1048. 0xdf01, //w 3 15 0 df01
  1049. 0xdf20, //w 2 15 0 df20
  1050. 0xff95, //w 1 15 0 ff95
  1051. 0xfa00 } },{ //w 0 15 0 fa00
  1052. { 0xb000, //w 4 15 12 b
  1053. 0xff41, //w 3 15 0 ff41
  1054. 0xde20, //w 2 15 0 de20
  1055. 0x0140, //w 1 15 0 0140
  1056. 0x00bb } },{ //w 0 15 0 00bb
  1057. { 0xf000, //w 4 15 12 f
  1058. 0xdf01, //w 3 15 0 df01
  1059. 0xdf20, //w 2 15 0 df20
  1060. 0xff95, //w 1 15 0 ff95
  1061. 0xbf00 } //w 0 15 0 bf00
  1062. }
  1063. }, *p = phy_magic;
  1064. int i;
  1065. rtl8169_print_mac_version(tp);
  1066. rtl8169_print_phy_version(tp);
  1067. if (tp->mac_version <= RTL_GIGA_MAC_VER_B)
  1068. return;
  1069. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  1070. return;
  1071. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  1072. dprintk("Do final_reg2.cfg\n");
  1073. /* Shazam ! */
  1074. if (tp->mac_version == RTL_GIGA_MAC_VER_X) {
  1075. mdio_write(ioaddr, 31, 0x0001);
  1076. mdio_write(ioaddr, 9, 0x273a);
  1077. mdio_write(ioaddr, 14, 0x7bfb);
  1078. mdio_write(ioaddr, 27, 0x841e);
  1079. mdio_write(ioaddr, 31, 0x0002);
  1080. mdio_write(ioaddr, 1, 0x90d0);
  1081. mdio_write(ioaddr, 31, 0x0000);
  1082. return;
  1083. }
  1084. /* phy config for RTL8169s mac_version C chip */
  1085. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  1086. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  1087. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  1088. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1089. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1090. int val, pos = 4;
  1091. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1092. mdio_write(ioaddr, pos, val);
  1093. while (--pos >= 0)
  1094. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1095. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1096. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1097. }
  1098. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  1099. }
  1100. static void rtl8169_phy_timer(unsigned long __opaque)
  1101. {
  1102. struct net_device *dev = (struct net_device *)__opaque;
  1103. struct rtl8169_private *tp = netdev_priv(dev);
  1104. struct timer_list *timer = &tp->timer;
  1105. void __iomem *ioaddr = tp->mmio_addr;
  1106. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1107. assert(tp->mac_version > RTL_GIGA_MAC_VER_B);
  1108. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  1109. if (!(tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  1110. return;
  1111. spin_lock_irq(&tp->lock);
  1112. if (tp->phy_reset_pending(ioaddr)) {
  1113. /*
  1114. * A busy loop could burn quite a few cycles on nowadays CPU.
  1115. * Let's delay the execution of the timer for a few ticks.
  1116. */
  1117. timeout = HZ/10;
  1118. goto out_mod_timer;
  1119. }
  1120. if (tp->link_ok(ioaddr))
  1121. goto out_unlock;
  1122. if (netif_msg_link(tp))
  1123. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1124. tp->phy_reset_enable(ioaddr);
  1125. out_mod_timer:
  1126. mod_timer(timer, jiffies + timeout);
  1127. out_unlock:
  1128. spin_unlock_irq(&tp->lock);
  1129. }
  1130. static inline void rtl8169_delete_timer(struct net_device *dev)
  1131. {
  1132. struct rtl8169_private *tp = netdev_priv(dev);
  1133. struct timer_list *timer = &tp->timer;
  1134. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  1135. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1136. return;
  1137. del_timer_sync(timer);
  1138. }
  1139. static inline void rtl8169_request_timer(struct net_device *dev)
  1140. {
  1141. struct rtl8169_private *tp = netdev_priv(dev);
  1142. struct timer_list *timer = &tp->timer;
  1143. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  1144. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1145. return;
  1146. init_timer(timer);
  1147. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  1148. timer->data = (unsigned long)(dev);
  1149. timer->function = rtl8169_phy_timer;
  1150. add_timer(timer);
  1151. }
  1152. #ifdef CONFIG_NET_POLL_CONTROLLER
  1153. /*
  1154. * Polling 'interrupt' - used by things like netconsole to send skbs
  1155. * without having to re-enable interrupts. It's not called while
  1156. * the interrupt routine is executing.
  1157. */
  1158. static void rtl8169_netpoll(struct net_device *dev)
  1159. {
  1160. struct rtl8169_private *tp = netdev_priv(dev);
  1161. struct pci_dev *pdev = tp->pci_dev;
  1162. disable_irq(pdev->irq);
  1163. rtl8169_interrupt(pdev->irq, dev, NULL);
  1164. enable_irq(pdev->irq);
  1165. }
  1166. #endif
  1167. static void __rtl8169_set_mac_addr(struct net_device *dev, void __iomem *ioaddr)
  1168. {
  1169. unsigned int i, j;
  1170. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1171. for (i = 0; i < 2; i++) {
  1172. __le32 l = 0;
  1173. for (j = 0; j < 4; j++) {
  1174. l <<= 8;
  1175. l |= dev->dev_addr[4*i + j];
  1176. }
  1177. RTL_W32(MAC0 + 4*i, cpu_to_be32(l));
  1178. }
  1179. RTL_W8(Cfg9346, Cfg9346_Lock);
  1180. }
  1181. static int rtl8169_set_mac_addr(struct net_device *dev, void *p)
  1182. {
  1183. struct rtl8169_private *tp = netdev_priv(dev);
  1184. struct sockaddr *addr = p;
  1185. if (!is_valid_ether_addr(addr->sa_data))
  1186. return -EINVAL;
  1187. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1188. if (netif_running(dev)) {
  1189. spin_lock_irq(&tp->lock);
  1190. __rtl8169_set_mac_addr(dev, tp->mmio_addr);
  1191. spin_unlock_irq(&tp->lock);
  1192. }
  1193. return 0;
  1194. }
  1195. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1196. void __iomem *ioaddr)
  1197. {
  1198. iounmap(ioaddr);
  1199. pci_release_regions(pdev);
  1200. pci_disable_device(pdev);
  1201. free_netdev(dev);
  1202. }
  1203. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1204. {
  1205. void __iomem *ioaddr = tp->mmio_addr;
  1206. static int board_idx = -1;
  1207. u8 autoneg, duplex;
  1208. u16 speed;
  1209. board_idx++;
  1210. rtl8169_hw_phy_config(dev);
  1211. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1212. RTL_W8(0x82, 0x01);
  1213. if (tp->mac_version < RTL_GIGA_MAC_VER_E) {
  1214. dprintk("Set PCI Latency=0x40\n");
  1215. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1216. }
  1217. if (tp->mac_version == RTL_GIGA_MAC_VER_D) {
  1218. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1219. RTL_W8(0x82, 0x01);
  1220. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1221. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1222. }
  1223. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1224. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1225. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1226. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1227. }
  1228. static int __devinit
  1229. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1230. {
  1231. struct rtl8169_private *tp;
  1232. struct net_device *dev;
  1233. void __iomem *ioaddr;
  1234. unsigned int i, pm_cap;
  1235. int rc;
  1236. if (netif_msg_drv(&debug)) {
  1237. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1238. MODULENAME, RTL8169_VERSION);
  1239. }
  1240. dev = alloc_etherdev(sizeof (*tp));
  1241. if (!dev) {
  1242. if (netif_msg_drv(&debug))
  1243. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1244. rc = -ENOMEM;
  1245. goto out;
  1246. }
  1247. SET_MODULE_OWNER(dev);
  1248. SET_NETDEV_DEV(dev, &pdev->dev);
  1249. tp = netdev_priv(dev);
  1250. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1251. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1252. rc = pci_enable_device(pdev);
  1253. if (rc < 0) {
  1254. if (netif_msg_probe(tp))
  1255. dev_err(&pdev->dev, "enable failure\n");
  1256. goto err_out_free_dev_1;
  1257. }
  1258. rc = pci_set_mwi(pdev);
  1259. if (rc < 0)
  1260. goto err_out_disable_2;
  1261. /* save power state before pci_enable_device overwrites it */
  1262. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1263. if (pm_cap) {
  1264. u16 pwr_command, acpi_idle_state;
  1265. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1266. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1267. } else {
  1268. if (netif_msg_probe(tp)) {
  1269. dev_err(&pdev->dev,
  1270. "PowerManagement capability not found.\n");
  1271. }
  1272. }
  1273. /* make sure PCI base addr 1 is MMIO */
  1274. if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
  1275. if (netif_msg_probe(tp)) {
  1276. dev_err(&pdev->dev,
  1277. "region #1 not an MMIO resource, aborting\n");
  1278. }
  1279. rc = -ENODEV;
  1280. goto err_out_mwi_3;
  1281. }
  1282. /* check for weird/broken PCI region reporting */
  1283. if (pci_resource_len(pdev, 1) < R8169_REGS_SIZE) {
  1284. if (netif_msg_probe(tp)) {
  1285. dev_err(&pdev->dev,
  1286. "Invalid PCI region size(s), aborting\n");
  1287. }
  1288. rc = -ENODEV;
  1289. goto err_out_mwi_3;
  1290. }
  1291. rc = pci_request_regions(pdev, MODULENAME);
  1292. if (rc < 0) {
  1293. if (netif_msg_probe(tp))
  1294. dev_err(&pdev->dev, "could not request regions.\n");
  1295. goto err_out_mwi_3;
  1296. }
  1297. tp->cp_cmd = PCIMulRW | RxChkSum;
  1298. if ((sizeof(dma_addr_t) > 4) &&
  1299. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1300. tp->cp_cmd |= PCIDAC;
  1301. dev->features |= NETIF_F_HIGHDMA;
  1302. } else {
  1303. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1304. if (rc < 0) {
  1305. if (netif_msg_probe(tp)) {
  1306. dev_err(&pdev->dev,
  1307. "DMA configuration failed.\n");
  1308. }
  1309. goto err_out_free_res_4;
  1310. }
  1311. }
  1312. pci_set_master(pdev);
  1313. /* ioremap MMIO region */
  1314. ioaddr = ioremap(pci_resource_start(pdev, 1), R8169_REGS_SIZE);
  1315. if (!ioaddr) {
  1316. if (netif_msg_probe(tp))
  1317. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1318. rc = -EIO;
  1319. goto err_out_free_res_4;
  1320. }
  1321. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1322. rtl8169_irq_mask_and_ack(ioaddr);
  1323. /* Soft reset the chip. */
  1324. RTL_W8(ChipCmd, CmdReset);
  1325. /* Check that the chip has finished the reset. */
  1326. for (i = 1000; i > 0; i--) {
  1327. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1328. break;
  1329. udelay(10);
  1330. }
  1331. /* Identify chip attached to board */
  1332. rtl8169_get_mac_version(tp, ioaddr);
  1333. rtl8169_get_phy_version(tp, ioaddr);
  1334. rtl8169_print_mac_version(tp);
  1335. rtl8169_print_phy_version(tp);
  1336. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1337. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1338. break;
  1339. }
  1340. if (i < 0) {
  1341. /* Unknown chip: assume array element #0, original RTL-8169 */
  1342. if (netif_msg_probe(tp)) {
  1343. dev_printk(KERN_DEBUG, &pdev->dev,
  1344. "unknown chip version, assuming %s\n",
  1345. rtl_chip_info[0].name);
  1346. }
  1347. i++;
  1348. }
  1349. tp->chipset = i;
  1350. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1351. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1352. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1353. RTL_W8(Cfg9346, Cfg9346_Lock);
  1354. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1355. tp->set_speed = rtl8169_set_speed_tbi;
  1356. tp->get_settings = rtl8169_gset_tbi;
  1357. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1358. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1359. tp->link_ok = rtl8169_tbi_link_ok;
  1360. tp->phy_1000_ctrl_reg = PHY_Cap_1000_Full; /* Implied by TBI */
  1361. } else {
  1362. tp->set_speed = rtl8169_set_speed_xmii;
  1363. tp->get_settings = rtl8169_gset_xmii;
  1364. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1365. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1366. tp->link_ok = rtl8169_xmii_link_ok;
  1367. }
  1368. /* Get MAC address. FIXME: read EEPROM */
  1369. for (i = 0; i < MAC_ADDR_LEN; i++)
  1370. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1371. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1372. dev->open = rtl8169_open;
  1373. dev->hard_start_xmit = rtl8169_start_xmit;
  1374. dev->get_stats = rtl8169_get_stats;
  1375. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1376. dev->stop = rtl8169_close;
  1377. dev->tx_timeout = rtl8169_tx_timeout;
  1378. dev->set_multicast_list = rtl8169_set_rx_mode;
  1379. dev->set_mac_address = rtl8169_set_mac_addr;
  1380. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1381. dev->irq = pdev->irq;
  1382. dev->base_addr = (unsigned long) ioaddr;
  1383. dev->change_mtu = rtl8169_change_mtu;
  1384. #ifdef CONFIG_R8169_NAPI
  1385. dev->poll = rtl8169_poll;
  1386. dev->weight = R8169_NAPI_WEIGHT;
  1387. #endif
  1388. #ifdef CONFIG_R8169_VLAN
  1389. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1390. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1391. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1392. #endif
  1393. #ifdef CONFIG_NET_POLL_CONTROLLER
  1394. dev->poll_controller = rtl8169_netpoll;
  1395. #endif
  1396. tp->intr_mask = 0xffff;
  1397. tp->pci_dev = pdev;
  1398. tp->mmio_addr = ioaddr;
  1399. spin_lock_init(&tp->lock);
  1400. rc = register_netdev(dev);
  1401. if (rc < 0)
  1402. goto err_out_unmap_5;
  1403. if (netif_msg_probe(tp)) {
  1404. printk(KERN_DEBUG "%s: Identified chip type is '%s'.\n",
  1405. dev->name, rtl_chip_info[tp->chipset].name);
  1406. }
  1407. pci_set_drvdata(pdev, dev);
  1408. if (netif_msg_probe(tp)) {
  1409. printk(KERN_INFO "%s: %s at 0x%lx, "
  1410. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1411. "IRQ %d\n",
  1412. dev->name,
  1413. rtl_chip_info[ent->driver_data].name,
  1414. dev->base_addr,
  1415. dev->dev_addr[0], dev->dev_addr[1],
  1416. dev->dev_addr[2], dev->dev_addr[3],
  1417. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1418. }
  1419. rtl8169_init_phy(dev, tp);
  1420. out:
  1421. return rc;
  1422. err_out_unmap_5:
  1423. iounmap(ioaddr);
  1424. err_out_free_res_4:
  1425. pci_release_regions(pdev);
  1426. err_out_mwi_3:
  1427. pci_clear_mwi(pdev);
  1428. err_out_disable_2:
  1429. pci_disable_device(pdev);
  1430. err_out_free_dev_1:
  1431. free_netdev(dev);
  1432. goto out;
  1433. }
  1434. static void __devexit
  1435. rtl8169_remove_one(struct pci_dev *pdev)
  1436. {
  1437. struct net_device *dev = pci_get_drvdata(pdev);
  1438. struct rtl8169_private *tp = netdev_priv(dev);
  1439. assert(dev != NULL);
  1440. assert(tp != NULL);
  1441. unregister_netdev(dev);
  1442. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1443. pci_set_drvdata(pdev, NULL);
  1444. }
  1445. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1446. struct net_device *dev)
  1447. {
  1448. unsigned int mtu = dev->mtu;
  1449. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1450. }
  1451. static int rtl8169_open(struct net_device *dev)
  1452. {
  1453. struct rtl8169_private *tp = netdev_priv(dev);
  1454. struct pci_dev *pdev = tp->pci_dev;
  1455. int retval;
  1456. rtl8169_set_rxbufsize(tp, dev);
  1457. retval =
  1458. request_irq(dev->irq, rtl8169_interrupt, IRQF_SHARED, dev->name, dev);
  1459. if (retval < 0)
  1460. goto out;
  1461. retval = -ENOMEM;
  1462. /*
  1463. * Rx and Tx desscriptors needs 256 bytes alignment.
  1464. * pci_alloc_consistent provides more.
  1465. */
  1466. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1467. &tp->TxPhyAddr);
  1468. if (!tp->TxDescArray)
  1469. goto err_free_irq;
  1470. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1471. &tp->RxPhyAddr);
  1472. if (!tp->RxDescArray)
  1473. goto err_free_tx;
  1474. retval = rtl8169_init_ring(dev);
  1475. if (retval < 0)
  1476. goto err_free_rx;
  1477. INIT_WORK(&tp->task, NULL, dev);
  1478. rtl8169_hw_start(dev);
  1479. rtl8169_request_timer(dev);
  1480. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1481. out:
  1482. return retval;
  1483. err_free_rx:
  1484. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1485. tp->RxPhyAddr);
  1486. err_free_tx:
  1487. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1488. tp->TxPhyAddr);
  1489. err_free_irq:
  1490. free_irq(dev->irq, dev);
  1491. goto out;
  1492. }
  1493. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1494. {
  1495. /* Disable interrupts */
  1496. rtl8169_irq_mask_and_ack(ioaddr);
  1497. /* Reset the chipset */
  1498. RTL_W8(ChipCmd, CmdReset);
  1499. /* PCI commit */
  1500. RTL_R8(ChipCmd);
  1501. }
  1502. static void
  1503. rtl8169_hw_start(struct net_device *dev)
  1504. {
  1505. struct rtl8169_private *tp = netdev_priv(dev);
  1506. void __iomem *ioaddr = tp->mmio_addr;
  1507. u32 i;
  1508. /* Soft reset the chip. */
  1509. RTL_W8(ChipCmd, CmdReset);
  1510. /* Check that the chip has finished the reset. */
  1511. for (i = 1000; i > 0; i--) {
  1512. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1513. break;
  1514. udelay(10);
  1515. }
  1516. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1517. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1518. RTL_W8(EarlyTxThres, EarlyTxThld);
  1519. /* Low hurts. Let's disable the filtering. */
  1520. RTL_W16(RxMaxSize, 16383);
  1521. /* Set Rx Config register */
  1522. i = rtl8169_rx_config |
  1523. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1524. RTL_W32(RxConfig, i);
  1525. /* Set DMA burst size and Interframe Gap Time */
  1526. RTL_W32(TxConfig,
  1527. (TX_DMA_BURST << TxDMAShift) | (InterFrameGap <<
  1528. TxInterFrameGapShift));
  1529. tp->cp_cmd |= RTL_R16(CPlusCmd);
  1530. RTL_W16(CPlusCmd, tp->cp_cmd);
  1531. if ((tp->mac_version == RTL_GIGA_MAC_VER_D) ||
  1532. (tp->mac_version == RTL_GIGA_MAC_VER_E)) {
  1533. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1534. "Bit-3 and bit-14 MUST be 1\n");
  1535. tp->cp_cmd |= (1 << 14) | PCIMulRW;
  1536. RTL_W16(CPlusCmd, tp->cp_cmd);
  1537. }
  1538. /*
  1539. * Undocumented corner. Supposedly:
  1540. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1541. */
  1542. RTL_W16(IntrMitigate, 0x0000);
  1543. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1544. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1545. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1546. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1547. RTL_W8(Cfg9346, Cfg9346_Lock);
  1548. udelay(10);
  1549. RTL_W32(RxMissed, 0);
  1550. rtl8169_set_rx_mode(dev);
  1551. /* no early-rx interrupts */
  1552. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1553. /* Enable all known interrupts by setting the interrupt mask. */
  1554. RTL_W16(IntrMask, rtl8169_intr_mask);
  1555. __rtl8169_set_mac_addr(dev, ioaddr);
  1556. netif_start_queue(dev);
  1557. }
  1558. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1559. {
  1560. struct rtl8169_private *tp = netdev_priv(dev);
  1561. int ret = 0;
  1562. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1563. return -EINVAL;
  1564. dev->mtu = new_mtu;
  1565. if (!netif_running(dev))
  1566. goto out;
  1567. rtl8169_down(dev);
  1568. rtl8169_set_rxbufsize(tp, dev);
  1569. ret = rtl8169_init_ring(dev);
  1570. if (ret < 0)
  1571. goto out;
  1572. netif_poll_enable(dev);
  1573. rtl8169_hw_start(dev);
  1574. rtl8169_request_timer(dev);
  1575. out:
  1576. return ret;
  1577. }
  1578. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1579. {
  1580. desc->addr = 0x0badbadbadbadbadull;
  1581. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1582. }
  1583. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1584. struct sk_buff **sk_buff, struct RxDesc *desc)
  1585. {
  1586. struct pci_dev *pdev = tp->pci_dev;
  1587. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1588. PCI_DMA_FROMDEVICE);
  1589. dev_kfree_skb(*sk_buff);
  1590. *sk_buff = NULL;
  1591. rtl8169_make_unusable_by_asic(desc);
  1592. }
  1593. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1594. {
  1595. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1596. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1597. }
  1598. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1599. u32 rx_buf_sz)
  1600. {
  1601. desc->addr = cpu_to_le64(mapping);
  1602. wmb();
  1603. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1604. }
  1605. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1606. struct RxDesc *desc, int rx_buf_sz)
  1607. {
  1608. struct sk_buff *skb;
  1609. dma_addr_t mapping;
  1610. int ret = 0;
  1611. skb = dev_alloc_skb(rx_buf_sz + NET_IP_ALIGN);
  1612. if (!skb)
  1613. goto err_out;
  1614. skb_reserve(skb, NET_IP_ALIGN);
  1615. *sk_buff = skb;
  1616. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1617. PCI_DMA_FROMDEVICE);
  1618. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1619. out:
  1620. return ret;
  1621. err_out:
  1622. ret = -ENOMEM;
  1623. rtl8169_make_unusable_by_asic(desc);
  1624. goto out;
  1625. }
  1626. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1627. {
  1628. int i;
  1629. for (i = 0; i < NUM_RX_DESC; i++) {
  1630. if (tp->Rx_skbuff[i]) {
  1631. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1632. tp->RxDescArray + i);
  1633. }
  1634. }
  1635. }
  1636. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1637. u32 start, u32 end)
  1638. {
  1639. u32 cur;
  1640. for (cur = start; end - cur > 0; cur++) {
  1641. int ret, i = cur % NUM_RX_DESC;
  1642. if (tp->Rx_skbuff[i])
  1643. continue;
  1644. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1645. tp->RxDescArray + i, tp->rx_buf_sz);
  1646. if (ret < 0)
  1647. break;
  1648. }
  1649. return cur - start;
  1650. }
  1651. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1652. {
  1653. desc->opts1 |= cpu_to_le32(RingEnd);
  1654. }
  1655. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1656. {
  1657. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1658. }
  1659. static int rtl8169_init_ring(struct net_device *dev)
  1660. {
  1661. struct rtl8169_private *tp = netdev_priv(dev);
  1662. rtl8169_init_ring_indexes(tp);
  1663. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1664. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1665. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1666. goto err_out;
  1667. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1668. return 0;
  1669. err_out:
  1670. rtl8169_rx_clear(tp);
  1671. return -ENOMEM;
  1672. }
  1673. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1674. struct TxDesc *desc)
  1675. {
  1676. unsigned int len = tx_skb->len;
  1677. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1678. desc->opts1 = 0x00;
  1679. desc->opts2 = 0x00;
  1680. desc->addr = 0x00;
  1681. tx_skb->len = 0;
  1682. }
  1683. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1684. {
  1685. unsigned int i;
  1686. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1687. unsigned int entry = i % NUM_TX_DESC;
  1688. struct ring_info *tx_skb = tp->tx_skb + entry;
  1689. unsigned int len = tx_skb->len;
  1690. if (len) {
  1691. struct sk_buff *skb = tx_skb->skb;
  1692. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1693. tp->TxDescArray + entry);
  1694. if (skb) {
  1695. dev_kfree_skb(skb);
  1696. tx_skb->skb = NULL;
  1697. }
  1698. tp->stats.tx_dropped++;
  1699. }
  1700. }
  1701. tp->cur_tx = tp->dirty_tx = 0;
  1702. }
  1703. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1704. {
  1705. struct rtl8169_private *tp = netdev_priv(dev);
  1706. PREPARE_WORK(&tp->task, task, dev);
  1707. schedule_delayed_work(&tp->task, 4);
  1708. }
  1709. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1710. {
  1711. struct rtl8169_private *tp = netdev_priv(dev);
  1712. void __iomem *ioaddr = tp->mmio_addr;
  1713. synchronize_irq(dev->irq);
  1714. /* Wait for any pending NAPI task to complete */
  1715. netif_poll_disable(dev);
  1716. rtl8169_irq_mask_and_ack(ioaddr);
  1717. netif_poll_enable(dev);
  1718. }
  1719. static void rtl8169_reinit_task(void *_data)
  1720. {
  1721. struct net_device *dev = _data;
  1722. int ret;
  1723. if (netif_running(dev)) {
  1724. rtl8169_wait_for_quiescence(dev);
  1725. rtl8169_close(dev);
  1726. }
  1727. ret = rtl8169_open(dev);
  1728. if (unlikely(ret < 0)) {
  1729. if (net_ratelimit()) {
  1730. struct rtl8169_private *tp = netdev_priv(dev);
  1731. if (netif_msg_drv(tp)) {
  1732. printk(PFX KERN_ERR
  1733. "%s: reinit failure (status = %d)."
  1734. " Rescheduling.\n", dev->name, ret);
  1735. }
  1736. }
  1737. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1738. }
  1739. }
  1740. static void rtl8169_reset_task(void *_data)
  1741. {
  1742. struct net_device *dev = _data;
  1743. struct rtl8169_private *tp = netdev_priv(dev);
  1744. if (!netif_running(dev))
  1745. return;
  1746. rtl8169_wait_for_quiescence(dev);
  1747. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1748. rtl8169_tx_clear(tp);
  1749. if (tp->dirty_rx == tp->cur_rx) {
  1750. rtl8169_init_ring_indexes(tp);
  1751. rtl8169_hw_start(dev);
  1752. netif_wake_queue(dev);
  1753. } else {
  1754. if (net_ratelimit()) {
  1755. struct rtl8169_private *tp = netdev_priv(dev);
  1756. if (netif_msg_intr(tp)) {
  1757. printk(PFX KERN_EMERG
  1758. "%s: Rx buffers shortage\n", dev->name);
  1759. }
  1760. }
  1761. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1762. }
  1763. }
  1764. static void rtl8169_tx_timeout(struct net_device *dev)
  1765. {
  1766. struct rtl8169_private *tp = netdev_priv(dev);
  1767. rtl8169_hw_reset(tp->mmio_addr);
  1768. /* Let's wait a bit while any (async) irq lands on */
  1769. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1770. }
  1771. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1772. u32 opts1)
  1773. {
  1774. struct skb_shared_info *info = skb_shinfo(skb);
  1775. unsigned int cur_frag, entry;
  1776. struct TxDesc *txd;
  1777. entry = tp->cur_tx;
  1778. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1779. skb_frag_t *frag = info->frags + cur_frag;
  1780. dma_addr_t mapping;
  1781. u32 status, len;
  1782. void *addr;
  1783. entry = (entry + 1) % NUM_TX_DESC;
  1784. txd = tp->TxDescArray + entry;
  1785. len = frag->size;
  1786. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1787. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1788. /* anti gcc 2.95.3 bugware (sic) */
  1789. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1790. txd->opts1 = cpu_to_le32(status);
  1791. txd->addr = cpu_to_le64(mapping);
  1792. tp->tx_skb[entry].len = len;
  1793. }
  1794. if (cur_frag) {
  1795. tp->tx_skb[entry].skb = skb;
  1796. txd->opts1 |= cpu_to_le32(LastFrag);
  1797. }
  1798. return cur_frag;
  1799. }
  1800. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1801. {
  1802. if (dev->features & NETIF_F_TSO) {
  1803. u32 mss = skb_shinfo(skb)->gso_size;
  1804. if (mss)
  1805. return LargeSend | ((mss & MSSMask) << MSSShift);
  1806. }
  1807. if (skb->ip_summed == CHECKSUM_HW) {
  1808. const struct iphdr *ip = skb->nh.iph;
  1809. if (ip->protocol == IPPROTO_TCP)
  1810. return IPCS | TCPCS;
  1811. else if (ip->protocol == IPPROTO_UDP)
  1812. return IPCS | UDPCS;
  1813. WARN_ON(1); /* we need a WARN() */
  1814. }
  1815. return 0;
  1816. }
  1817. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1818. {
  1819. struct rtl8169_private *tp = netdev_priv(dev);
  1820. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1821. struct TxDesc *txd = tp->TxDescArray + entry;
  1822. void __iomem *ioaddr = tp->mmio_addr;
  1823. dma_addr_t mapping;
  1824. u32 status, len;
  1825. u32 opts1;
  1826. int ret = 0;
  1827. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1828. if (netif_msg_drv(tp)) {
  1829. printk(KERN_ERR
  1830. "%s: BUG! Tx Ring full when queue awake!\n",
  1831. dev->name);
  1832. }
  1833. goto err_stop;
  1834. }
  1835. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1836. goto err_stop;
  1837. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1838. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1839. if (frags) {
  1840. len = skb_headlen(skb);
  1841. opts1 |= FirstFrag;
  1842. } else {
  1843. len = skb->len;
  1844. if (unlikely(len < ETH_ZLEN)) {
  1845. if (skb_padto(skb, ETH_ZLEN))
  1846. goto err_update_stats;
  1847. len = ETH_ZLEN;
  1848. }
  1849. opts1 |= FirstFrag | LastFrag;
  1850. tp->tx_skb[entry].skb = skb;
  1851. }
  1852. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1853. tp->tx_skb[entry].len = len;
  1854. txd->addr = cpu_to_le64(mapping);
  1855. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1856. wmb();
  1857. /* anti gcc 2.95.3 bugware (sic) */
  1858. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1859. txd->opts1 = cpu_to_le32(status);
  1860. dev->trans_start = jiffies;
  1861. tp->cur_tx += frags + 1;
  1862. smp_wmb();
  1863. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1864. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1865. netif_stop_queue(dev);
  1866. smp_rmb();
  1867. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1868. netif_wake_queue(dev);
  1869. }
  1870. out:
  1871. return ret;
  1872. err_stop:
  1873. netif_stop_queue(dev);
  1874. ret = 1;
  1875. err_update_stats:
  1876. tp->stats.tx_dropped++;
  1877. goto out;
  1878. }
  1879. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1880. {
  1881. struct rtl8169_private *tp = netdev_priv(dev);
  1882. struct pci_dev *pdev = tp->pci_dev;
  1883. void __iomem *ioaddr = tp->mmio_addr;
  1884. u16 pci_status, pci_cmd;
  1885. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1886. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1887. if (netif_msg_intr(tp)) {
  1888. printk(KERN_ERR
  1889. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1890. dev->name, pci_cmd, pci_status);
  1891. }
  1892. /*
  1893. * The recovery sequence below admits a very elaborated explanation:
  1894. * - it seems to work;
  1895. * - I did not see what else could be done.
  1896. *
  1897. * Feel free to adjust to your needs.
  1898. */
  1899. pci_write_config_word(pdev, PCI_COMMAND,
  1900. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1901. pci_write_config_word(pdev, PCI_STATUS,
  1902. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1903. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1904. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1905. /* The infamous DAC f*ckup only happens at boot time */
  1906. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1907. if (netif_msg_intr(tp))
  1908. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  1909. tp->cp_cmd &= ~PCIDAC;
  1910. RTL_W16(CPlusCmd, tp->cp_cmd);
  1911. dev->features &= ~NETIF_F_HIGHDMA;
  1912. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1913. }
  1914. rtl8169_hw_reset(ioaddr);
  1915. }
  1916. static void
  1917. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1918. void __iomem *ioaddr)
  1919. {
  1920. unsigned int dirty_tx, tx_left;
  1921. assert(dev != NULL);
  1922. assert(tp != NULL);
  1923. assert(ioaddr != NULL);
  1924. dirty_tx = tp->dirty_tx;
  1925. smp_rmb();
  1926. tx_left = tp->cur_tx - dirty_tx;
  1927. while (tx_left > 0) {
  1928. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1929. struct ring_info *tx_skb = tp->tx_skb + entry;
  1930. u32 len = tx_skb->len;
  1931. u32 status;
  1932. rmb();
  1933. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1934. if (status & DescOwn)
  1935. break;
  1936. tp->stats.tx_bytes += len;
  1937. tp->stats.tx_packets++;
  1938. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1939. if (status & LastFrag) {
  1940. dev_kfree_skb_irq(tx_skb->skb);
  1941. tx_skb->skb = NULL;
  1942. }
  1943. dirty_tx++;
  1944. tx_left--;
  1945. }
  1946. if (tp->dirty_tx != dirty_tx) {
  1947. tp->dirty_tx = dirty_tx;
  1948. smp_wmb();
  1949. if (netif_queue_stopped(dev) &&
  1950. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  1951. netif_wake_queue(dev);
  1952. }
  1953. }
  1954. }
  1955. static inline int rtl8169_fragmented_frame(u32 status)
  1956. {
  1957. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  1958. }
  1959. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  1960. {
  1961. u32 opts1 = le32_to_cpu(desc->opts1);
  1962. u32 status = opts1 & RxProtoMask;
  1963. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  1964. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  1965. ((status == RxProtoIP) && !(opts1 & IPFail)))
  1966. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1967. else
  1968. skb->ip_summed = CHECKSUM_NONE;
  1969. }
  1970. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  1971. struct RxDesc *desc, int rx_buf_sz)
  1972. {
  1973. int ret = -1;
  1974. if (pkt_size < rx_copybreak) {
  1975. struct sk_buff *skb;
  1976. skb = dev_alloc_skb(pkt_size + NET_IP_ALIGN);
  1977. if (skb) {
  1978. skb_reserve(skb, NET_IP_ALIGN);
  1979. eth_copy_and_sum(skb, sk_buff[0]->data, pkt_size, 0);
  1980. *sk_buff = skb;
  1981. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1982. ret = 0;
  1983. }
  1984. }
  1985. return ret;
  1986. }
  1987. static int
  1988. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1989. void __iomem *ioaddr)
  1990. {
  1991. unsigned int cur_rx, rx_left;
  1992. unsigned int delta, count;
  1993. assert(dev != NULL);
  1994. assert(tp != NULL);
  1995. assert(ioaddr != NULL);
  1996. cur_rx = tp->cur_rx;
  1997. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  1998. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  1999. for (; rx_left > 0; rx_left--, cur_rx++) {
  2000. unsigned int entry = cur_rx % NUM_RX_DESC;
  2001. struct RxDesc *desc = tp->RxDescArray + entry;
  2002. u32 status;
  2003. rmb();
  2004. status = le32_to_cpu(desc->opts1);
  2005. if (status & DescOwn)
  2006. break;
  2007. if (unlikely(status & RxRES)) {
  2008. if (netif_msg_rx_err(tp)) {
  2009. printk(KERN_INFO
  2010. "%s: Rx ERROR. status = %08x\n",
  2011. dev->name, status);
  2012. }
  2013. tp->stats.rx_errors++;
  2014. if (status & (RxRWT | RxRUNT))
  2015. tp->stats.rx_length_errors++;
  2016. if (status & RxCRC)
  2017. tp->stats.rx_crc_errors++;
  2018. if (status & RxFOVF) {
  2019. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2020. tp->stats.rx_fifo_errors++;
  2021. }
  2022. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2023. } else {
  2024. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2025. int pkt_size = (status & 0x00001FFF) - 4;
  2026. void (*pci_action)(struct pci_dev *, dma_addr_t,
  2027. size_t, int) = pci_dma_sync_single_for_device;
  2028. /*
  2029. * The driver does not support incoming fragmented
  2030. * frames. They are seen as a symptom of over-mtu
  2031. * sized frames.
  2032. */
  2033. if (unlikely(rtl8169_fragmented_frame(status))) {
  2034. tp->stats.rx_dropped++;
  2035. tp->stats.rx_length_errors++;
  2036. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2037. continue;
  2038. }
  2039. rtl8169_rx_csum(skb, desc);
  2040. pci_dma_sync_single_for_cpu(tp->pci_dev,
  2041. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  2042. PCI_DMA_FROMDEVICE);
  2043. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  2044. tp->rx_buf_sz)) {
  2045. pci_action = pci_unmap_single;
  2046. tp->Rx_skbuff[entry] = NULL;
  2047. }
  2048. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  2049. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  2050. skb->dev = dev;
  2051. skb_put(skb, pkt_size);
  2052. skb->protocol = eth_type_trans(skb, dev);
  2053. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2054. rtl8169_rx_skb(skb);
  2055. dev->last_rx = jiffies;
  2056. tp->stats.rx_bytes += pkt_size;
  2057. tp->stats.rx_packets++;
  2058. }
  2059. }
  2060. count = cur_rx - tp->cur_rx;
  2061. tp->cur_rx = cur_rx;
  2062. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2063. if (!delta && count && netif_msg_intr(tp))
  2064. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2065. tp->dirty_rx += delta;
  2066. /*
  2067. * FIXME: until there is periodic timer to try and refill the ring,
  2068. * a temporary shortage may definitely kill the Rx process.
  2069. * - disable the asic to try and avoid an overflow and kick it again
  2070. * after refill ?
  2071. * - how do others driver handle this condition (Uh oh...).
  2072. */
  2073. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2074. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2075. return count;
  2076. }
  2077. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  2078. static irqreturn_t
  2079. rtl8169_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  2080. {
  2081. struct net_device *dev = (struct net_device *) dev_instance;
  2082. struct rtl8169_private *tp = netdev_priv(dev);
  2083. int boguscnt = max_interrupt_work;
  2084. void __iomem *ioaddr = tp->mmio_addr;
  2085. int status;
  2086. int handled = 0;
  2087. do {
  2088. status = RTL_R16(IntrStatus);
  2089. /* hotplug/major error/no more work/shared irq */
  2090. if ((status == 0xFFFF) || !status)
  2091. break;
  2092. handled = 1;
  2093. if (unlikely(!netif_running(dev))) {
  2094. rtl8169_asic_down(ioaddr);
  2095. goto out;
  2096. }
  2097. status &= tp->intr_mask;
  2098. RTL_W16(IntrStatus,
  2099. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2100. if (!(status & rtl8169_intr_mask))
  2101. break;
  2102. if (unlikely(status & SYSErr)) {
  2103. rtl8169_pcierr_interrupt(dev);
  2104. break;
  2105. }
  2106. if (status & LinkChg)
  2107. rtl8169_check_link_status(dev, tp, ioaddr);
  2108. #ifdef CONFIG_R8169_NAPI
  2109. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  2110. tp->intr_mask = ~rtl8169_napi_event;
  2111. if (likely(netif_rx_schedule_prep(dev)))
  2112. __netif_rx_schedule(dev);
  2113. else if (netif_msg_intr(tp)) {
  2114. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  2115. dev->name, status);
  2116. }
  2117. break;
  2118. #else
  2119. /* Rx interrupt */
  2120. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  2121. rtl8169_rx_interrupt(dev, tp, ioaddr);
  2122. }
  2123. /* Tx interrupt */
  2124. if (status & (TxOK | TxErr))
  2125. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2126. #endif
  2127. boguscnt--;
  2128. } while (boguscnt > 0);
  2129. if (boguscnt <= 0) {
  2130. if (netif_msg_intr(tp) && net_ratelimit() ) {
  2131. printk(KERN_WARNING
  2132. "%s: Too much work at interrupt!\n", dev->name);
  2133. }
  2134. /* Clear all interrupt sources. */
  2135. RTL_W16(IntrStatus, 0xffff);
  2136. }
  2137. out:
  2138. return IRQ_RETVAL(handled);
  2139. }
  2140. #ifdef CONFIG_R8169_NAPI
  2141. static int rtl8169_poll(struct net_device *dev, int *budget)
  2142. {
  2143. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  2144. struct rtl8169_private *tp = netdev_priv(dev);
  2145. void __iomem *ioaddr = tp->mmio_addr;
  2146. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  2147. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2148. *budget -= work_done;
  2149. dev->quota -= work_done;
  2150. if (work_done < work_to_do) {
  2151. netif_rx_complete(dev);
  2152. tp->intr_mask = 0xffff;
  2153. /*
  2154. * 20040426: the barrier is not strictly required but the
  2155. * behavior of the irq handler could be less predictable
  2156. * without it. Btw, the lack of flush for the posted pci
  2157. * write is safe - FR
  2158. */
  2159. smp_wmb();
  2160. RTL_W16(IntrMask, rtl8169_intr_mask);
  2161. }
  2162. return (work_done >= work_to_do);
  2163. }
  2164. #endif
  2165. static void rtl8169_down(struct net_device *dev)
  2166. {
  2167. struct rtl8169_private *tp = netdev_priv(dev);
  2168. void __iomem *ioaddr = tp->mmio_addr;
  2169. unsigned int poll_locked = 0;
  2170. rtl8169_delete_timer(dev);
  2171. netif_stop_queue(dev);
  2172. flush_scheduled_work();
  2173. core_down:
  2174. spin_lock_irq(&tp->lock);
  2175. rtl8169_asic_down(ioaddr);
  2176. /* Update the error counts. */
  2177. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2178. RTL_W32(RxMissed, 0);
  2179. spin_unlock_irq(&tp->lock);
  2180. synchronize_irq(dev->irq);
  2181. if (!poll_locked) {
  2182. netif_poll_disable(dev);
  2183. poll_locked++;
  2184. }
  2185. /* Give a racing hard_start_xmit a few cycles to complete. */
  2186. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2187. /*
  2188. * And now for the 50k$ question: are IRQ disabled or not ?
  2189. *
  2190. * Two paths lead here:
  2191. * 1) dev->close
  2192. * -> netif_running() is available to sync the current code and the
  2193. * IRQ handler. See rtl8169_interrupt for details.
  2194. * 2) dev->change_mtu
  2195. * -> rtl8169_poll can not be issued again and re-enable the
  2196. * interruptions. Let's simply issue the IRQ down sequence again.
  2197. */
  2198. if (RTL_R16(IntrMask))
  2199. goto core_down;
  2200. rtl8169_tx_clear(tp);
  2201. rtl8169_rx_clear(tp);
  2202. }
  2203. static int rtl8169_close(struct net_device *dev)
  2204. {
  2205. struct rtl8169_private *tp = netdev_priv(dev);
  2206. struct pci_dev *pdev = tp->pci_dev;
  2207. rtl8169_down(dev);
  2208. free_irq(dev->irq, dev);
  2209. netif_poll_enable(dev);
  2210. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2211. tp->RxPhyAddr);
  2212. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2213. tp->TxPhyAddr);
  2214. tp->TxDescArray = NULL;
  2215. tp->RxDescArray = NULL;
  2216. return 0;
  2217. }
  2218. static void
  2219. rtl8169_set_rx_mode(struct net_device *dev)
  2220. {
  2221. struct rtl8169_private *tp = netdev_priv(dev);
  2222. void __iomem *ioaddr = tp->mmio_addr;
  2223. unsigned long flags;
  2224. u32 mc_filter[2]; /* Multicast hash filter */
  2225. int i, rx_mode;
  2226. u32 tmp = 0;
  2227. if (dev->flags & IFF_PROMISC) {
  2228. /* Unconditionally log net taps. */
  2229. if (netif_msg_link(tp)) {
  2230. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2231. dev->name);
  2232. }
  2233. rx_mode =
  2234. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2235. AcceptAllPhys;
  2236. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2237. } else if ((dev->mc_count > multicast_filter_limit)
  2238. || (dev->flags & IFF_ALLMULTI)) {
  2239. /* Too many to filter perfectly -- accept all multicasts. */
  2240. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2241. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2242. } else {
  2243. struct dev_mc_list *mclist;
  2244. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2245. mc_filter[1] = mc_filter[0] = 0;
  2246. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2247. i++, mclist = mclist->next) {
  2248. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2249. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2250. rx_mode |= AcceptMulticast;
  2251. }
  2252. }
  2253. spin_lock_irqsave(&tp->lock, flags);
  2254. tmp = rtl8169_rx_config | rx_mode |
  2255. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2256. RTL_W32(RxConfig, tmp);
  2257. RTL_W32(MAR0 + 0, mc_filter[0]);
  2258. RTL_W32(MAR0 + 4, mc_filter[1]);
  2259. spin_unlock_irqrestore(&tp->lock, flags);
  2260. }
  2261. /**
  2262. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2263. * @dev: The Ethernet Device to get statistics for
  2264. *
  2265. * Get TX/RX statistics for rtl8169
  2266. */
  2267. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2268. {
  2269. struct rtl8169_private *tp = netdev_priv(dev);
  2270. void __iomem *ioaddr = tp->mmio_addr;
  2271. unsigned long flags;
  2272. if (netif_running(dev)) {
  2273. spin_lock_irqsave(&tp->lock, flags);
  2274. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2275. RTL_W32(RxMissed, 0);
  2276. spin_unlock_irqrestore(&tp->lock, flags);
  2277. }
  2278. return &tp->stats;
  2279. }
  2280. #ifdef CONFIG_PM
  2281. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2282. {
  2283. struct net_device *dev = pci_get_drvdata(pdev);
  2284. struct rtl8169_private *tp = netdev_priv(dev);
  2285. void __iomem *ioaddr = tp->mmio_addr;
  2286. if (!netif_running(dev))
  2287. goto out;
  2288. netif_device_detach(dev);
  2289. netif_stop_queue(dev);
  2290. spin_lock_irq(&tp->lock);
  2291. rtl8169_asic_down(ioaddr);
  2292. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2293. RTL_W32(RxMissed, 0);
  2294. spin_unlock_irq(&tp->lock);
  2295. pci_save_state(pdev);
  2296. pci_enable_wake(pdev, pci_choose_state(pdev, state), tp->wol_enabled);
  2297. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2298. out:
  2299. return 0;
  2300. }
  2301. static int rtl8169_resume(struct pci_dev *pdev)
  2302. {
  2303. struct net_device *dev = pci_get_drvdata(pdev);
  2304. if (!netif_running(dev))
  2305. goto out;
  2306. netif_device_attach(dev);
  2307. pci_set_power_state(pdev, PCI_D0);
  2308. pci_restore_state(pdev);
  2309. pci_enable_wake(pdev, PCI_D0, 0);
  2310. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2311. out:
  2312. return 0;
  2313. }
  2314. #endif /* CONFIG_PM */
  2315. static struct pci_driver rtl8169_pci_driver = {
  2316. .name = MODULENAME,
  2317. .id_table = rtl8169_pci_tbl,
  2318. .probe = rtl8169_init_one,
  2319. .remove = __devexit_p(rtl8169_remove_one),
  2320. #ifdef CONFIG_PM
  2321. .suspend = rtl8169_suspend,
  2322. .resume = rtl8169_resume,
  2323. #endif
  2324. };
  2325. static int __init
  2326. rtl8169_init_module(void)
  2327. {
  2328. return pci_module_init(&rtl8169_pci_driver);
  2329. }
  2330. static void __exit
  2331. rtl8169_cleanup_module(void)
  2332. {
  2333. pci_unregister_driver(&rtl8169_pci_driver);
  2334. }
  2335. module_init(rtl8169_init_module);
  2336. module_exit(rtl8169_cleanup_module);