mwl8k.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780
  1. /*
  2. * drivers/net/wireless/mwl8k.c driver for Marvell TOPDOG 802.11 Wireless cards
  3. *
  4. * Copyright (C) 2008 Marvell Semiconductor Inc.
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/list.h>
  15. #include <linux/pci.h>
  16. #include <linux/delay.h>
  17. #include <linux/completion.h>
  18. #include <linux/etherdevice.h>
  19. #include <net/mac80211.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/firmware.h>
  22. #include <linux/workqueue.h>
  23. #define MWL8K_DESC "Marvell TOPDOG(R) 802.11 Wireless Network Driver"
  24. #define MWL8K_NAME KBUILD_MODNAME
  25. #define MWL8K_VERSION "0.9.1"
  26. MODULE_DESCRIPTION(MWL8K_DESC);
  27. MODULE_VERSION(MWL8K_VERSION);
  28. MODULE_AUTHOR("Lennert Buytenhek <buytenh@marvell.com>");
  29. MODULE_LICENSE("GPL");
  30. static DEFINE_PCI_DEVICE_TABLE(mwl8k_table) = {
  31. { PCI_VDEVICE(MARVELL, 0x2a2b), .driver_data = 8687, },
  32. { PCI_VDEVICE(MARVELL, 0x2a30), .driver_data = 8687, },
  33. { }
  34. };
  35. MODULE_DEVICE_TABLE(pci, mwl8k_table);
  36. #define IEEE80211_ADDR_LEN ETH_ALEN
  37. /* Register definitions */
  38. #define MWL8K_HIU_GEN_PTR 0x00000c10
  39. #define MWL8K_MODE_STA 0x0000005a
  40. #define MWL8K_MODE_AP 0x000000a5
  41. #define MWL8K_HIU_INT_CODE 0x00000c14
  42. #define MWL8K_FWSTA_READY 0xf0f1f2f4
  43. #define MWL8K_FWAP_READY 0xf1f2f4a5
  44. #define MWL8K_INT_CODE_CMD_FINISHED 0x00000005
  45. #define MWL8K_HIU_SCRATCH 0x00000c40
  46. /* Host->device communications */
  47. #define MWL8K_HIU_H2A_INTERRUPT_EVENTS 0x00000c18
  48. #define MWL8K_HIU_H2A_INTERRUPT_STATUS 0x00000c1c
  49. #define MWL8K_HIU_H2A_INTERRUPT_MASK 0x00000c20
  50. #define MWL8K_HIU_H2A_INTERRUPT_CLEAR_SEL 0x00000c24
  51. #define MWL8K_HIU_H2A_INTERRUPT_STATUS_MASK 0x00000c28
  52. #define MWL8K_H2A_INT_DUMMY (1 << 20)
  53. #define MWL8K_H2A_INT_RESET (1 << 15)
  54. #define MWL8K_H2A_INT_PS (1 << 2)
  55. #define MWL8K_H2A_INT_DOORBELL (1 << 1)
  56. #define MWL8K_H2A_INT_PPA_READY (1 << 0)
  57. /* Device->host communications */
  58. #define MWL8K_HIU_A2H_INTERRUPT_EVENTS 0x00000c2c
  59. #define MWL8K_HIU_A2H_INTERRUPT_STATUS 0x00000c30
  60. #define MWL8K_HIU_A2H_INTERRUPT_MASK 0x00000c34
  61. #define MWL8K_HIU_A2H_INTERRUPT_CLEAR_SEL 0x00000c38
  62. #define MWL8K_HIU_A2H_INTERRUPT_STATUS_MASK 0x00000c3c
  63. #define MWL8K_A2H_INT_DUMMY (1 << 20)
  64. #define MWL8K_A2H_INT_CHNL_SWITCHED (1 << 11)
  65. #define MWL8K_A2H_INT_QUEUE_EMPTY (1 << 10)
  66. #define MWL8K_A2H_INT_RADAR_DETECT (1 << 7)
  67. #define MWL8K_A2H_INT_RADIO_ON (1 << 6)
  68. #define MWL8K_A2H_INT_RADIO_OFF (1 << 5)
  69. #define MWL8K_A2H_INT_MAC_EVENT (1 << 3)
  70. #define MWL8K_A2H_INT_OPC_DONE (1 << 2)
  71. #define MWL8K_A2H_INT_RX_READY (1 << 1)
  72. #define MWL8K_A2H_INT_TX_DONE (1 << 0)
  73. #define MWL8K_A2H_EVENTS (MWL8K_A2H_INT_DUMMY | \
  74. MWL8K_A2H_INT_CHNL_SWITCHED | \
  75. MWL8K_A2H_INT_QUEUE_EMPTY | \
  76. MWL8K_A2H_INT_RADAR_DETECT | \
  77. MWL8K_A2H_INT_RADIO_ON | \
  78. MWL8K_A2H_INT_RADIO_OFF | \
  79. MWL8K_A2H_INT_MAC_EVENT | \
  80. MWL8K_A2H_INT_OPC_DONE | \
  81. MWL8K_A2H_INT_RX_READY | \
  82. MWL8K_A2H_INT_TX_DONE)
  83. /* WME stream classes */
  84. #define WME_AC_BE 0 /* best effort */
  85. #define WME_AC_BK 1 /* background */
  86. #define WME_AC_VI 2 /* video */
  87. #define WME_AC_VO 3 /* voice */
  88. #define MWL8K_RX_QUEUES 1
  89. #define MWL8K_TX_QUEUES 4
  90. struct mwl8k_rx_queue {
  91. int rx_desc_count;
  92. /* hw receives here */
  93. int rx_head;
  94. /* refill descs here */
  95. int rx_tail;
  96. struct mwl8k_rx_desc *rx_desc_area;
  97. dma_addr_t rx_desc_dma;
  98. struct sk_buff **rx_skb;
  99. };
  100. struct mwl8k_skb {
  101. /*
  102. * The DMA engine requires a modification to the payload.
  103. * If the skbuff is shared/cloned, it needs to be unshared.
  104. * This method is used to ensure the stack always gets back
  105. * the skbuff it sent for transmission.
  106. */
  107. struct sk_buff *clone;
  108. struct sk_buff *skb;
  109. };
  110. struct mwl8k_tx_queue {
  111. /* hw transmits here */
  112. int tx_head;
  113. /* sw appends here */
  114. int tx_tail;
  115. struct ieee80211_tx_queue_stats tx_stats;
  116. struct mwl8k_tx_desc *tx_desc_area;
  117. dma_addr_t tx_desc_dma;
  118. struct mwl8k_skb *tx_skb;
  119. };
  120. /* Pointers to the firmware data and meta information about it. */
  121. struct mwl8k_firmware {
  122. /* Microcode */
  123. struct firmware *ucode;
  124. /* Boot helper code */
  125. struct firmware *helper;
  126. };
  127. struct mwl8k_priv {
  128. void __iomem *regs;
  129. struct ieee80211_hw *hw;
  130. struct pci_dev *pdev;
  131. u8 name[16];
  132. /* firmware access lock */
  133. spinlock_t fw_lock;
  134. /* firmware files and meta data */
  135. struct mwl8k_firmware fw;
  136. u32 part_num;
  137. /* lock held over TX and TX reap */
  138. spinlock_t tx_lock;
  139. u32 int_mask;
  140. struct ieee80211_vif *vif;
  141. struct list_head vif_list;
  142. struct ieee80211_channel *current_channel;
  143. /* power management status cookie from firmware */
  144. u32 *cookie;
  145. dma_addr_t cookie_dma;
  146. u16 num_mcaddrs;
  147. u16 region_code;
  148. u8 hw_rev;
  149. __le32 fw_rev;
  150. u32 wep_enabled;
  151. /*
  152. * Running count of TX packets in flight, to avoid
  153. * iterating over the transmit rings each time.
  154. */
  155. int pending_tx_pkts;
  156. struct mwl8k_rx_queue rxq[MWL8K_RX_QUEUES];
  157. struct mwl8k_tx_queue txq[MWL8K_TX_QUEUES];
  158. /* PHY parameters */
  159. struct ieee80211_supported_band band;
  160. struct ieee80211_channel channels[14];
  161. struct ieee80211_rate rates[12];
  162. /* RF preamble: Short, Long or Auto */
  163. u8 radio_preamble;
  164. u8 radio_state;
  165. /* WMM MODE 1 for enabled; 0 for disabled */
  166. bool wmm_mode;
  167. /* Set if PHY config is in progress */
  168. bool inconfig;
  169. /* XXX need to convert this to handle multiple interfaces */
  170. bool capture_beacon;
  171. u8 capture_bssid[IEEE80211_ADDR_LEN];
  172. struct sk_buff *beacon_skb;
  173. /*
  174. * This FJ worker has to be global as it is scheduled from the
  175. * RX handler. At this point we don't know which interface it
  176. * belongs to until the list of bssids waiting to complete join
  177. * is checked.
  178. */
  179. struct work_struct finalize_join_worker;
  180. /* Tasklet to reclaim TX descriptors and buffers after tx */
  181. struct tasklet_struct tx_reclaim_task;
  182. /* Work thread to serialize configuration requests */
  183. struct workqueue_struct *config_wq;
  184. struct completion *hostcmd_wait;
  185. struct completion *tx_wait;
  186. };
  187. /* Per interface specific private data */
  188. struct mwl8k_vif {
  189. struct list_head node;
  190. /* backpointer to parent config block */
  191. struct mwl8k_priv *priv;
  192. /* BSS config of AP or IBSS from mac80211*/
  193. struct ieee80211_bss_conf bss_info;
  194. /* BSSID of AP or IBSS */
  195. u8 bssid[IEEE80211_ADDR_LEN];
  196. u8 mac_addr[IEEE80211_ADDR_LEN];
  197. /*
  198. * Subset of supported legacy rates.
  199. * Intersection of AP and STA supported rates.
  200. */
  201. struct ieee80211_rate legacy_rates[12];
  202. /* number of supported legacy rates */
  203. u8 legacy_nrates;
  204. /* Number of supported MCS rates. Work in progress */
  205. u8 mcs_nrates;
  206. /* Index into station database.Returned by update_sta_db call */
  207. u8 peer_id;
  208. /* Non AMPDU sequence number assigned by driver */
  209. u16 seqno;
  210. /* Note:There is no channel info,
  211. * refer to the master channel info in priv
  212. */
  213. };
  214. #define MWL8K_VIF(_vif) (struct mwl8k_vif *)(&((_vif)->drv_priv))
  215. static const struct ieee80211_channel mwl8k_channels[] = {
  216. { .center_freq = 2412, .hw_value = 1, },
  217. { .center_freq = 2417, .hw_value = 2, },
  218. { .center_freq = 2422, .hw_value = 3, },
  219. { .center_freq = 2427, .hw_value = 4, },
  220. { .center_freq = 2432, .hw_value = 5, },
  221. { .center_freq = 2437, .hw_value = 6, },
  222. { .center_freq = 2442, .hw_value = 7, },
  223. { .center_freq = 2447, .hw_value = 8, },
  224. { .center_freq = 2452, .hw_value = 9, },
  225. { .center_freq = 2457, .hw_value = 10, },
  226. { .center_freq = 2462, .hw_value = 11, },
  227. };
  228. static const struct ieee80211_rate mwl8k_rates[] = {
  229. { .bitrate = 10, .hw_value = 2, },
  230. { .bitrate = 20, .hw_value = 4, },
  231. { .bitrate = 55, .hw_value = 11, },
  232. { .bitrate = 60, .hw_value = 12, },
  233. { .bitrate = 90, .hw_value = 18, },
  234. { .bitrate = 110, .hw_value = 22, },
  235. { .bitrate = 120, .hw_value = 24, },
  236. { .bitrate = 180, .hw_value = 36, },
  237. { .bitrate = 240, .hw_value = 48, },
  238. { .bitrate = 360, .hw_value = 72, },
  239. { .bitrate = 480, .hw_value = 96, },
  240. { .bitrate = 540, .hw_value = 108, },
  241. };
  242. /* Radio settings */
  243. #define MWL8K_RADIO_FORCE 0x2
  244. #define MWL8K_RADIO_ENABLE 0x1
  245. #define MWL8K_RADIO_DISABLE 0x0
  246. #define MWL8K_RADIO_AUTO_PREAMBLE 0x0005
  247. #define MWL8K_RADIO_SHORT_PREAMBLE 0x0003
  248. #define MWL8K_RADIO_LONG_PREAMBLE 0x0001
  249. /* WMM */
  250. #define MWL8K_WMM_ENABLE 1
  251. #define MWL8K_WMM_DISABLE 0
  252. #define MWL8K_RADIO_DEFAULT_PREAMBLE MWL8K_RADIO_LONG_PREAMBLE
  253. /* Slot time */
  254. /* Short Slot: 9us slot time */
  255. #define MWL8K_SHORT_SLOTTIME 1
  256. /* Long slot: 20us slot time */
  257. #define MWL8K_LONG_SLOTTIME 0
  258. /* Set or get info from Firmware */
  259. #define MWL8K_CMD_SET 0x0001
  260. #define MWL8K_CMD_GET 0x0000
  261. /* Firmware command codes */
  262. #define MWL8K_CMD_CODE_DNLD 0x0001
  263. #define MWL8K_CMD_GET_HW_SPEC 0x0003
  264. #define MWL8K_CMD_MAC_MULTICAST_ADR 0x0010
  265. #define MWL8K_CMD_GET_STAT 0x0014
  266. #define MWL8K_CMD_RADIO_CONTROL 0x001C
  267. #define MWL8K_CMD_RF_TX_POWER 0x001E
  268. #define MWL8K_CMD_SET_PRE_SCAN 0x0107
  269. #define MWL8K_CMD_SET_POST_SCAN 0x0108
  270. #define MWL8K_CMD_SET_RF_CHANNEL 0x010A
  271. #define MWL8K_CMD_SET_SLOT 0x0114
  272. #define MWL8K_CMD_MIMO_CONFIG 0x0125
  273. #define MWL8K_CMD_ENABLE_SNIFFER 0x0150
  274. #define MWL8K_CMD_SET_WMM_MODE 0x0123
  275. #define MWL8K_CMD_SET_EDCA_PARAMS 0x0115
  276. #define MWL8K_CMD_SET_FINALIZE_JOIN 0x0111
  277. #define MWL8K_CMD_UPDATE_STADB 0x1123
  278. #define MWL8K_CMD_SET_RATEADAPT_MODE 0x0203
  279. #define MWL8K_CMD_SET_LINKADAPT_MODE 0x0129
  280. #define MWL8K_CMD_SET_AID 0x010d
  281. #define MWL8K_CMD_SET_RATE 0x0110
  282. #define MWL8K_CMD_USE_FIXED_RATE 0x0126
  283. #define MWL8K_CMD_RTS_THRESHOLD 0x0113
  284. #define MWL8K_CMD_ENCRYPTION 0x1122
  285. static const char *mwl8k_cmd_name(u16 cmd, char *buf, int bufsize)
  286. {
  287. #define MWL8K_CMDNAME(x) case MWL8K_CMD_##x: do {\
  288. snprintf(buf, bufsize, "%s", #x);\
  289. return buf;\
  290. } while (0)
  291. switch (cmd & (~0x8000)) {
  292. MWL8K_CMDNAME(CODE_DNLD);
  293. MWL8K_CMDNAME(GET_HW_SPEC);
  294. MWL8K_CMDNAME(MAC_MULTICAST_ADR);
  295. MWL8K_CMDNAME(GET_STAT);
  296. MWL8K_CMDNAME(RADIO_CONTROL);
  297. MWL8K_CMDNAME(RF_TX_POWER);
  298. MWL8K_CMDNAME(SET_PRE_SCAN);
  299. MWL8K_CMDNAME(SET_POST_SCAN);
  300. MWL8K_CMDNAME(SET_RF_CHANNEL);
  301. MWL8K_CMDNAME(SET_SLOT);
  302. MWL8K_CMDNAME(MIMO_CONFIG);
  303. MWL8K_CMDNAME(ENABLE_SNIFFER);
  304. MWL8K_CMDNAME(SET_WMM_MODE);
  305. MWL8K_CMDNAME(SET_EDCA_PARAMS);
  306. MWL8K_CMDNAME(SET_FINALIZE_JOIN);
  307. MWL8K_CMDNAME(UPDATE_STADB);
  308. MWL8K_CMDNAME(SET_RATEADAPT_MODE);
  309. MWL8K_CMDNAME(SET_LINKADAPT_MODE);
  310. MWL8K_CMDNAME(SET_AID);
  311. MWL8K_CMDNAME(SET_RATE);
  312. MWL8K_CMDNAME(USE_FIXED_RATE);
  313. MWL8K_CMDNAME(RTS_THRESHOLD);
  314. MWL8K_CMDNAME(ENCRYPTION);
  315. default:
  316. snprintf(buf, bufsize, "0x%x", cmd);
  317. }
  318. #undef MWL8K_CMDNAME
  319. return buf;
  320. }
  321. /* Hardware and firmware reset */
  322. static void mwl8k_hw_reset(struct mwl8k_priv *priv)
  323. {
  324. iowrite32(MWL8K_H2A_INT_RESET,
  325. priv->regs + MWL8K_HIU_H2A_INTERRUPT_EVENTS);
  326. iowrite32(MWL8K_H2A_INT_RESET,
  327. priv->regs + MWL8K_HIU_H2A_INTERRUPT_EVENTS);
  328. msleep(20);
  329. }
  330. /* Release fw image */
  331. static void mwl8k_release_fw(struct firmware **fw)
  332. {
  333. if (*fw == NULL)
  334. return;
  335. release_firmware(*fw);
  336. *fw = NULL;
  337. }
  338. static void mwl8k_release_firmware(struct mwl8k_priv *priv)
  339. {
  340. mwl8k_release_fw(&priv->fw.ucode);
  341. mwl8k_release_fw(&priv->fw.helper);
  342. }
  343. /* Request fw image */
  344. static int mwl8k_request_fw(struct mwl8k_priv *priv,
  345. const char *fname, struct firmware **fw)
  346. {
  347. /* release current image */
  348. if (*fw != NULL)
  349. mwl8k_release_fw(fw);
  350. return request_firmware((const struct firmware **)fw,
  351. fname, &priv->pdev->dev);
  352. }
  353. static int mwl8k_request_firmware(struct mwl8k_priv *priv, u32 part_num)
  354. {
  355. u8 filename[64];
  356. int rc;
  357. priv->part_num = part_num;
  358. snprintf(filename, sizeof(filename),
  359. "mwl8k/helper_%u.fw", priv->part_num);
  360. rc = mwl8k_request_fw(priv, filename, &priv->fw.helper);
  361. if (rc) {
  362. printk(KERN_ERR
  363. "%s Error requesting helper firmware file %s\n",
  364. pci_name(priv->pdev), filename);
  365. return rc;
  366. }
  367. snprintf(filename, sizeof(filename),
  368. "mwl8k/fmimage_%u.fw", priv->part_num);
  369. rc = mwl8k_request_fw(priv, filename, &priv->fw.ucode);
  370. if (rc) {
  371. printk(KERN_ERR "%s Error requesting firmware file %s\n",
  372. pci_name(priv->pdev), filename);
  373. mwl8k_release_fw(&priv->fw.helper);
  374. return rc;
  375. }
  376. return 0;
  377. }
  378. struct mwl8k_cmd_pkt {
  379. __le16 code;
  380. __le16 length;
  381. __le16 seq_num;
  382. __le16 result;
  383. char payload[0];
  384. } __attribute__((packed));
  385. /*
  386. * Firmware loading.
  387. */
  388. static int
  389. mwl8k_send_fw_load_cmd(struct mwl8k_priv *priv, void *data, int length)
  390. {
  391. void __iomem *regs = priv->regs;
  392. dma_addr_t dma_addr;
  393. int rc;
  394. int loops;
  395. dma_addr = pci_map_single(priv->pdev, data, length, PCI_DMA_TODEVICE);
  396. if (pci_dma_mapping_error(priv->pdev, dma_addr))
  397. return -ENOMEM;
  398. iowrite32(dma_addr, regs + MWL8K_HIU_GEN_PTR);
  399. iowrite32(0, regs + MWL8K_HIU_INT_CODE);
  400. iowrite32(MWL8K_H2A_INT_DOORBELL,
  401. regs + MWL8K_HIU_H2A_INTERRUPT_EVENTS);
  402. iowrite32(MWL8K_H2A_INT_DUMMY,
  403. regs + MWL8K_HIU_H2A_INTERRUPT_EVENTS);
  404. rc = -ETIMEDOUT;
  405. loops = 1000;
  406. do {
  407. u32 int_code;
  408. int_code = ioread32(regs + MWL8K_HIU_INT_CODE);
  409. if (int_code == MWL8K_INT_CODE_CMD_FINISHED) {
  410. iowrite32(0, regs + MWL8K_HIU_INT_CODE);
  411. rc = 0;
  412. break;
  413. }
  414. udelay(1);
  415. } while (--loops);
  416. pci_unmap_single(priv->pdev, dma_addr, length, PCI_DMA_TODEVICE);
  417. /*
  418. * Clear 'command done' interrupt bit.
  419. */
  420. loops = 1000;
  421. do {
  422. u32 status;
  423. status = ioread32(priv->regs +
  424. MWL8K_HIU_A2H_INTERRUPT_STATUS);
  425. if (status & MWL8K_A2H_INT_OPC_DONE) {
  426. iowrite32(~MWL8K_A2H_INT_OPC_DONE,
  427. priv->regs + MWL8K_HIU_A2H_INTERRUPT_STATUS);
  428. ioread32(priv->regs + MWL8K_HIU_A2H_INTERRUPT_STATUS);
  429. break;
  430. }
  431. udelay(1);
  432. } while (--loops);
  433. return rc;
  434. }
  435. static int mwl8k_load_fw_image(struct mwl8k_priv *priv,
  436. const u8 *data, size_t length)
  437. {
  438. struct mwl8k_cmd_pkt *cmd;
  439. int done;
  440. int rc = 0;
  441. cmd = kmalloc(sizeof(*cmd) + 256, GFP_KERNEL);
  442. if (cmd == NULL)
  443. return -ENOMEM;
  444. cmd->code = cpu_to_le16(MWL8K_CMD_CODE_DNLD);
  445. cmd->seq_num = 0;
  446. cmd->result = 0;
  447. done = 0;
  448. while (length) {
  449. int block_size = length > 256 ? 256 : length;
  450. memcpy(cmd->payload, data + done, block_size);
  451. cmd->length = cpu_to_le16(block_size);
  452. rc = mwl8k_send_fw_load_cmd(priv, cmd,
  453. sizeof(*cmd) + block_size);
  454. if (rc)
  455. break;
  456. done += block_size;
  457. length -= block_size;
  458. }
  459. if (!rc) {
  460. cmd->length = 0;
  461. rc = mwl8k_send_fw_load_cmd(priv, cmd, sizeof(*cmd));
  462. }
  463. kfree(cmd);
  464. return rc;
  465. }
  466. static int mwl8k_feed_fw_image(struct mwl8k_priv *priv,
  467. const u8 *data, size_t length)
  468. {
  469. unsigned char *buffer;
  470. int may_continue, rc = 0;
  471. u32 done, prev_block_size;
  472. buffer = kmalloc(1024, GFP_KERNEL);
  473. if (buffer == NULL)
  474. return -ENOMEM;
  475. done = 0;
  476. prev_block_size = 0;
  477. may_continue = 1000;
  478. while (may_continue > 0) {
  479. u32 block_size;
  480. block_size = ioread32(priv->regs + MWL8K_HIU_SCRATCH);
  481. if (block_size & 1) {
  482. block_size &= ~1;
  483. may_continue--;
  484. } else {
  485. done += prev_block_size;
  486. length -= prev_block_size;
  487. }
  488. if (block_size > 1024 || block_size > length) {
  489. rc = -EOVERFLOW;
  490. break;
  491. }
  492. if (length == 0) {
  493. rc = 0;
  494. break;
  495. }
  496. if (block_size == 0) {
  497. rc = -EPROTO;
  498. may_continue--;
  499. udelay(1);
  500. continue;
  501. }
  502. prev_block_size = block_size;
  503. memcpy(buffer, data + done, block_size);
  504. rc = mwl8k_send_fw_load_cmd(priv, buffer, block_size);
  505. if (rc)
  506. break;
  507. }
  508. if (!rc && length != 0)
  509. rc = -EREMOTEIO;
  510. kfree(buffer);
  511. return rc;
  512. }
  513. static int mwl8k_load_firmware(struct mwl8k_priv *priv)
  514. {
  515. int loops, rc;
  516. const u8 *ucode = priv->fw.ucode->data;
  517. size_t ucode_len = priv->fw.ucode->size;
  518. const u8 *helper = priv->fw.helper->data;
  519. size_t helper_len = priv->fw.helper->size;
  520. if (!memcmp(ucode, "\x01\x00\x00\x00", 4)) {
  521. rc = mwl8k_load_fw_image(priv, helper, helper_len);
  522. if (rc) {
  523. printk(KERN_ERR "%s: unable to load firmware "
  524. "helper image\n", pci_name(priv->pdev));
  525. return rc;
  526. }
  527. msleep(1);
  528. rc = mwl8k_feed_fw_image(priv, ucode, ucode_len);
  529. } else {
  530. rc = mwl8k_load_fw_image(priv, ucode, ucode_len);
  531. }
  532. if (rc) {
  533. printk(KERN_ERR "%s: unable to load firmware data\n",
  534. pci_name(priv->pdev));
  535. return rc;
  536. }
  537. iowrite32(MWL8K_MODE_STA, priv->regs + MWL8K_HIU_GEN_PTR);
  538. msleep(1);
  539. loops = 200000;
  540. do {
  541. if (ioread32(priv->regs + MWL8K_HIU_INT_CODE)
  542. == MWL8K_FWSTA_READY)
  543. break;
  544. udelay(1);
  545. } while (--loops);
  546. return loops ? 0 : -ETIMEDOUT;
  547. }
  548. /*
  549. * Defines shared between transmission and reception.
  550. */
  551. /* HT control fields for firmware */
  552. struct ewc_ht_info {
  553. __le16 control1;
  554. __le16 control2;
  555. __le16 control3;
  556. } __attribute__((packed));
  557. /* Firmware Station database operations */
  558. #define MWL8K_STA_DB_ADD_ENTRY 0
  559. #define MWL8K_STA_DB_MODIFY_ENTRY 1
  560. #define MWL8K_STA_DB_DEL_ENTRY 2
  561. #define MWL8K_STA_DB_FLUSH 3
  562. /* Peer Entry flags - used to define the type of the peer node */
  563. #define MWL8K_PEER_TYPE_ACCESSPOINT 2
  564. #define MWL8K_PEER_TYPE_ADHOC_STATION 4
  565. #define MWL8K_IEEE_LEGACY_DATA_RATES 12
  566. #define MWL8K_MCS_BITMAP_SIZE 16
  567. #define pad_size 16
  568. struct peer_capability_info {
  569. /* Peer type - AP vs. STA. */
  570. __u8 peer_type;
  571. /* Basic 802.11 capabilities from assoc resp. */
  572. __le16 basic_caps;
  573. /* Set if peer supports 802.11n high throughput (HT). */
  574. __u8 ht_support;
  575. /* Valid if HT is supported. */
  576. __le16 ht_caps;
  577. __u8 extended_ht_caps;
  578. struct ewc_ht_info ewc_info;
  579. /* Legacy rate table. Intersection of our rates and peer rates. */
  580. __u8 legacy_rates[MWL8K_IEEE_LEGACY_DATA_RATES];
  581. /* HT rate table. Intersection of our rates and peer rates. */
  582. __u8 ht_rates[MWL8K_MCS_BITMAP_SIZE];
  583. __u8 pad[pad_size];
  584. /* If set, interoperability mode, no proprietary extensions. */
  585. __u8 interop;
  586. __u8 pad2;
  587. __u8 station_id;
  588. __le16 amsdu_enabled;
  589. } __attribute__((packed));
  590. /* Inline functions to manipulate QoS field in data descriptor. */
  591. static inline u16 mwl8k_qos_setbit_tid(u16 qos, u8 tid)
  592. {
  593. u16 val_mask = 0x000f;
  594. u16 qos_mask = ~val_mask;
  595. /* TID bits 0-3 */
  596. return (qos & qos_mask) | (tid & val_mask);
  597. }
  598. static inline u16 mwl8k_qos_setbit_eosp(u16 qos)
  599. {
  600. u16 val_mask = 1 << 4;
  601. /* End of Service Period Bit 4 */
  602. return qos | val_mask;
  603. }
  604. static inline u16 mwl8k_qos_setbit_ack(u16 qos, u8 ack_policy)
  605. {
  606. u16 val_mask = 0x3;
  607. u8 shift = 5;
  608. u16 qos_mask = ~(val_mask << shift);
  609. /* Ack Policy Bit 5-6 */
  610. return (qos & qos_mask) | ((ack_policy & val_mask) << shift);
  611. }
  612. static inline u16 mwl8k_qos_setbit_amsdu(u16 qos)
  613. {
  614. u16 val_mask = 1 << 7;
  615. /* AMSDU present Bit 7 */
  616. return qos | val_mask;
  617. }
  618. static inline u16 mwl8k_qos_setbit_qlen(u16 qos, u8 len)
  619. {
  620. u16 val_mask = 0xff;
  621. u8 shift = 8;
  622. u16 qos_mask = ~(val_mask << shift);
  623. /* Queue Length Bits 8-15 */
  624. return (qos & qos_mask) | ((len & val_mask) << shift);
  625. }
  626. /* DMA header used by firmware and hardware. */
  627. struct mwl8k_dma_data {
  628. __le16 fwlen;
  629. struct ieee80211_hdr wh;
  630. } __attribute__((packed));
  631. /* Routines to add/remove DMA header from skb. */
  632. static inline int mwl8k_remove_dma_header(struct sk_buff *skb)
  633. {
  634. struct mwl8k_dma_data *tr = (struct mwl8k_dma_data *)(skb->data);
  635. void *dst, *src = &tr->wh;
  636. __le16 fc = tr->wh.frame_control;
  637. int hdrlen = ieee80211_hdrlen(fc);
  638. u16 space = sizeof(struct mwl8k_dma_data) - hdrlen;
  639. dst = (void *)tr + space;
  640. if (dst != src) {
  641. memmove(dst, src, hdrlen);
  642. skb_pull(skb, space);
  643. }
  644. return 0;
  645. }
  646. static inline struct sk_buff *mwl8k_add_dma_header(struct sk_buff *skb)
  647. {
  648. struct ieee80211_hdr *wh;
  649. u32 hdrlen, pktlen;
  650. struct mwl8k_dma_data *tr;
  651. wh = (struct ieee80211_hdr *)skb->data;
  652. hdrlen = ieee80211_hdrlen(wh->frame_control);
  653. pktlen = skb->len;
  654. /*
  655. * Copy up/down the 802.11 header; the firmware requires
  656. * we present a 2-byte payload length followed by a
  657. * 4-address header (w/o QoS), followed (optionally) by
  658. * any WEP/ExtIV header (but only filled in for CCMP).
  659. */
  660. if (hdrlen != sizeof(struct mwl8k_dma_data))
  661. skb_push(skb, sizeof(struct mwl8k_dma_data) - hdrlen);
  662. tr = (struct mwl8k_dma_data *)skb->data;
  663. if (wh != &tr->wh)
  664. memmove(&tr->wh, wh, hdrlen);
  665. /* Clear addr4 */
  666. memset(tr->wh.addr4, 0, IEEE80211_ADDR_LEN);
  667. /*
  668. * Firmware length is the length of the fully formed "802.11
  669. * payload". That is, everything except for the 802.11 header.
  670. * This includes all crypto material including the MIC.
  671. */
  672. tr->fwlen = cpu_to_le16(pktlen - hdrlen);
  673. return skb;
  674. }
  675. /*
  676. * Packet reception.
  677. */
  678. #define MWL8K_RX_CTRL_KEY_INDEX_MASK 0x30
  679. #define MWL8K_RX_CTRL_OWNED_BY_HOST 0x02
  680. #define MWL8K_RX_CTRL_AMPDU 0x01
  681. struct mwl8k_rx_desc {
  682. __le16 pkt_len;
  683. __u8 link_quality;
  684. __u8 noise_level;
  685. __le32 pkt_phys_addr;
  686. __le32 next_rx_desc_phys_addr;
  687. __le16 qos_control;
  688. __le16 rate_info;
  689. __le32 pad0[4];
  690. __u8 rssi;
  691. __u8 channel;
  692. __le16 pad1;
  693. __u8 rx_ctrl;
  694. __u8 rx_status;
  695. __u8 pad2[2];
  696. } __attribute__((packed));
  697. #define MWL8K_RX_DESCS 256
  698. #define MWL8K_RX_MAXSZ 3800
  699. static int mwl8k_rxq_init(struct ieee80211_hw *hw, int index)
  700. {
  701. struct mwl8k_priv *priv = hw->priv;
  702. struct mwl8k_rx_queue *rxq = priv->rxq + index;
  703. int size;
  704. int i;
  705. rxq->rx_desc_count = 0;
  706. rxq->rx_head = 0;
  707. rxq->rx_tail = 0;
  708. size = MWL8K_RX_DESCS * sizeof(struct mwl8k_rx_desc);
  709. rxq->rx_desc_area =
  710. pci_alloc_consistent(priv->pdev, size, &rxq->rx_desc_dma);
  711. if (rxq->rx_desc_area == NULL) {
  712. printk(KERN_ERR "%s: failed to alloc RX descriptors\n",
  713. priv->name);
  714. return -ENOMEM;
  715. }
  716. memset(rxq->rx_desc_area, 0, size);
  717. rxq->rx_skb = kmalloc(MWL8K_RX_DESCS *
  718. sizeof(*rxq->rx_skb), GFP_KERNEL);
  719. if (rxq->rx_skb == NULL) {
  720. printk(KERN_ERR "%s: failed to alloc RX skbuff list\n",
  721. priv->name);
  722. pci_free_consistent(priv->pdev, size,
  723. rxq->rx_desc_area, rxq->rx_desc_dma);
  724. return -ENOMEM;
  725. }
  726. memset(rxq->rx_skb, 0, MWL8K_RX_DESCS * sizeof(*rxq->rx_skb));
  727. for (i = 0; i < MWL8K_RX_DESCS; i++) {
  728. struct mwl8k_rx_desc *rx_desc;
  729. int nexti;
  730. rx_desc = rxq->rx_desc_area + i;
  731. nexti = (i + 1) % MWL8K_RX_DESCS;
  732. rx_desc->next_rx_desc_phys_addr =
  733. cpu_to_le32(rxq->rx_desc_dma
  734. + nexti * sizeof(*rx_desc));
  735. rx_desc->rx_ctrl = MWL8K_RX_CTRL_OWNED_BY_HOST;
  736. }
  737. return 0;
  738. }
  739. static int rxq_refill(struct ieee80211_hw *hw, int index, int limit)
  740. {
  741. struct mwl8k_priv *priv = hw->priv;
  742. struct mwl8k_rx_queue *rxq = priv->rxq + index;
  743. int refilled;
  744. refilled = 0;
  745. while (rxq->rx_desc_count < MWL8K_RX_DESCS && limit--) {
  746. struct sk_buff *skb;
  747. int rx;
  748. skb = dev_alloc_skb(MWL8K_RX_MAXSZ);
  749. if (skb == NULL)
  750. break;
  751. rxq->rx_desc_count++;
  752. rx = rxq->rx_tail;
  753. rxq->rx_tail = (rx + 1) % MWL8K_RX_DESCS;
  754. rxq->rx_desc_area[rx].pkt_phys_addr =
  755. cpu_to_le32(pci_map_single(priv->pdev, skb->data,
  756. MWL8K_RX_MAXSZ, DMA_FROM_DEVICE));
  757. rxq->rx_desc_area[rx].pkt_len = cpu_to_le16(MWL8K_RX_MAXSZ);
  758. rxq->rx_skb[rx] = skb;
  759. wmb();
  760. rxq->rx_desc_area[rx].rx_ctrl = 0;
  761. refilled++;
  762. }
  763. return refilled;
  764. }
  765. /* Must be called only when the card's reception is completely halted */
  766. static void mwl8k_rxq_deinit(struct ieee80211_hw *hw, int index)
  767. {
  768. struct mwl8k_priv *priv = hw->priv;
  769. struct mwl8k_rx_queue *rxq = priv->rxq + index;
  770. int i;
  771. for (i = 0; i < MWL8K_RX_DESCS; i++) {
  772. if (rxq->rx_skb[i] != NULL) {
  773. unsigned long addr;
  774. addr = le32_to_cpu(rxq->rx_desc_area[i].pkt_phys_addr);
  775. pci_unmap_single(priv->pdev, addr, MWL8K_RX_MAXSZ,
  776. PCI_DMA_FROMDEVICE);
  777. kfree_skb(rxq->rx_skb[i]);
  778. rxq->rx_skb[i] = NULL;
  779. }
  780. }
  781. kfree(rxq->rx_skb);
  782. rxq->rx_skb = NULL;
  783. pci_free_consistent(priv->pdev,
  784. MWL8K_RX_DESCS * sizeof(struct mwl8k_rx_desc),
  785. rxq->rx_desc_area, rxq->rx_desc_dma);
  786. rxq->rx_desc_area = NULL;
  787. }
  788. /*
  789. * Scan a list of BSSIDs to process for finalize join.
  790. * Allows for extension to process multiple BSSIDs.
  791. */
  792. static inline int
  793. mwl8k_capture_bssid(struct mwl8k_priv *priv, struct ieee80211_hdr *wh)
  794. {
  795. return priv->capture_beacon &&
  796. ieee80211_is_beacon(wh->frame_control) &&
  797. !compare_ether_addr(wh->addr3, priv->capture_bssid);
  798. }
  799. static inline void mwl8k_save_beacon(struct mwl8k_priv *priv,
  800. struct sk_buff *skb)
  801. {
  802. priv->capture_beacon = false;
  803. memset(priv->capture_bssid, 0, IEEE80211_ADDR_LEN);
  804. /*
  805. * Use GFP_ATOMIC as rxq_process is called from
  806. * the primary interrupt handler, memory allocation call
  807. * must not sleep.
  808. */
  809. priv->beacon_skb = skb_copy(skb, GFP_ATOMIC);
  810. if (priv->beacon_skb != NULL)
  811. queue_work(priv->config_wq,
  812. &priv->finalize_join_worker);
  813. }
  814. static int rxq_process(struct ieee80211_hw *hw, int index, int limit)
  815. {
  816. struct mwl8k_priv *priv = hw->priv;
  817. struct mwl8k_rx_queue *rxq = priv->rxq + index;
  818. int processed;
  819. processed = 0;
  820. while (rxq->rx_desc_count && limit--) {
  821. struct mwl8k_rx_desc *rx_desc;
  822. struct sk_buff *skb;
  823. struct ieee80211_rx_status status;
  824. unsigned long addr;
  825. struct ieee80211_hdr *wh;
  826. rx_desc = rxq->rx_desc_area + rxq->rx_head;
  827. if (!(rx_desc->rx_ctrl & MWL8K_RX_CTRL_OWNED_BY_HOST))
  828. break;
  829. rmb();
  830. skb = rxq->rx_skb[rxq->rx_head];
  831. if (skb == NULL)
  832. break;
  833. rxq->rx_skb[rxq->rx_head] = NULL;
  834. rxq->rx_head = (rxq->rx_head + 1) % MWL8K_RX_DESCS;
  835. rxq->rx_desc_count--;
  836. addr = le32_to_cpu(rx_desc->pkt_phys_addr);
  837. pci_unmap_single(priv->pdev, addr,
  838. MWL8K_RX_MAXSZ, PCI_DMA_FROMDEVICE);
  839. skb_put(skb, le16_to_cpu(rx_desc->pkt_len));
  840. if (mwl8k_remove_dma_header(skb)) {
  841. dev_kfree_skb(skb);
  842. continue;
  843. }
  844. wh = (struct ieee80211_hdr *)skb->data;
  845. /*
  846. * Check for pending join operation. save a copy of
  847. * the beacon and schedule a tasklet to send finalize
  848. * join command to the firmware.
  849. */
  850. if (mwl8k_capture_bssid(priv, wh))
  851. mwl8k_save_beacon(priv, skb);
  852. memset(&status, 0, sizeof(status));
  853. status.mactime = 0;
  854. status.signal = -rx_desc->rssi;
  855. status.noise = -rx_desc->noise_level;
  856. status.qual = rx_desc->link_quality;
  857. status.antenna = 1;
  858. status.rate_idx = 1;
  859. status.flag = 0;
  860. status.band = IEEE80211_BAND_2GHZ;
  861. status.freq = ieee80211_channel_to_frequency(rx_desc->channel);
  862. ieee80211_rx_irqsafe(hw, skb, &status);
  863. processed++;
  864. }
  865. return processed;
  866. }
  867. /*
  868. * Packet transmission.
  869. */
  870. /* Transmit queue assignment. */
  871. enum {
  872. MWL8K_WME_AC_BK = 0, /* background access */
  873. MWL8K_WME_AC_BE = 1, /* best effort access */
  874. MWL8K_WME_AC_VI = 2, /* video access */
  875. MWL8K_WME_AC_VO = 3, /* voice access */
  876. };
  877. /* Transmit packet ACK policy */
  878. #define MWL8K_TXD_ACK_POLICY_NORMAL 0
  879. #define MWL8K_TXD_ACK_POLICY_NONE 1
  880. #define MWL8K_TXD_ACK_POLICY_NO_EXPLICIT 2
  881. #define MWL8K_TXD_ACK_POLICY_BLOCKACK 3
  882. #define GET_TXQ(_ac) (\
  883. ((_ac) == WME_AC_VO) ? MWL8K_WME_AC_VO : \
  884. ((_ac) == WME_AC_VI) ? MWL8K_WME_AC_VI : \
  885. ((_ac) == WME_AC_BK) ? MWL8K_WME_AC_BK : \
  886. MWL8K_WME_AC_BE)
  887. #define MWL8K_TXD_STATUS_IDLE 0x00000000
  888. #define MWL8K_TXD_STATUS_USED 0x00000001
  889. #define MWL8K_TXD_STATUS_OK 0x00000001
  890. #define MWL8K_TXD_STATUS_OK_RETRY 0x00000002
  891. #define MWL8K_TXD_STATUS_OK_MORE_RETRY 0x00000004
  892. #define MWL8K_TXD_STATUS_MULTICAST_TX 0x00000008
  893. #define MWL8K_TXD_STATUS_BROADCAST_TX 0x00000010
  894. #define MWL8K_TXD_STATUS_FAILED_LINK_ERROR 0x00000020
  895. #define MWL8K_TXD_STATUS_FAILED_EXCEED_LIMIT 0x00000040
  896. #define MWL8K_TXD_STATUS_FAILED_AGING 0x00000080
  897. #define MWL8K_TXD_STATUS_HOST_CMD 0x40000000
  898. #define MWL8K_TXD_STATUS_FW_OWNED 0x80000000
  899. #define MWL8K_TXD_SOFTSTALE 0x80
  900. #define MWL8K_TXD_SOFTSTALE_MGMT_RETRY 0x01
  901. struct mwl8k_tx_desc {
  902. __le32 status;
  903. __u8 data_rate;
  904. __u8 tx_priority;
  905. __le16 qos_control;
  906. __le32 pkt_phys_addr;
  907. __le16 pkt_len;
  908. __u8 dest_MAC_addr[IEEE80211_ADDR_LEN];
  909. __le32 next_tx_desc_phys_addr;
  910. __le32 reserved;
  911. __le16 rate_info;
  912. __u8 peer_id;
  913. __u8 tx_frag_cnt;
  914. } __attribute__((packed));
  915. #define MWL8K_TX_DESCS 128
  916. static int mwl8k_txq_init(struct ieee80211_hw *hw, int index)
  917. {
  918. struct mwl8k_priv *priv = hw->priv;
  919. struct mwl8k_tx_queue *txq = priv->txq + index;
  920. int size;
  921. int i;
  922. memset(&txq->tx_stats, 0,
  923. sizeof(struct ieee80211_tx_queue_stats));
  924. txq->tx_stats.limit = MWL8K_TX_DESCS;
  925. txq->tx_head = 0;
  926. txq->tx_tail = 0;
  927. size = MWL8K_TX_DESCS * sizeof(struct mwl8k_tx_desc);
  928. txq->tx_desc_area =
  929. pci_alloc_consistent(priv->pdev, size, &txq->tx_desc_dma);
  930. if (txq->tx_desc_area == NULL) {
  931. printk(KERN_ERR "%s: failed to alloc TX descriptors\n",
  932. priv->name);
  933. return -ENOMEM;
  934. }
  935. memset(txq->tx_desc_area, 0, size);
  936. txq->tx_skb = kmalloc(MWL8K_TX_DESCS * sizeof(*txq->tx_skb),
  937. GFP_KERNEL);
  938. if (txq->tx_skb == NULL) {
  939. printk(KERN_ERR "%s: failed to alloc TX skbuff list\n",
  940. priv->name);
  941. pci_free_consistent(priv->pdev, size,
  942. txq->tx_desc_area, txq->tx_desc_dma);
  943. return -ENOMEM;
  944. }
  945. memset(txq->tx_skb, 0, MWL8K_TX_DESCS * sizeof(*txq->tx_skb));
  946. for (i = 0; i < MWL8K_TX_DESCS; i++) {
  947. struct mwl8k_tx_desc *tx_desc;
  948. int nexti;
  949. tx_desc = txq->tx_desc_area + i;
  950. nexti = (i + 1) % MWL8K_TX_DESCS;
  951. tx_desc->status = 0;
  952. tx_desc->next_tx_desc_phys_addr =
  953. cpu_to_le32(txq->tx_desc_dma +
  954. nexti * sizeof(*tx_desc));
  955. }
  956. return 0;
  957. }
  958. static inline void mwl8k_tx_start(struct mwl8k_priv *priv)
  959. {
  960. iowrite32(MWL8K_H2A_INT_PPA_READY,
  961. priv->regs + MWL8K_HIU_H2A_INTERRUPT_EVENTS);
  962. iowrite32(MWL8K_H2A_INT_DUMMY,
  963. priv->regs + MWL8K_HIU_H2A_INTERRUPT_EVENTS);
  964. ioread32(priv->regs + MWL8K_HIU_INT_CODE);
  965. }
  966. static inline int mwl8k_txq_busy(struct mwl8k_priv *priv)
  967. {
  968. return priv->pending_tx_pkts;
  969. }
  970. struct mwl8k_txq_info {
  971. u32 fw_owned;
  972. u32 drv_owned;
  973. u32 unused;
  974. u32 len;
  975. u32 head;
  976. u32 tail;
  977. };
  978. static int mwl8k_scan_tx_ring(struct mwl8k_priv *priv,
  979. struct mwl8k_txq_info txinfo[],
  980. u32 num_queues)
  981. {
  982. int count, desc, status;
  983. struct mwl8k_tx_queue *txq;
  984. struct mwl8k_tx_desc *tx_desc;
  985. int ndescs = 0;
  986. memset(txinfo, 0, num_queues * sizeof(struct mwl8k_txq_info));
  987. spin_lock_bh(&priv->tx_lock);
  988. for (count = 0; count < num_queues; count++) {
  989. txq = priv->txq + count;
  990. txinfo[count].len = txq->tx_stats.len;
  991. txinfo[count].head = txq->tx_head;
  992. txinfo[count].tail = txq->tx_tail;
  993. for (desc = 0; desc < MWL8K_TX_DESCS; desc++) {
  994. tx_desc = txq->tx_desc_area + desc;
  995. status = le32_to_cpu(tx_desc->status);
  996. if (status & MWL8K_TXD_STATUS_FW_OWNED)
  997. txinfo[count].fw_owned++;
  998. else
  999. txinfo[count].drv_owned++;
  1000. if (tx_desc->pkt_len == 0)
  1001. txinfo[count].unused++;
  1002. }
  1003. }
  1004. spin_unlock_bh(&priv->tx_lock);
  1005. return ndescs;
  1006. }
  1007. static int mwl8k_tx_wait_empty(struct ieee80211_hw *hw, u32 delay_ms)
  1008. {
  1009. u32 count = 0;
  1010. unsigned long timeout = 0;
  1011. struct mwl8k_priv *priv = hw->priv;
  1012. DECLARE_COMPLETION_ONSTACK(cmd_wait);
  1013. might_sleep();
  1014. if (priv->tx_wait != NULL)
  1015. printk(KERN_ERR "WARNING Previous TXWaitEmpty instance\n");
  1016. spin_lock_bh(&priv->tx_lock);
  1017. count = mwl8k_txq_busy(priv);
  1018. if (count) {
  1019. priv->tx_wait = &cmd_wait;
  1020. if (priv->radio_state)
  1021. mwl8k_tx_start(priv);
  1022. }
  1023. spin_unlock_bh(&priv->tx_lock);
  1024. if (count) {
  1025. struct mwl8k_txq_info txinfo[4];
  1026. int index;
  1027. int newcount;
  1028. timeout = wait_for_completion_timeout(&cmd_wait,
  1029. msecs_to_jiffies(delay_ms));
  1030. if (timeout)
  1031. return 0;
  1032. spin_lock_bh(&priv->tx_lock);
  1033. priv->tx_wait = NULL;
  1034. newcount = mwl8k_txq_busy(priv);
  1035. spin_unlock_bh(&priv->tx_lock);
  1036. printk(KERN_ERR "%s(%u) TIMEDOUT:%ums Pend:%u-->%u\n",
  1037. __func__, __LINE__, delay_ms, count, newcount);
  1038. mwl8k_scan_tx_ring(priv, txinfo, 4);
  1039. for (index = 0 ; index < 4; index++)
  1040. printk(KERN_ERR
  1041. "TXQ:%u L:%u H:%u T:%u FW:%u DRV:%u U:%u\n",
  1042. index,
  1043. txinfo[index].len,
  1044. txinfo[index].head,
  1045. txinfo[index].tail,
  1046. txinfo[index].fw_owned,
  1047. txinfo[index].drv_owned,
  1048. txinfo[index].unused);
  1049. return -ETIMEDOUT;
  1050. }
  1051. return 0;
  1052. }
  1053. #define MWL8K_TXD_OK (MWL8K_TXD_STATUS_OK | \
  1054. MWL8K_TXD_STATUS_OK_RETRY | \
  1055. MWL8K_TXD_STATUS_OK_MORE_RETRY)
  1056. #define MWL8K_TXD_SUCCESS(stat) ((stat) & MWL8K_TXD_OK)
  1057. #define MWL8K_TXD_FAIL_RETRY(stat) \
  1058. ((stat) & (MWL8K_TXD_STATUS_FAILED_EXCEED_LIMIT))
  1059. static void mwl8k_txq_reclaim(struct ieee80211_hw *hw, int index, int force)
  1060. {
  1061. struct mwl8k_priv *priv = hw->priv;
  1062. struct mwl8k_tx_queue *txq = priv->txq + index;
  1063. int wake = 0;
  1064. while (txq->tx_stats.len > 0) {
  1065. int tx;
  1066. int rc;
  1067. struct mwl8k_tx_desc *tx_desc;
  1068. unsigned long addr;
  1069. size_t size;
  1070. struct sk_buff *skb;
  1071. struct ieee80211_tx_info *info;
  1072. u32 status;
  1073. rc = 0;
  1074. tx = txq->tx_head;
  1075. tx_desc = txq->tx_desc_area + tx;
  1076. status = le32_to_cpu(tx_desc->status);
  1077. if (status & MWL8K_TXD_STATUS_FW_OWNED) {
  1078. if (!force)
  1079. break;
  1080. tx_desc->status &=
  1081. ~cpu_to_le32(MWL8K_TXD_STATUS_FW_OWNED);
  1082. }
  1083. txq->tx_head = (tx + 1) % MWL8K_TX_DESCS;
  1084. BUG_ON(txq->tx_stats.len == 0);
  1085. txq->tx_stats.len--;
  1086. priv->pending_tx_pkts--;
  1087. addr = le32_to_cpu(tx_desc->pkt_phys_addr);
  1088. size = (u32)(le16_to_cpu(tx_desc->pkt_len));
  1089. skb = txq->tx_skb[tx].skb;
  1090. txq->tx_skb[tx].skb = NULL;
  1091. BUG_ON(skb == NULL);
  1092. pci_unmap_single(priv->pdev, addr, size, PCI_DMA_TODEVICE);
  1093. rc = mwl8k_remove_dma_header(skb);
  1094. /* Mark descriptor as unused */
  1095. tx_desc->pkt_phys_addr = 0;
  1096. tx_desc->pkt_len = 0;
  1097. if (txq->tx_skb[tx].clone) {
  1098. /* Replace with original skb
  1099. * before returning to stack
  1100. * as buffer has been cloned
  1101. */
  1102. dev_kfree_skb(skb);
  1103. skb = txq->tx_skb[tx].clone;
  1104. txq->tx_skb[tx].clone = NULL;
  1105. }
  1106. if (rc) {
  1107. /* Something has gone wrong here.
  1108. * Failed to remove DMA header.
  1109. * Print error message and drop packet.
  1110. */
  1111. printk(KERN_ERR "%s: Error removing DMA header from "
  1112. "tx skb 0x%p.\n", priv->name, skb);
  1113. dev_kfree_skb(skb);
  1114. continue;
  1115. }
  1116. info = IEEE80211_SKB_CB(skb);
  1117. ieee80211_tx_info_clear_status(info);
  1118. /* Convert firmware status stuff into tx_status */
  1119. if (MWL8K_TXD_SUCCESS(status)) {
  1120. /* Transmit OK */
  1121. info->flags |= IEEE80211_TX_STAT_ACK;
  1122. }
  1123. ieee80211_tx_status_irqsafe(hw, skb);
  1124. wake = !priv->inconfig && priv->radio_state;
  1125. }
  1126. if (wake)
  1127. ieee80211_wake_queue(hw, index);
  1128. }
  1129. /* must be called only when the card's transmit is completely halted */
  1130. static void mwl8k_txq_deinit(struct ieee80211_hw *hw, int index)
  1131. {
  1132. struct mwl8k_priv *priv = hw->priv;
  1133. struct mwl8k_tx_queue *txq = priv->txq + index;
  1134. mwl8k_txq_reclaim(hw, index, 1);
  1135. kfree(txq->tx_skb);
  1136. txq->tx_skb = NULL;
  1137. pci_free_consistent(priv->pdev,
  1138. MWL8K_TX_DESCS * sizeof(struct mwl8k_tx_desc),
  1139. txq->tx_desc_area, txq->tx_desc_dma);
  1140. txq->tx_desc_area = NULL;
  1141. }
  1142. static int
  1143. mwl8k_txq_xmit(struct ieee80211_hw *hw, int index, struct sk_buff *skb)
  1144. {
  1145. struct mwl8k_priv *priv = hw->priv;
  1146. struct ieee80211_tx_info *tx_info;
  1147. struct ieee80211_hdr *wh;
  1148. struct mwl8k_tx_queue *txq;
  1149. struct mwl8k_tx_desc *tx;
  1150. struct mwl8k_dma_data *tr;
  1151. struct mwl8k_vif *mwl8k_vif;
  1152. struct sk_buff *org_skb = skb;
  1153. dma_addr_t dma;
  1154. u16 qos = 0;
  1155. bool qosframe = false, ampduframe = false;
  1156. bool mcframe = false, eapolframe = false;
  1157. bool amsduframe = false;
  1158. __le16 fc;
  1159. txq = priv->txq + index;
  1160. tx = txq->tx_desc_area + txq->tx_tail;
  1161. BUG_ON(txq->tx_skb[txq->tx_tail].skb != NULL);
  1162. /*
  1163. * Append HW DMA header to start of packet. Drop packet if
  1164. * there is not enough space or a failure to unshare/unclone
  1165. * the skb.
  1166. */
  1167. skb = mwl8k_add_dma_header(skb);
  1168. if (skb == NULL) {
  1169. printk(KERN_DEBUG "%s: failed to prepend HW DMA "
  1170. "header, dropping TX frame.\n", priv->name);
  1171. dev_kfree_skb(org_skb);
  1172. return NETDEV_TX_OK;
  1173. }
  1174. tx_info = IEEE80211_SKB_CB(skb);
  1175. mwl8k_vif = MWL8K_VIF(tx_info->control.vif);
  1176. tr = (struct mwl8k_dma_data *)skb->data;
  1177. wh = &tr->wh;
  1178. fc = wh->frame_control;
  1179. qosframe = ieee80211_is_data_qos(fc);
  1180. mcframe = is_multicast_ether_addr(wh->addr1);
  1181. ampduframe = !!(tx_info->flags & IEEE80211_TX_CTL_AMPDU);
  1182. if (tx_info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1183. u16 seqno = mwl8k_vif->seqno;
  1184. wh->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1185. wh->seq_ctrl |= cpu_to_le16(seqno << 4);
  1186. mwl8k_vif->seqno = seqno++ % 4096;
  1187. }
  1188. if (qosframe)
  1189. qos = le16_to_cpu(*((__le16 *)ieee80211_get_qos_ctl(wh)));
  1190. dma = pci_map_single(priv->pdev, skb->data,
  1191. skb->len, PCI_DMA_TODEVICE);
  1192. if (pci_dma_mapping_error(priv->pdev, dma)) {
  1193. printk(KERN_DEBUG "%s: failed to dma map skb, "
  1194. "dropping TX frame.\n", priv->name);
  1195. if (org_skb != NULL)
  1196. dev_kfree_skb(org_skb);
  1197. if (skb != NULL)
  1198. dev_kfree_skb(skb);
  1199. return NETDEV_TX_OK;
  1200. }
  1201. /* Set desc header, cpu bit order. */
  1202. tx->status = 0;
  1203. tx->data_rate = 0;
  1204. tx->tx_priority = index;
  1205. tx->qos_control = 0;
  1206. tx->rate_info = 0;
  1207. tx->peer_id = mwl8k_vif->peer_id;
  1208. amsduframe = !!(qos & IEEE80211_QOS_CONTROL_A_MSDU_PRESENT);
  1209. /* Setup firmware control bit fields for each frame type. */
  1210. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc)) {
  1211. tx->data_rate = 0;
  1212. qos = mwl8k_qos_setbit_eosp(qos);
  1213. /* Set Queue size to unspecified */
  1214. qos = mwl8k_qos_setbit_qlen(qos, 0xff);
  1215. } else if (ieee80211_is_data(fc)) {
  1216. tx->data_rate = 1;
  1217. if (mcframe)
  1218. tx->status |= MWL8K_TXD_STATUS_MULTICAST_TX;
  1219. /*
  1220. * Tell firmware to not send EAPOL pkts in an
  1221. * aggregate. Verify against mac80211 tx path. If
  1222. * stack turns off AMPDU for an EAPOL frame this
  1223. * check will be removed.
  1224. */
  1225. if (eapolframe) {
  1226. qos = mwl8k_qos_setbit_ack(qos,
  1227. MWL8K_TXD_ACK_POLICY_NORMAL);
  1228. } else {
  1229. /* Send pkt in an aggregate if AMPDU frame. */
  1230. if (ampduframe)
  1231. qos = mwl8k_qos_setbit_ack(qos,
  1232. MWL8K_TXD_ACK_POLICY_BLOCKACK);
  1233. else
  1234. qos = mwl8k_qos_setbit_ack(qos,
  1235. MWL8K_TXD_ACK_POLICY_NORMAL);
  1236. if (amsduframe)
  1237. qos = mwl8k_qos_setbit_amsdu(qos);
  1238. }
  1239. }
  1240. /* Convert to little endian */
  1241. tx->qos_control = cpu_to_le16(qos);
  1242. tx->status = cpu_to_le32(tx->status);
  1243. tx->pkt_phys_addr = cpu_to_le32(dma);
  1244. tx->pkt_len = cpu_to_le16(skb->len);
  1245. txq->tx_skb[txq->tx_tail].skb = skb;
  1246. txq->tx_skb[txq->tx_tail].clone =
  1247. skb == org_skb ? NULL : org_skb;
  1248. spin_lock_bh(&priv->tx_lock);
  1249. tx->status = cpu_to_le32(MWL8K_TXD_STATUS_OK |
  1250. MWL8K_TXD_STATUS_FW_OWNED);
  1251. wmb();
  1252. txq->tx_stats.len++;
  1253. priv->pending_tx_pkts++;
  1254. txq->tx_stats.count++;
  1255. txq->tx_tail++;
  1256. if (txq->tx_tail == MWL8K_TX_DESCS)
  1257. txq->tx_tail = 0;
  1258. if (txq->tx_head == txq->tx_tail)
  1259. ieee80211_stop_queue(hw, index);
  1260. if (priv->inconfig) {
  1261. /*
  1262. * Silently queue packet when we are in the middle of
  1263. * a config cycle. Notify firmware only if we are
  1264. * waiting for TXQs to empty. If a packet is sent
  1265. * before .config() is complete, perhaps it is better
  1266. * to drop the packet, as the channel is being changed
  1267. * and the packet will end up on the wrong channel.
  1268. */
  1269. printk(KERN_ERR "%s(): WARNING TX activity while "
  1270. "in config\n", __func__);
  1271. if (priv->tx_wait != NULL)
  1272. mwl8k_tx_start(priv);
  1273. } else
  1274. mwl8k_tx_start(priv);
  1275. spin_unlock_bh(&priv->tx_lock);
  1276. return NETDEV_TX_OK;
  1277. }
  1278. /*
  1279. * Command processing.
  1280. */
  1281. /* Timeout firmware commands after 2000ms */
  1282. #define MWL8K_CMD_TIMEOUT_MS 2000
  1283. static int mwl8k_post_cmd(struct ieee80211_hw *hw, struct mwl8k_cmd_pkt *cmd)
  1284. {
  1285. DECLARE_COMPLETION_ONSTACK(cmd_wait);
  1286. struct mwl8k_priv *priv = hw->priv;
  1287. void __iomem *regs = priv->regs;
  1288. dma_addr_t dma_addr;
  1289. unsigned int dma_size;
  1290. int rc;
  1291. u16 __iomem *result;
  1292. unsigned long timeout = 0;
  1293. u8 buf[32];
  1294. cmd->result = 0xFFFF;
  1295. dma_size = le16_to_cpu(cmd->length);
  1296. dma_addr = pci_map_single(priv->pdev, cmd, dma_size,
  1297. PCI_DMA_BIDIRECTIONAL);
  1298. if (pci_dma_mapping_error(priv->pdev, dma_addr))
  1299. return -ENOMEM;
  1300. if (priv->hostcmd_wait != NULL)
  1301. printk(KERN_ERR "WARNING host command in progress\n");
  1302. spin_lock_irq(&priv->fw_lock);
  1303. priv->hostcmd_wait = &cmd_wait;
  1304. iowrite32(dma_addr, regs + MWL8K_HIU_GEN_PTR);
  1305. iowrite32(MWL8K_H2A_INT_DOORBELL,
  1306. regs + MWL8K_HIU_H2A_INTERRUPT_EVENTS);
  1307. iowrite32(MWL8K_H2A_INT_DUMMY,
  1308. regs + MWL8K_HIU_H2A_INTERRUPT_EVENTS);
  1309. spin_unlock_irq(&priv->fw_lock);
  1310. timeout = wait_for_completion_timeout(&cmd_wait,
  1311. msecs_to_jiffies(MWL8K_CMD_TIMEOUT_MS));
  1312. result = &cmd->result;
  1313. if (!timeout) {
  1314. spin_lock_irq(&priv->fw_lock);
  1315. priv->hostcmd_wait = NULL;
  1316. spin_unlock_irq(&priv->fw_lock);
  1317. printk(KERN_ERR "%s: Command %s timeout after %u ms\n",
  1318. priv->name,
  1319. mwl8k_cmd_name(cmd->code, buf, sizeof(buf)),
  1320. MWL8K_CMD_TIMEOUT_MS);
  1321. rc = -ETIMEDOUT;
  1322. } else {
  1323. rc = *result ? -EINVAL : 0;
  1324. if (rc)
  1325. printk(KERN_ERR "%s: Command %s error 0x%x\n",
  1326. priv->name,
  1327. mwl8k_cmd_name(cmd->code, buf, sizeof(buf)),
  1328. *result);
  1329. }
  1330. pci_unmap_single(priv->pdev, dma_addr, dma_size,
  1331. PCI_DMA_BIDIRECTIONAL);
  1332. return rc;
  1333. }
  1334. /*
  1335. * GET_HW_SPEC.
  1336. */
  1337. struct mwl8k_cmd_get_hw_spec {
  1338. struct mwl8k_cmd_pkt header;
  1339. __u8 hw_rev;
  1340. __u8 host_interface;
  1341. __le16 num_mcaddrs;
  1342. __u8 perm_addr[IEEE80211_ADDR_LEN];
  1343. __le16 region_code;
  1344. __le32 fw_rev;
  1345. __le32 ps_cookie;
  1346. __le32 caps;
  1347. __u8 mcs_bitmap[16];
  1348. __le32 rx_queue_ptr;
  1349. __le32 num_tx_queues;
  1350. __le32 tx_queue_ptrs[MWL8K_TX_QUEUES];
  1351. __le32 caps2;
  1352. __le32 num_tx_desc_per_queue;
  1353. __le32 total_rx_desc;
  1354. } __attribute__((packed));
  1355. static int mwl8k_cmd_get_hw_spec(struct ieee80211_hw *hw)
  1356. {
  1357. struct mwl8k_priv *priv = hw->priv;
  1358. struct mwl8k_cmd_get_hw_spec *cmd;
  1359. int rc;
  1360. int i;
  1361. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1362. if (cmd == NULL)
  1363. return -ENOMEM;
  1364. cmd->header.code = cpu_to_le16(MWL8K_CMD_GET_HW_SPEC);
  1365. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1366. memset(cmd->perm_addr, 0xff, sizeof(cmd->perm_addr));
  1367. cmd->ps_cookie = cpu_to_le32(priv->cookie_dma);
  1368. cmd->rx_queue_ptr = cpu_to_le32(priv->rxq[0].rx_desc_dma);
  1369. cmd->num_tx_queues = cpu_to_le32(MWL8K_TX_QUEUES);
  1370. for (i = 0; i < MWL8K_TX_QUEUES; i++)
  1371. cmd->tx_queue_ptrs[i] = cpu_to_le32(priv->txq[i].tx_desc_dma);
  1372. cmd->num_tx_desc_per_queue = cpu_to_le32(MWL8K_TX_DESCS);
  1373. cmd->total_rx_desc = cpu_to_le32(MWL8K_RX_DESCS);
  1374. rc = mwl8k_post_cmd(hw, &cmd->header);
  1375. if (!rc) {
  1376. SET_IEEE80211_PERM_ADDR(hw, cmd->perm_addr);
  1377. priv->num_mcaddrs = le16_to_cpu(cmd->num_mcaddrs);
  1378. priv->fw_rev = le32_to_cpu(cmd->fw_rev);
  1379. priv->hw_rev = cmd->hw_rev;
  1380. priv->region_code = le16_to_cpu(cmd->region_code);
  1381. }
  1382. kfree(cmd);
  1383. return rc;
  1384. }
  1385. /*
  1386. * CMD_MAC_MULTICAST_ADR.
  1387. */
  1388. struct mwl8k_cmd_mac_multicast_adr {
  1389. struct mwl8k_cmd_pkt header;
  1390. __le16 action;
  1391. __le16 numaddr;
  1392. __u8 addr[1][IEEE80211_ADDR_LEN];
  1393. };
  1394. #define MWL8K_ENABLE_RX_MULTICAST 0x000F
  1395. static int mwl8k_cmd_mac_multicast_adr(struct ieee80211_hw *hw,
  1396. int mc_count,
  1397. struct dev_addr_list *mclist)
  1398. {
  1399. struct mwl8k_cmd_mac_multicast_adr *cmd;
  1400. int index = 0;
  1401. int rc;
  1402. int size = sizeof(*cmd) + ((mc_count - 1) * IEEE80211_ADDR_LEN);
  1403. cmd = kzalloc(size, GFP_KERNEL);
  1404. if (cmd == NULL)
  1405. return -ENOMEM;
  1406. cmd->header.code = cpu_to_le16(MWL8K_CMD_MAC_MULTICAST_ADR);
  1407. cmd->header.length = cpu_to_le16(size);
  1408. cmd->action = cpu_to_le16(MWL8K_ENABLE_RX_MULTICAST);
  1409. cmd->numaddr = cpu_to_le16(mc_count);
  1410. while ((index < mc_count) && mclist) {
  1411. if (mclist->da_addrlen != IEEE80211_ADDR_LEN) {
  1412. rc = -EINVAL;
  1413. goto mwl8k_cmd_mac_multicast_adr_exit;
  1414. }
  1415. memcpy(cmd->addr[index], mclist->da_addr, IEEE80211_ADDR_LEN);
  1416. index++;
  1417. mclist = mclist->next;
  1418. }
  1419. rc = mwl8k_post_cmd(hw, &cmd->header);
  1420. mwl8k_cmd_mac_multicast_adr_exit:
  1421. kfree(cmd);
  1422. return rc;
  1423. }
  1424. /*
  1425. * CMD_802_11_GET_STAT.
  1426. */
  1427. struct mwl8k_cmd_802_11_get_stat {
  1428. struct mwl8k_cmd_pkt header;
  1429. __le16 action;
  1430. __le32 stats[64];
  1431. } __attribute__((packed));
  1432. #define MWL8K_STAT_ACK_FAILURE 9
  1433. #define MWL8K_STAT_RTS_FAILURE 12
  1434. #define MWL8K_STAT_FCS_ERROR 24
  1435. #define MWL8K_STAT_RTS_SUCCESS 11
  1436. static int mwl8k_cmd_802_11_get_stat(struct ieee80211_hw *hw,
  1437. struct ieee80211_low_level_stats *stats)
  1438. {
  1439. struct mwl8k_cmd_802_11_get_stat *cmd;
  1440. int rc;
  1441. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1442. if (cmd == NULL)
  1443. return -ENOMEM;
  1444. cmd->header.code = cpu_to_le16(MWL8K_CMD_GET_STAT);
  1445. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1446. cmd->action = cpu_to_le16(MWL8K_CMD_GET);
  1447. rc = mwl8k_post_cmd(hw, &cmd->header);
  1448. if (!rc) {
  1449. stats->dot11ACKFailureCount =
  1450. le32_to_cpu(cmd->stats[MWL8K_STAT_ACK_FAILURE]);
  1451. stats->dot11RTSFailureCount =
  1452. le32_to_cpu(cmd->stats[MWL8K_STAT_RTS_FAILURE]);
  1453. stats->dot11FCSErrorCount =
  1454. le32_to_cpu(cmd->stats[MWL8K_STAT_FCS_ERROR]);
  1455. stats->dot11RTSSuccessCount =
  1456. le32_to_cpu(cmd->stats[MWL8K_STAT_RTS_SUCCESS]);
  1457. }
  1458. kfree(cmd);
  1459. return rc;
  1460. }
  1461. /*
  1462. * CMD_802_11_RADIO_CONTROL.
  1463. */
  1464. struct mwl8k_cmd_802_11_radio_control {
  1465. struct mwl8k_cmd_pkt header;
  1466. __le16 action;
  1467. __le16 control;
  1468. __le16 radio_on;
  1469. } __attribute__((packed));
  1470. static int mwl8k_cmd_802_11_radio_control(struct ieee80211_hw *hw, int enable)
  1471. {
  1472. struct mwl8k_priv *priv = hw->priv;
  1473. struct mwl8k_cmd_802_11_radio_control *cmd;
  1474. int rc;
  1475. if (((enable & MWL8K_RADIO_ENABLE) == priv->radio_state) &&
  1476. !(enable & MWL8K_RADIO_FORCE))
  1477. return 0;
  1478. enable &= MWL8K_RADIO_ENABLE;
  1479. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1480. if (cmd == NULL)
  1481. return -ENOMEM;
  1482. cmd->header.code = cpu_to_le16(MWL8K_CMD_RADIO_CONTROL);
  1483. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1484. cmd->action = cpu_to_le16(MWL8K_CMD_SET);
  1485. cmd->control = cpu_to_le16(priv->radio_preamble);
  1486. cmd->radio_on = cpu_to_le16(enable ? 0x0001 : 0x0000);
  1487. rc = mwl8k_post_cmd(hw, &cmd->header);
  1488. kfree(cmd);
  1489. if (!rc)
  1490. priv->radio_state = enable;
  1491. return rc;
  1492. }
  1493. static int
  1494. mwl8k_set_radio_preamble(struct ieee80211_hw *hw, bool short_preamble)
  1495. {
  1496. struct mwl8k_priv *priv;
  1497. if (hw == NULL || hw->priv == NULL)
  1498. return -EINVAL;
  1499. priv = hw->priv;
  1500. priv->radio_preamble = (short_preamble ?
  1501. MWL8K_RADIO_SHORT_PREAMBLE :
  1502. MWL8K_RADIO_LONG_PREAMBLE);
  1503. return mwl8k_cmd_802_11_radio_control(hw,
  1504. MWL8K_RADIO_ENABLE | MWL8K_RADIO_FORCE);
  1505. }
  1506. /*
  1507. * CMD_802_11_RF_TX_POWER.
  1508. */
  1509. #define MWL8K_TX_POWER_LEVEL_TOTAL 8
  1510. struct mwl8k_cmd_802_11_rf_tx_power {
  1511. struct mwl8k_cmd_pkt header;
  1512. __le16 action;
  1513. __le16 support_level;
  1514. __le16 current_level;
  1515. __le16 reserved;
  1516. __le16 power_level_list[MWL8K_TX_POWER_LEVEL_TOTAL];
  1517. } __attribute__((packed));
  1518. static int mwl8k_cmd_802_11_rf_tx_power(struct ieee80211_hw *hw, int dBm)
  1519. {
  1520. struct mwl8k_cmd_802_11_rf_tx_power *cmd;
  1521. int rc;
  1522. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1523. if (cmd == NULL)
  1524. return -ENOMEM;
  1525. cmd->header.code = cpu_to_le16(MWL8K_CMD_RF_TX_POWER);
  1526. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1527. cmd->action = cpu_to_le16(MWL8K_CMD_SET);
  1528. cmd->support_level = cpu_to_le16(dBm);
  1529. rc = mwl8k_post_cmd(hw, &cmd->header);
  1530. kfree(cmd);
  1531. return rc;
  1532. }
  1533. /*
  1534. * CMD_SET_PRE_SCAN.
  1535. */
  1536. struct mwl8k_cmd_set_pre_scan {
  1537. struct mwl8k_cmd_pkt header;
  1538. } __attribute__((packed));
  1539. static int mwl8k_cmd_set_pre_scan(struct ieee80211_hw *hw)
  1540. {
  1541. struct mwl8k_cmd_set_pre_scan *cmd;
  1542. int rc;
  1543. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1544. if (cmd == NULL)
  1545. return -ENOMEM;
  1546. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_PRE_SCAN);
  1547. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1548. rc = mwl8k_post_cmd(hw, &cmd->header);
  1549. kfree(cmd);
  1550. return rc;
  1551. }
  1552. /*
  1553. * CMD_SET_POST_SCAN.
  1554. */
  1555. struct mwl8k_cmd_set_post_scan {
  1556. struct mwl8k_cmd_pkt header;
  1557. __le32 isibss;
  1558. __u8 bssid[IEEE80211_ADDR_LEN];
  1559. } __attribute__((packed));
  1560. static int
  1561. mwl8k_cmd_set_post_scan(struct ieee80211_hw *hw, __u8 mac[IEEE80211_ADDR_LEN])
  1562. {
  1563. struct mwl8k_cmd_set_post_scan *cmd;
  1564. int rc;
  1565. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1566. if (cmd == NULL)
  1567. return -ENOMEM;
  1568. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_POST_SCAN);
  1569. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1570. cmd->isibss = 0;
  1571. memcpy(cmd->bssid, mac, IEEE80211_ADDR_LEN);
  1572. rc = mwl8k_post_cmd(hw, &cmd->header);
  1573. kfree(cmd);
  1574. return rc;
  1575. }
  1576. /*
  1577. * CMD_SET_RF_CHANNEL.
  1578. */
  1579. struct mwl8k_cmd_set_rf_channel {
  1580. struct mwl8k_cmd_pkt header;
  1581. __le16 action;
  1582. __u8 current_channel;
  1583. __le32 channel_flags;
  1584. } __attribute__((packed));
  1585. static int mwl8k_cmd_set_rf_channel(struct ieee80211_hw *hw,
  1586. struct ieee80211_channel *channel)
  1587. {
  1588. struct mwl8k_cmd_set_rf_channel *cmd;
  1589. int rc;
  1590. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1591. if (cmd == NULL)
  1592. return -ENOMEM;
  1593. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_RF_CHANNEL);
  1594. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1595. cmd->action = cpu_to_le16(MWL8K_CMD_SET);
  1596. cmd->current_channel = channel->hw_value;
  1597. if (channel->band == IEEE80211_BAND_2GHZ)
  1598. cmd->channel_flags = cpu_to_le32(0x00000081);
  1599. else
  1600. cmd->channel_flags = cpu_to_le32(0x00000000);
  1601. rc = mwl8k_post_cmd(hw, &cmd->header);
  1602. kfree(cmd);
  1603. return rc;
  1604. }
  1605. /*
  1606. * CMD_SET_SLOT.
  1607. */
  1608. struct mwl8k_cmd_set_slot {
  1609. struct mwl8k_cmd_pkt header;
  1610. __le16 action;
  1611. __u8 short_slot;
  1612. } __attribute__((packed));
  1613. static int mwl8k_cmd_set_slot(struct ieee80211_hw *hw, int slot_time)
  1614. {
  1615. struct mwl8k_cmd_set_slot *cmd;
  1616. int rc;
  1617. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1618. if (cmd == NULL)
  1619. return -ENOMEM;
  1620. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_SLOT);
  1621. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1622. cmd->action = cpu_to_le16(MWL8K_CMD_SET);
  1623. cmd->short_slot = slot_time == MWL8K_SHORT_SLOTTIME ? 1 : 0;
  1624. rc = mwl8k_post_cmd(hw, &cmd->header);
  1625. kfree(cmd);
  1626. return rc;
  1627. }
  1628. /*
  1629. * CMD_MIMO_CONFIG.
  1630. */
  1631. struct mwl8k_cmd_mimo_config {
  1632. struct mwl8k_cmd_pkt header;
  1633. __le32 action;
  1634. __u8 rx_antenna_map;
  1635. __u8 tx_antenna_map;
  1636. } __attribute__((packed));
  1637. static int mwl8k_cmd_mimo_config(struct ieee80211_hw *hw, __u8 rx, __u8 tx)
  1638. {
  1639. struct mwl8k_cmd_mimo_config *cmd;
  1640. int rc;
  1641. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1642. if (cmd == NULL)
  1643. return -ENOMEM;
  1644. cmd->header.code = cpu_to_le16(MWL8K_CMD_MIMO_CONFIG);
  1645. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1646. cmd->action = cpu_to_le32((u32)MWL8K_CMD_SET);
  1647. cmd->rx_antenna_map = rx;
  1648. cmd->tx_antenna_map = tx;
  1649. rc = mwl8k_post_cmd(hw, &cmd->header);
  1650. kfree(cmd);
  1651. return rc;
  1652. }
  1653. /*
  1654. * CMD_ENABLE_SNIFFER.
  1655. */
  1656. struct mwl8k_cmd_enable_sniffer {
  1657. struct mwl8k_cmd_pkt header;
  1658. __le32 action;
  1659. } __attribute__((packed));
  1660. static int mwl8k_enable_sniffer(struct ieee80211_hw *hw, bool enable)
  1661. {
  1662. struct mwl8k_cmd_enable_sniffer *cmd;
  1663. int rc;
  1664. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1665. if (cmd == NULL)
  1666. return -ENOMEM;
  1667. cmd->header.code = cpu_to_le16(MWL8K_CMD_ENABLE_SNIFFER);
  1668. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1669. cmd->action = enable ? cpu_to_le32((u32)MWL8K_CMD_SET) : 0;
  1670. rc = mwl8k_post_cmd(hw, &cmd->header);
  1671. kfree(cmd);
  1672. return rc;
  1673. }
  1674. /*
  1675. * CMD_SET_RATE_ADAPT_MODE.
  1676. */
  1677. struct mwl8k_cmd_set_rate_adapt_mode {
  1678. struct mwl8k_cmd_pkt header;
  1679. __le16 action;
  1680. __le16 mode;
  1681. } __attribute__((packed));
  1682. static int mwl8k_cmd_setrateadaptmode(struct ieee80211_hw *hw, __u16 mode)
  1683. {
  1684. struct mwl8k_cmd_set_rate_adapt_mode *cmd;
  1685. int rc;
  1686. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1687. if (cmd == NULL)
  1688. return -ENOMEM;
  1689. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_RATEADAPT_MODE);
  1690. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1691. cmd->action = cpu_to_le16(MWL8K_CMD_SET);
  1692. cmd->mode = cpu_to_le16(mode);
  1693. rc = mwl8k_post_cmd(hw, &cmd->header);
  1694. kfree(cmd);
  1695. return rc;
  1696. }
  1697. /*
  1698. * CMD_SET_WMM_MODE.
  1699. */
  1700. struct mwl8k_cmd_set_wmm {
  1701. struct mwl8k_cmd_pkt header;
  1702. __le16 action;
  1703. } __attribute__((packed));
  1704. static int mwl8k_set_wmm(struct ieee80211_hw *hw, bool enable)
  1705. {
  1706. struct mwl8k_priv *priv = hw->priv;
  1707. struct mwl8k_cmd_set_wmm *cmd;
  1708. int rc;
  1709. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1710. if (cmd == NULL)
  1711. return -ENOMEM;
  1712. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_WMM_MODE);
  1713. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1714. cmd->action = enable ? cpu_to_le16(MWL8K_CMD_SET) : 0;
  1715. rc = mwl8k_post_cmd(hw, &cmd->header);
  1716. kfree(cmd);
  1717. if (!rc)
  1718. priv->wmm_mode = enable;
  1719. return rc;
  1720. }
  1721. /*
  1722. * CMD_SET_RTS_THRESHOLD.
  1723. */
  1724. struct mwl8k_cmd_rts_threshold {
  1725. struct mwl8k_cmd_pkt header;
  1726. __le16 action;
  1727. __le16 threshold;
  1728. } __attribute__((packed));
  1729. static int mwl8k_rts_threshold(struct ieee80211_hw *hw,
  1730. u16 action, u16 *threshold)
  1731. {
  1732. struct mwl8k_cmd_rts_threshold *cmd;
  1733. int rc;
  1734. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1735. if (cmd == NULL)
  1736. return -ENOMEM;
  1737. cmd->header.code = cpu_to_le16(MWL8K_CMD_RTS_THRESHOLD);
  1738. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1739. cmd->action = cpu_to_le16(action);
  1740. cmd->threshold = cpu_to_le16(*threshold);
  1741. rc = mwl8k_post_cmd(hw, &cmd->header);
  1742. kfree(cmd);
  1743. return rc;
  1744. }
  1745. /*
  1746. * CMD_SET_EDCA_PARAMS.
  1747. */
  1748. struct mwl8k_cmd_set_edca_params {
  1749. struct mwl8k_cmd_pkt header;
  1750. /* See MWL8K_SET_EDCA_XXX below */
  1751. __le16 action;
  1752. /* TX opportunity in units of 32 us */
  1753. __le16 txop;
  1754. /* Log exponent of max contention period: 0...15*/
  1755. __u8 log_cw_max;
  1756. /* Log exponent of min contention period: 0...15 */
  1757. __u8 log_cw_min;
  1758. /* Adaptive interframe spacing in units of 32us */
  1759. __u8 aifs;
  1760. /* TX queue to configure */
  1761. __u8 txq;
  1762. } __attribute__((packed));
  1763. #define MWL8K_GET_EDCA_ALL 0
  1764. #define MWL8K_SET_EDCA_CW 0x01
  1765. #define MWL8K_SET_EDCA_TXOP 0x02
  1766. #define MWL8K_SET_EDCA_AIFS 0x04
  1767. #define MWL8K_SET_EDCA_ALL (MWL8K_SET_EDCA_CW | \
  1768. MWL8K_SET_EDCA_TXOP | \
  1769. MWL8K_SET_EDCA_AIFS)
  1770. static int
  1771. mwl8k_set_edca_params(struct ieee80211_hw *hw, __u8 qnum,
  1772. __u16 cw_min, __u16 cw_max,
  1773. __u8 aifs, __u16 txop)
  1774. {
  1775. struct mwl8k_cmd_set_edca_params *cmd;
  1776. u32 log_cw_min, log_cw_max;
  1777. int rc;
  1778. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1779. if (cmd == NULL)
  1780. return -ENOMEM;
  1781. log_cw_min = ilog2(cw_min+1);
  1782. log_cw_max = ilog2(cw_max+1);
  1783. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_EDCA_PARAMS);
  1784. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1785. cmd->action = cpu_to_le16(MWL8K_SET_EDCA_ALL);
  1786. cmd->txop = cpu_to_le16(txop);
  1787. cmd->log_cw_max = (u8)log_cw_max;
  1788. cmd->log_cw_min = (u8)log_cw_min;
  1789. cmd->aifs = aifs;
  1790. cmd->txq = qnum;
  1791. rc = mwl8k_post_cmd(hw, &cmd->header);
  1792. kfree(cmd);
  1793. return rc;
  1794. }
  1795. /*
  1796. * CMD_FINALIZE_JOIN.
  1797. */
  1798. /* FJ beacon buffer size is compiled into the firmware. */
  1799. #define MWL8K_FJ_BEACON_MAXLEN 128
  1800. struct mwl8k_cmd_finalize_join {
  1801. struct mwl8k_cmd_pkt header;
  1802. __le32 sleep_interval; /* Number of beacon periods to sleep */
  1803. __u8 beacon_data[MWL8K_FJ_BEACON_MAXLEN];
  1804. } __attribute__((packed));
  1805. static int mwl8k_finalize_join(struct ieee80211_hw *hw, void *frame,
  1806. __u16 framelen, __u16 dtim)
  1807. {
  1808. struct mwl8k_cmd_finalize_join *cmd;
  1809. struct ieee80211_mgmt *payload = frame;
  1810. u16 hdrlen;
  1811. u32 payload_len;
  1812. int rc;
  1813. if (frame == NULL)
  1814. return -EINVAL;
  1815. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1816. if (cmd == NULL)
  1817. return -ENOMEM;
  1818. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_FINALIZE_JOIN);
  1819. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1820. if (dtim)
  1821. cmd->sleep_interval = cpu_to_le32(dtim);
  1822. else
  1823. cmd->sleep_interval = cpu_to_le32(1);
  1824. hdrlen = ieee80211_hdrlen(payload->frame_control);
  1825. payload_len = framelen > hdrlen ? framelen - hdrlen : 0;
  1826. /* XXX TBD Might just have to abort and return an error */
  1827. if (payload_len > MWL8K_FJ_BEACON_MAXLEN)
  1828. printk(KERN_ERR "%s(): WARNING: Incomplete beacon "
  1829. "sent to firmware. Sz=%u MAX=%u\n", __func__,
  1830. payload_len, MWL8K_FJ_BEACON_MAXLEN);
  1831. payload_len = payload_len > MWL8K_FJ_BEACON_MAXLEN ?
  1832. MWL8K_FJ_BEACON_MAXLEN : payload_len;
  1833. if (payload && payload_len)
  1834. memcpy(cmd->beacon_data, &payload->u.beacon, payload_len);
  1835. rc = mwl8k_post_cmd(hw, &cmd->header);
  1836. kfree(cmd);
  1837. return rc;
  1838. }
  1839. /*
  1840. * CMD_UPDATE_STADB.
  1841. */
  1842. struct mwl8k_cmd_update_sta_db {
  1843. struct mwl8k_cmd_pkt header;
  1844. /* See STADB_ACTION_TYPE */
  1845. __le32 action;
  1846. /* Peer MAC address */
  1847. __u8 peer_addr[IEEE80211_ADDR_LEN];
  1848. __le32 reserved;
  1849. /* Peer info - valid during add/update. */
  1850. struct peer_capability_info peer_info;
  1851. } __attribute__((packed));
  1852. static int mwl8k_cmd_update_sta_db(struct ieee80211_hw *hw,
  1853. struct ieee80211_vif *vif, __u32 action)
  1854. {
  1855. struct mwl8k_vif *mv_vif = MWL8K_VIF(vif);
  1856. struct ieee80211_bss_conf *info = &mv_vif->bss_info;
  1857. struct mwl8k_cmd_update_sta_db *cmd;
  1858. struct peer_capability_info *peer_info;
  1859. struct ieee80211_rate *bitrates = mv_vif->legacy_rates;
  1860. DECLARE_MAC_BUF(mac);
  1861. int rc;
  1862. __u8 count, *rates;
  1863. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1864. if (cmd == NULL)
  1865. return -ENOMEM;
  1866. cmd->header.code = cpu_to_le16(MWL8K_CMD_UPDATE_STADB);
  1867. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1868. cmd->action = cpu_to_le32(action);
  1869. peer_info = &cmd->peer_info;
  1870. memcpy(cmd->peer_addr, mv_vif->bssid, IEEE80211_ADDR_LEN);
  1871. switch (action) {
  1872. case MWL8K_STA_DB_ADD_ENTRY:
  1873. case MWL8K_STA_DB_MODIFY_ENTRY:
  1874. /* Build peer_info block */
  1875. peer_info->peer_type = MWL8K_PEER_TYPE_ACCESSPOINT;
  1876. peer_info->basic_caps = cpu_to_le16(info->assoc_capability);
  1877. peer_info->interop = 1;
  1878. peer_info->amsdu_enabled = 0;
  1879. rates = peer_info->legacy_rates;
  1880. for (count = 0 ; count < mv_vif->legacy_nrates; count++)
  1881. rates[count] = bitrates[count].hw_value;
  1882. rc = mwl8k_post_cmd(hw, &cmd->header);
  1883. if (rc == 0)
  1884. mv_vif->peer_id = peer_info->station_id;
  1885. break;
  1886. case MWL8K_STA_DB_DEL_ENTRY:
  1887. case MWL8K_STA_DB_FLUSH:
  1888. default:
  1889. rc = mwl8k_post_cmd(hw, &cmd->header);
  1890. if (rc == 0)
  1891. mv_vif->peer_id = 0;
  1892. break;
  1893. }
  1894. kfree(cmd);
  1895. return rc;
  1896. }
  1897. /*
  1898. * CMD_SET_AID.
  1899. */
  1900. #define IEEE80211_OPMODE_DISABLED 0x00
  1901. #define IEEE80211_OPMODE_NON_MEMBER_PROT_MODE 0x01
  1902. #define IEEE80211_OPMODE_ONE_20MHZ_STA_PROT_MODE 0x02
  1903. #define IEEE80211_OPMODE_HTMIXED_PROT_MODE 0x03
  1904. #define MWL8K_RATE_INDEX_MAX_ARRAY 14
  1905. #define MWL8K_FRAME_PROT_DISABLED 0x00
  1906. #define MWL8K_FRAME_PROT_11G 0x07
  1907. #define MWL8K_FRAME_PROT_11N_HT_40MHZ_ONLY 0x02
  1908. #define MWL8K_FRAME_PROT_11N_HT_ALL 0x06
  1909. #define MWL8K_FRAME_PROT_MASK 0x07
  1910. struct mwl8k_cmd_update_set_aid {
  1911. struct mwl8k_cmd_pkt header;
  1912. __le16 aid;
  1913. /* AP's MAC address (BSSID) */
  1914. __u8 bssid[IEEE80211_ADDR_LEN];
  1915. __le16 protection_mode;
  1916. __u8 supp_rates[MWL8K_RATE_INDEX_MAX_ARRAY];
  1917. } __attribute__((packed));
  1918. static int mwl8k_cmd_set_aid(struct ieee80211_hw *hw,
  1919. struct ieee80211_vif *vif)
  1920. {
  1921. struct mwl8k_vif *mv_vif = MWL8K_VIF(vif);
  1922. struct ieee80211_bss_conf *info = &mv_vif->bss_info;
  1923. struct mwl8k_cmd_update_set_aid *cmd;
  1924. struct ieee80211_rate *bitrates = mv_vif->legacy_rates;
  1925. int count;
  1926. u16 prot_mode;
  1927. int rc;
  1928. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1929. if (cmd == NULL)
  1930. return -ENOMEM;
  1931. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_AID);
  1932. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1933. cmd->aid = cpu_to_le16(info->aid);
  1934. memcpy(cmd->bssid, mv_vif->bssid, IEEE80211_ADDR_LEN);
  1935. prot_mode = MWL8K_FRAME_PROT_DISABLED;
  1936. if (info->use_cts_prot) {
  1937. prot_mode = MWL8K_FRAME_PROT_11G;
  1938. } else {
  1939. switch (info->ht_operation_mode &
  1940. IEEE80211_HT_OP_MODE_PROTECTION) {
  1941. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1942. prot_mode = MWL8K_FRAME_PROT_11N_HT_40MHZ_ONLY;
  1943. break;
  1944. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1945. prot_mode = MWL8K_FRAME_PROT_11N_HT_ALL;
  1946. break;
  1947. default:
  1948. prot_mode = MWL8K_FRAME_PROT_DISABLED;
  1949. break;
  1950. }
  1951. }
  1952. cmd->protection_mode = cpu_to_le16(prot_mode);
  1953. for (count = 0; count < mv_vif->legacy_nrates; count++)
  1954. cmd->supp_rates[count] = bitrates[count].hw_value;
  1955. rc = mwl8k_post_cmd(hw, &cmd->header);
  1956. kfree(cmd);
  1957. return rc;
  1958. }
  1959. /*
  1960. * CMD_SET_RATE.
  1961. */
  1962. struct mwl8k_cmd_update_rateset {
  1963. struct mwl8k_cmd_pkt header;
  1964. __u8 legacy_rates[MWL8K_RATE_INDEX_MAX_ARRAY];
  1965. /* Bitmap for supported MCS codes. */
  1966. __u8 mcs_set[MWL8K_IEEE_LEGACY_DATA_RATES];
  1967. __u8 reserved[MWL8K_IEEE_LEGACY_DATA_RATES];
  1968. } __attribute__((packed));
  1969. static int mwl8k_update_rateset(struct ieee80211_hw *hw,
  1970. struct ieee80211_vif *vif)
  1971. {
  1972. struct mwl8k_vif *mv_vif = MWL8K_VIF(vif);
  1973. struct mwl8k_cmd_update_rateset *cmd;
  1974. struct ieee80211_rate *bitrates = mv_vif->legacy_rates;
  1975. int count;
  1976. int rc;
  1977. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  1978. if (cmd == NULL)
  1979. return -ENOMEM;
  1980. cmd->header.code = cpu_to_le16(MWL8K_CMD_SET_RATE);
  1981. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  1982. for (count = 0; count < mv_vif->legacy_nrates; count++)
  1983. cmd->legacy_rates[count] = bitrates[count].hw_value;
  1984. rc = mwl8k_post_cmd(hw, &cmd->header);
  1985. kfree(cmd);
  1986. return rc;
  1987. }
  1988. /*
  1989. * CMD_USE_FIXED_RATE.
  1990. */
  1991. #define MWL8K_RATE_TABLE_SIZE 8
  1992. #define MWL8K_UCAST_RATE 0
  1993. #define MWL8K_MCAST_RATE 1
  1994. #define MWL8K_BCAST_RATE 2
  1995. #define MWL8K_USE_FIXED_RATE 0x0001
  1996. #define MWL8K_USE_AUTO_RATE 0x0002
  1997. struct mwl8k_rate_entry {
  1998. /* Set to 1 if HT rate, 0 if legacy. */
  1999. __le32 is_ht_rate;
  2000. /* Set to 1 to use retry_count field. */
  2001. __le32 enable_retry;
  2002. /* Specified legacy rate or MCS. */
  2003. __le32 rate;
  2004. /* Number of allowed retries. */
  2005. __le32 retry_count;
  2006. } __attribute__((packed));
  2007. struct mwl8k_rate_table {
  2008. /* 1 to allow specified rate and below */
  2009. __le32 allow_rate_drop;
  2010. __le32 num_rates;
  2011. struct mwl8k_rate_entry rate_entry[MWL8K_RATE_TABLE_SIZE];
  2012. } __attribute__((packed));
  2013. struct mwl8k_cmd_use_fixed_rate {
  2014. struct mwl8k_cmd_pkt header;
  2015. __le32 action;
  2016. struct mwl8k_rate_table rate_table;
  2017. /* Unicast, Broadcast or Multicast */
  2018. __le32 rate_type;
  2019. __le32 reserved1;
  2020. __le32 reserved2;
  2021. } __attribute__((packed));
  2022. static int mwl8k_cmd_use_fixed_rate(struct ieee80211_hw *hw,
  2023. u32 action, u32 rate_type, struct mwl8k_rate_table *rate_table)
  2024. {
  2025. struct mwl8k_cmd_use_fixed_rate *cmd;
  2026. int count;
  2027. int rc;
  2028. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  2029. if (cmd == NULL)
  2030. return -ENOMEM;
  2031. cmd->header.code = cpu_to_le16(MWL8K_CMD_USE_FIXED_RATE);
  2032. cmd->header.length = cpu_to_le16(sizeof(*cmd));
  2033. cmd->action = cpu_to_le32(action);
  2034. cmd->rate_type = cpu_to_le32(rate_type);
  2035. if (rate_table != NULL) {
  2036. /* Copy over each field manually so
  2037. * that bitflipping can be done
  2038. */
  2039. cmd->rate_table.allow_rate_drop =
  2040. cpu_to_le32(rate_table->allow_rate_drop);
  2041. cmd->rate_table.num_rates =
  2042. cpu_to_le32(rate_table->num_rates);
  2043. for (count = 0; count < rate_table->num_rates; count++) {
  2044. struct mwl8k_rate_entry *dst =
  2045. &cmd->rate_table.rate_entry[count];
  2046. struct mwl8k_rate_entry *src =
  2047. &rate_table->rate_entry[count];
  2048. dst->is_ht_rate = cpu_to_le32(src->is_ht_rate);
  2049. dst->enable_retry = cpu_to_le32(src->enable_retry);
  2050. dst->rate = cpu_to_le32(src->rate);
  2051. dst->retry_count = cpu_to_le32(src->retry_count);
  2052. }
  2053. }
  2054. rc = mwl8k_post_cmd(hw, &cmd->header);
  2055. kfree(cmd);
  2056. return rc;
  2057. }
  2058. /*
  2059. * Interrupt handling.
  2060. */
  2061. static irqreturn_t mwl8k_interrupt(int irq, void *dev_id)
  2062. {
  2063. struct ieee80211_hw *hw = dev_id;
  2064. struct mwl8k_priv *priv = hw->priv;
  2065. u32 status;
  2066. status = ioread32(priv->regs + MWL8K_HIU_A2H_INTERRUPT_STATUS);
  2067. iowrite32(~status, priv->regs + MWL8K_HIU_A2H_INTERRUPT_STATUS);
  2068. status &= priv->int_mask;
  2069. if (!status)
  2070. return IRQ_NONE;
  2071. if (status & MWL8K_A2H_INT_TX_DONE)
  2072. tasklet_schedule(&priv->tx_reclaim_task);
  2073. if (status & MWL8K_A2H_INT_RX_READY) {
  2074. while (rxq_process(hw, 0, 1))
  2075. rxq_refill(hw, 0, 1);
  2076. }
  2077. if (status & MWL8K_A2H_INT_OPC_DONE) {
  2078. if (priv->hostcmd_wait != NULL) {
  2079. complete(priv->hostcmd_wait);
  2080. priv->hostcmd_wait = NULL;
  2081. }
  2082. }
  2083. if (status & MWL8K_A2H_INT_QUEUE_EMPTY) {
  2084. if (!priv->inconfig &&
  2085. priv->radio_state &&
  2086. mwl8k_txq_busy(priv))
  2087. mwl8k_tx_start(priv);
  2088. }
  2089. return IRQ_HANDLED;
  2090. }
  2091. /*
  2092. * Core driver operations.
  2093. */
  2094. static int mwl8k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2095. {
  2096. struct mwl8k_priv *priv = hw->priv;
  2097. int index = skb_get_queue_mapping(skb);
  2098. int rc;
  2099. if (priv->current_channel == NULL) {
  2100. printk(KERN_DEBUG "%s: dropped TX frame since radio "
  2101. "disabled\n", priv->name);
  2102. dev_kfree_skb(skb);
  2103. return NETDEV_TX_OK;
  2104. }
  2105. rc = mwl8k_txq_xmit(hw, index, skb);
  2106. return rc;
  2107. }
  2108. struct mwl8k_work_struct {
  2109. /* Initialized by mwl8k_queue_work(). */
  2110. struct work_struct wt;
  2111. /* Required field passed in to mwl8k_queue_work(). */
  2112. struct ieee80211_hw *hw;
  2113. /* Required field passed in to mwl8k_queue_work(). */
  2114. int (*wfunc)(struct work_struct *w);
  2115. /* Initialized by mwl8k_queue_work(). */
  2116. struct completion *cmd_wait;
  2117. /* Result code. */
  2118. int rc;
  2119. /*
  2120. * Optional field. Refer to explanation of MWL8K_WQ_XXX_XXX
  2121. * flags for explanation. Defaults to MWL8K_WQ_DEFAULT_OPTIONS.
  2122. */
  2123. u32 options;
  2124. /* Optional field. Defaults to MWL8K_CONFIG_TIMEOUT_MS. */
  2125. unsigned long timeout_ms;
  2126. /* Optional field. Defaults to MWL8K_WQ_TXWAIT_ATTEMPTS. */
  2127. u32 txwait_attempts;
  2128. /* Optional field. Defaults to MWL8K_TXWAIT_MS. */
  2129. u32 tx_timeout_ms;
  2130. u32 step;
  2131. };
  2132. /* Flags controlling behavior of config queue requests */
  2133. /* Caller spins while waiting for completion. */
  2134. #define MWL8K_WQ_SPIN 0x00000001
  2135. /* Wait for TX queues to empty before proceeding with configuration. */
  2136. #define MWL8K_WQ_TX_WAIT_EMPTY 0x00000002
  2137. /* Queue request and return immediately. */
  2138. #define MWL8K_WQ_POST_REQUEST 0x00000004
  2139. /*
  2140. * Caller sleeps and waits for task complete notification.
  2141. * Do not use in atomic context.
  2142. */
  2143. #define MWL8K_WQ_SLEEP 0x00000008
  2144. /* Free work struct when task is done. */
  2145. #define MWL8K_WQ_FREE_WORKSTRUCT 0x00000010
  2146. /*
  2147. * Config request is queued and returns to caller imediately. Use
  2148. * this in atomic context. Work struct is freed by mwl8k_queue_work()
  2149. * when this flag is set.
  2150. */
  2151. #define MWL8K_WQ_QUEUE_ONLY (MWL8K_WQ_POST_REQUEST | \
  2152. MWL8K_WQ_FREE_WORKSTRUCT)
  2153. /* Default work queue behavior is to sleep and wait for tx completion. */
  2154. #define MWL8K_WQ_DEFAULT_OPTIONS (MWL8K_WQ_SLEEP | MWL8K_WQ_TX_WAIT_EMPTY)
  2155. /*
  2156. * Default config request timeout. Add adjustments to make sure the
  2157. * config thread waits long enough for both tx wait and cmd wait before
  2158. * timing out.
  2159. */
  2160. /* Time to wait for all TXQs to drain. TX Doorbell is pressed each time. */
  2161. #define MWL8K_TXWAIT_TIMEOUT_MS 1000
  2162. /* Default number of TX wait attempts. */
  2163. #define MWL8K_WQ_TXWAIT_ATTEMPTS 4
  2164. /* Total time to wait for TXQ to drain. */
  2165. #define MWL8K_TXWAIT_MS (MWL8K_TXWAIT_TIMEOUT_MS * \
  2166. MWL8K_WQ_TXWAIT_ATTEMPTS)
  2167. /* Scheduling slop. */
  2168. #define MWL8K_OS_SCHEDULE_OVERHEAD_MS 200
  2169. #define MWL8K_CONFIG_TIMEOUT_MS (MWL8K_CMD_TIMEOUT_MS + \
  2170. MWL8K_TXWAIT_MS + \
  2171. MWL8K_OS_SCHEDULE_OVERHEAD_MS)
  2172. static void mwl8k_config_thread(struct work_struct *wt)
  2173. {
  2174. struct mwl8k_work_struct *worker = (struct mwl8k_work_struct *)wt;
  2175. struct ieee80211_hw *hw = worker->hw;
  2176. struct mwl8k_priv *priv = hw->priv;
  2177. int rc = 0;
  2178. spin_lock_irq(&priv->tx_lock);
  2179. priv->inconfig = true;
  2180. spin_unlock_irq(&priv->tx_lock);
  2181. ieee80211_stop_queues(hw);
  2182. /*
  2183. * Wait for host queues to drain before doing PHY
  2184. * reconfiguration. This avoids interrupting any in-flight
  2185. * DMA transfers to the hardware.
  2186. */
  2187. if (worker->options & MWL8K_WQ_TX_WAIT_EMPTY) {
  2188. u32 timeout;
  2189. u32 time_remaining;
  2190. u32 iter;
  2191. u32 tx_wait_attempts = worker->txwait_attempts;
  2192. time_remaining = worker->tx_timeout_ms;
  2193. if (!tx_wait_attempts)
  2194. tx_wait_attempts = 1;
  2195. timeout = worker->tx_timeout_ms/tx_wait_attempts;
  2196. if (!timeout)
  2197. timeout = 1;
  2198. iter = tx_wait_attempts;
  2199. do {
  2200. int wait_time;
  2201. if (time_remaining > timeout) {
  2202. time_remaining -= timeout;
  2203. wait_time = timeout;
  2204. } else
  2205. wait_time = time_remaining;
  2206. if (!wait_time)
  2207. wait_time = 1;
  2208. rc = mwl8k_tx_wait_empty(hw, wait_time);
  2209. if (rc)
  2210. printk(KERN_ERR "%s() txwait timeout=%ums "
  2211. "Retry:%u/%u\n", __func__, timeout,
  2212. tx_wait_attempts - iter + 1,
  2213. tx_wait_attempts);
  2214. } while (rc && --iter);
  2215. rc = iter ? 0 : -ETIMEDOUT;
  2216. }
  2217. if (!rc)
  2218. rc = worker->wfunc(wt);
  2219. spin_lock_irq(&priv->tx_lock);
  2220. priv->inconfig = false;
  2221. if (priv->pending_tx_pkts && priv->radio_state)
  2222. mwl8k_tx_start(priv);
  2223. spin_unlock_irq(&priv->tx_lock);
  2224. ieee80211_wake_queues(hw);
  2225. worker->rc = rc;
  2226. if (worker->options & MWL8K_WQ_SLEEP)
  2227. complete(worker->cmd_wait);
  2228. if (worker->options & MWL8K_WQ_FREE_WORKSTRUCT)
  2229. kfree(wt);
  2230. }
  2231. static int mwl8k_queue_work(struct ieee80211_hw *hw,
  2232. struct mwl8k_work_struct *worker,
  2233. struct workqueue_struct *wqueue,
  2234. int (*wfunc)(struct work_struct *w))
  2235. {
  2236. unsigned long timeout = 0;
  2237. int rc = 0;
  2238. DECLARE_COMPLETION_ONSTACK(cmd_wait);
  2239. if (!worker->timeout_ms)
  2240. worker->timeout_ms = MWL8K_CONFIG_TIMEOUT_MS;
  2241. if (!worker->options)
  2242. worker->options = MWL8K_WQ_DEFAULT_OPTIONS;
  2243. if (!worker->txwait_attempts)
  2244. worker->txwait_attempts = MWL8K_WQ_TXWAIT_ATTEMPTS;
  2245. if (!worker->tx_timeout_ms)
  2246. worker->tx_timeout_ms = MWL8K_TXWAIT_MS;
  2247. worker->hw = hw;
  2248. worker->cmd_wait = &cmd_wait;
  2249. worker->rc = 1;
  2250. worker->wfunc = wfunc;
  2251. INIT_WORK(&worker->wt, mwl8k_config_thread);
  2252. queue_work(wqueue, &worker->wt);
  2253. if (worker->options & MWL8K_WQ_POST_REQUEST) {
  2254. rc = 0;
  2255. } else {
  2256. if (worker->options & MWL8K_WQ_SPIN) {
  2257. timeout = worker->timeout_ms;
  2258. while (timeout && (worker->rc > 0)) {
  2259. mdelay(1);
  2260. timeout--;
  2261. }
  2262. } else if (worker->options & MWL8K_WQ_SLEEP)
  2263. timeout = wait_for_completion_timeout(&cmd_wait,
  2264. msecs_to_jiffies(worker->timeout_ms));
  2265. if (timeout)
  2266. rc = worker->rc;
  2267. else {
  2268. cancel_work_sync(&worker->wt);
  2269. rc = -ETIMEDOUT;
  2270. }
  2271. }
  2272. return rc;
  2273. }
  2274. struct mwl8k_start_worker {
  2275. struct mwl8k_work_struct header;
  2276. };
  2277. static int mwl8k_start_wt(struct work_struct *wt)
  2278. {
  2279. struct mwl8k_start_worker *worker = (struct mwl8k_start_worker *)wt;
  2280. struct ieee80211_hw *hw = worker->header.hw;
  2281. struct mwl8k_priv *priv = hw->priv;
  2282. int rc = 0;
  2283. if (priv->vif != NULL) {
  2284. rc = -EIO;
  2285. goto mwl8k_start_exit;
  2286. }
  2287. /* Turn on radio */
  2288. if (mwl8k_cmd_802_11_radio_control(hw, MWL8K_RADIO_ENABLE)) {
  2289. rc = -EIO;
  2290. goto mwl8k_start_exit;
  2291. }
  2292. /* Purge TX/RX HW queues */
  2293. if (mwl8k_cmd_set_pre_scan(hw)) {
  2294. rc = -EIO;
  2295. goto mwl8k_start_exit;
  2296. }
  2297. if (mwl8k_cmd_set_post_scan(hw, "\x00\x00\x00\x00\x00\x00")) {
  2298. rc = -EIO;
  2299. goto mwl8k_start_exit;
  2300. }
  2301. /* Enable firmware rate adaptation */
  2302. if (mwl8k_cmd_setrateadaptmode(hw, 0)) {
  2303. rc = -EIO;
  2304. goto mwl8k_start_exit;
  2305. }
  2306. /* Disable WMM. WMM gets enabled when stack sends WMM parms */
  2307. if (mwl8k_set_wmm(hw, MWL8K_WMM_DISABLE)) {
  2308. rc = -EIO;
  2309. goto mwl8k_start_exit;
  2310. }
  2311. /* Disable sniffer mode */
  2312. if (mwl8k_enable_sniffer(hw, 0))
  2313. rc = -EIO;
  2314. mwl8k_start_exit:
  2315. return rc;
  2316. }
  2317. static int mwl8k_start(struct ieee80211_hw *hw)
  2318. {
  2319. struct mwl8k_start_worker *worker;
  2320. struct mwl8k_priv *priv = hw->priv;
  2321. int rc;
  2322. /* Enable tx reclaim tasklet */
  2323. tasklet_enable(&priv->tx_reclaim_task);
  2324. rc = request_irq(priv->pdev->irq, &mwl8k_interrupt,
  2325. IRQF_SHARED, MWL8K_NAME, hw);
  2326. if (rc) {
  2327. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  2328. priv->name);
  2329. rc = -EIO;
  2330. goto mwl8k_start_disable_tasklet;
  2331. }
  2332. /* Enable interrupts */
  2333. iowrite32(priv->int_mask, priv->regs + MWL8K_HIU_A2H_INTERRUPT_MASK);
  2334. worker = kzalloc(sizeof(*worker), GFP_KERNEL);
  2335. if (worker == NULL) {
  2336. rc = -ENOMEM;
  2337. goto mwl8k_start_disable_irq;
  2338. }
  2339. rc = mwl8k_queue_work(hw, &worker->header,
  2340. priv->config_wq, mwl8k_start_wt);
  2341. kfree(worker);
  2342. if (!rc)
  2343. return rc;
  2344. if (rc == -ETIMEDOUT)
  2345. printk(KERN_ERR "%s() timed out\n", __func__);
  2346. rc = -EIO;
  2347. mwl8k_start_disable_irq:
  2348. spin_lock_irq(&priv->tx_lock);
  2349. iowrite32(0, priv->regs + MWL8K_HIU_A2H_INTERRUPT_MASK);
  2350. spin_unlock_irq(&priv->tx_lock);
  2351. free_irq(priv->pdev->irq, hw);
  2352. mwl8k_start_disable_tasklet:
  2353. tasklet_disable(&priv->tx_reclaim_task);
  2354. return rc;
  2355. }
  2356. struct mwl8k_stop_worker {
  2357. struct mwl8k_work_struct header;
  2358. };
  2359. static int mwl8k_stop_wt(struct work_struct *wt)
  2360. {
  2361. struct mwl8k_stop_worker *worker = (struct mwl8k_stop_worker *)wt;
  2362. struct ieee80211_hw *hw = worker->header.hw;
  2363. int rc;
  2364. rc = mwl8k_cmd_802_11_radio_control(hw, MWL8K_RADIO_DISABLE);
  2365. return rc;
  2366. }
  2367. static void mwl8k_stop(struct ieee80211_hw *hw)
  2368. {
  2369. int rc;
  2370. struct mwl8k_stop_worker *worker;
  2371. struct mwl8k_priv *priv = hw->priv;
  2372. int i;
  2373. if (priv->vif != NULL)
  2374. return;
  2375. ieee80211_stop_queues(hw);
  2376. worker = kzalloc(sizeof(*worker), GFP_KERNEL);
  2377. if (worker == NULL)
  2378. return;
  2379. rc = mwl8k_queue_work(hw, &worker->header,
  2380. priv->config_wq, mwl8k_stop_wt);
  2381. kfree(worker);
  2382. if (rc == -ETIMEDOUT)
  2383. printk(KERN_ERR "%s() timed out\n", __func__);
  2384. /* Disable interrupts */
  2385. spin_lock_irq(&priv->tx_lock);
  2386. iowrite32(0, priv->regs + MWL8K_HIU_A2H_INTERRUPT_MASK);
  2387. spin_unlock_irq(&priv->tx_lock);
  2388. free_irq(priv->pdev->irq, hw);
  2389. /* Stop finalize join worker */
  2390. cancel_work_sync(&priv->finalize_join_worker);
  2391. if (priv->beacon_skb != NULL)
  2392. dev_kfree_skb(priv->beacon_skb);
  2393. /* Stop tx reclaim tasklet */
  2394. tasklet_disable(&priv->tx_reclaim_task);
  2395. /* Stop config thread */
  2396. flush_workqueue(priv->config_wq);
  2397. /* Return all skbs to mac80211 */
  2398. for (i = 0; i < MWL8K_TX_QUEUES; i++)
  2399. mwl8k_txq_reclaim(hw, i, 1);
  2400. }
  2401. static int mwl8k_add_interface(struct ieee80211_hw *hw,
  2402. struct ieee80211_if_init_conf *conf)
  2403. {
  2404. struct mwl8k_priv *priv = hw->priv;
  2405. struct mwl8k_vif *mwl8k_vif;
  2406. /*
  2407. * We only support one active interface at a time.
  2408. */
  2409. if (priv->vif != NULL)
  2410. return -EBUSY;
  2411. /*
  2412. * We only support managed interfaces for now.
  2413. */
  2414. if (conf->type != NL80211_IFTYPE_STATION &&
  2415. conf->type != NL80211_IFTYPE_MONITOR)
  2416. return -EINVAL;
  2417. /* Clean out driver private area */
  2418. mwl8k_vif = MWL8K_VIF(conf->vif);
  2419. memset(mwl8k_vif, 0, sizeof(*mwl8k_vif));
  2420. /* Save the mac address */
  2421. memcpy(mwl8k_vif->mac_addr, conf->mac_addr, IEEE80211_ADDR_LEN);
  2422. /* Back pointer to parent config block */
  2423. mwl8k_vif->priv = priv;
  2424. /* Setup initial PHY parameters */
  2425. memcpy(mwl8k_vif->legacy_rates ,
  2426. priv->rates, sizeof(mwl8k_vif->legacy_rates));
  2427. mwl8k_vif->legacy_nrates = ARRAY_SIZE(priv->rates);
  2428. /* Set Initial sequence number to zero */
  2429. mwl8k_vif->seqno = 0;
  2430. priv->vif = conf->vif;
  2431. priv->current_channel = NULL;
  2432. return 0;
  2433. }
  2434. static void mwl8k_remove_interface(struct ieee80211_hw *hw,
  2435. struct ieee80211_if_init_conf *conf)
  2436. {
  2437. struct mwl8k_priv *priv = hw->priv;
  2438. if (priv->vif == NULL)
  2439. return;
  2440. priv->vif = NULL;
  2441. }
  2442. struct mwl8k_config_worker {
  2443. struct mwl8k_work_struct header;
  2444. u32 changed;
  2445. };
  2446. static int mwl8k_config_wt(struct work_struct *wt)
  2447. {
  2448. struct mwl8k_config_worker *worker =
  2449. (struct mwl8k_config_worker *)wt;
  2450. struct ieee80211_hw *hw = worker->header.hw;
  2451. struct ieee80211_conf *conf = &hw->conf;
  2452. struct mwl8k_priv *priv = hw->priv;
  2453. int rc = 0;
  2454. if (!conf->radio_enabled) {
  2455. mwl8k_cmd_802_11_radio_control(hw, MWL8K_RADIO_DISABLE);
  2456. priv->current_channel = NULL;
  2457. rc = 0;
  2458. goto mwl8k_config_exit;
  2459. }
  2460. if (mwl8k_cmd_802_11_radio_control(hw, MWL8K_RADIO_ENABLE)) {
  2461. rc = -EINVAL;
  2462. goto mwl8k_config_exit;
  2463. }
  2464. priv->current_channel = conf->channel;
  2465. if (mwl8k_cmd_set_rf_channel(hw, conf->channel)) {
  2466. rc = -EINVAL;
  2467. goto mwl8k_config_exit;
  2468. }
  2469. if (conf->power_level > 18)
  2470. conf->power_level = 18;
  2471. if (mwl8k_cmd_802_11_rf_tx_power(hw, conf->power_level)) {
  2472. rc = -EINVAL;
  2473. goto mwl8k_config_exit;
  2474. }
  2475. if (mwl8k_cmd_mimo_config(hw, 0x7, 0x7))
  2476. rc = -EINVAL;
  2477. mwl8k_config_exit:
  2478. return rc;
  2479. }
  2480. static int mwl8k_config(struct ieee80211_hw *hw, u32 changed)
  2481. {
  2482. int rc = 0;
  2483. struct mwl8k_config_worker *worker;
  2484. struct mwl8k_priv *priv = hw->priv;
  2485. worker = kzalloc(sizeof(*worker), GFP_KERNEL);
  2486. if (worker == NULL)
  2487. return -ENOMEM;
  2488. worker->changed = changed;
  2489. rc = mwl8k_queue_work(hw, &worker->header,
  2490. priv->config_wq, mwl8k_config_wt);
  2491. if (rc == -ETIMEDOUT) {
  2492. printk(KERN_ERR "%s() timed out.\n", __func__);
  2493. rc = -EINVAL;
  2494. }
  2495. kfree(worker);
  2496. /*
  2497. * mac80211 will crash on anything other than -EINVAL on
  2498. * error. Looks like wireless extensions which calls mac80211
  2499. * may be the actual culprit...
  2500. */
  2501. return rc ? -EINVAL : 0;
  2502. }
  2503. struct mwl8k_bss_info_changed_worker {
  2504. struct mwl8k_work_struct header;
  2505. struct ieee80211_vif *vif;
  2506. struct ieee80211_bss_conf *info;
  2507. u32 changed;
  2508. };
  2509. static int mwl8k_bss_info_changed_wt(struct work_struct *wt)
  2510. {
  2511. struct mwl8k_bss_info_changed_worker *worker =
  2512. (struct mwl8k_bss_info_changed_worker *)wt;
  2513. struct ieee80211_hw *hw = worker->header.hw;
  2514. struct ieee80211_vif *vif = worker->vif;
  2515. struct ieee80211_bss_conf *info = worker->info;
  2516. u32 changed;
  2517. int rc;
  2518. struct mwl8k_priv *priv = hw->priv;
  2519. struct mwl8k_vif *mwl8k_vif = MWL8K_VIF(vif);
  2520. changed = worker->changed;
  2521. priv->capture_beacon = false;
  2522. if (info->assoc) {
  2523. memcpy(&mwl8k_vif->bss_info, info,
  2524. sizeof(struct ieee80211_bss_conf));
  2525. /* Install rates */
  2526. if (mwl8k_update_rateset(hw, vif))
  2527. goto mwl8k_bss_info_changed_exit;
  2528. /* Turn on rate adaptation */
  2529. if (mwl8k_cmd_use_fixed_rate(hw, MWL8K_USE_AUTO_RATE,
  2530. MWL8K_UCAST_RATE, NULL))
  2531. goto mwl8k_bss_info_changed_exit;
  2532. /* Set radio preamble */
  2533. if (mwl8k_set_radio_preamble(hw,
  2534. info->use_short_preamble))
  2535. goto mwl8k_bss_info_changed_exit;
  2536. /* Set slot time */
  2537. if (mwl8k_cmd_set_slot(hw, info->use_short_slot ?
  2538. MWL8K_SHORT_SLOTTIME : MWL8K_LONG_SLOTTIME))
  2539. goto mwl8k_bss_info_changed_exit;
  2540. /* Update peer rate info */
  2541. if (mwl8k_cmd_update_sta_db(hw, vif,
  2542. MWL8K_STA_DB_MODIFY_ENTRY))
  2543. goto mwl8k_bss_info_changed_exit;
  2544. /* Set AID */
  2545. if (mwl8k_cmd_set_aid(hw, vif))
  2546. goto mwl8k_bss_info_changed_exit;
  2547. /*
  2548. * Finalize the join. Tell rx handler to process
  2549. * next beacon from our BSSID.
  2550. */
  2551. memcpy(priv->capture_bssid,
  2552. mwl8k_vif->bssid, IEEE80211_ADDR_LEN);
  2553. priv->capture_beacon = true;
  2554. } else {
  2555. mwl8k_cmd_update_sta_db(hw, vif, MWL8K_STA_DB_DEL_ENTRY);
  2556. memset(&mwl8k_vif->bss_info, 0,
  2557. sizeof(struct ieee80211_bss_conf));
  2558. memset(mwl8k_vif->bssid, 0, IEEE80211_ADDR_LEN);
  2559. }
  2560. mwl8k_bss_info_changed_exit:
  2561. rc = 0;
  2562. return rc;
  2563. }
  2564. static void mwl8k_bss_info_changed(struct ieee80211_hw *hw,
  2565. struct ieee80211_vif *vif,
  2566. struct ieee80211_bss_conf *info,
  2567. u32 changed)
  2568. {
  2569. struct mwl8k_bss_info_changed_worker *worker;
  2570. struct mwl8k_priv *priv = hw->priv;
  2571. struct mwl8k_vif *mv_vif = MWL8K_VIF(vif);
  2572. int rc;
  2573. if (changed & BSS_CHANGED_BSSID)
  2574. memcpy(mv_vif->bssid, info->bssid, IEEE80211_ADDR_LEN);
  2575. if ((changed & BSS_CHANGED_ASSOC) == 0)
  2576. return;
  2577. worker = kzalloc(sizeof(*worker), GFP_KERNEL);
  2578. if (worker == NULL)
  2579. return;
  2580. worker->vif = vif;
  2581. worker->info = info;
  2582. worker->changed = changed;
  2583. rc = mwl8k_queue_work(hw, &worker->header,
  2584. priv->config_wq,
  2585. mwl8k_bss_info_changed_wt);
  2586. kfree(worker);
  2587. if (rc == -ETIMEDOUT)
  2588. printk(KERN_ERR "%s() timed out\n", __func__);
  2589. }
  2590. struct mwl8k_configure_filter_worker {
  2591. struct mwl8k_work_struct header;
  2592. unsigned int changed_flags;
  2593. unsigned int *total_flags;
  2594. int mc_count;
  2595. struct dev_addr_list *mclist;
  2596. };
  2597. #define MWL8K_SUPPORTED_IF_FLAGS FIF_BCN_PRBRESP_PROMISC
  2598. static int mwl8k_configure_filter_wt(struct work_struct *wt)
  2599. {
  2600. struct mwl8k_configure_filter_worker *worker =
  2601. (struct mwl8k_configure_filter_worker *)wt;
  2602. struct ieee80211_hw *hw = worker->header.hw;
  2603. unsigned int changed_flags = worker->changed_flags;
  2604. unsigned int *total_flags = worker->total_flags;
  2605. int mc_count = worker->mc_count;
  2606. struct dev_addr_list *mclist = worker->mclist;
  2607. struct mwl8k_priv *priv = hw->priv;
  2608. struct mwl8k_vif *mv_vif;
  2609. int rc = 0;
  2610. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  2611. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  2612. rc = mwl8k_cmd_set_pre_scan(hw);
  2613. else {
  2614. mv_vif = MWL8K_VIF(priv->vif);
  2615. rc = mwl8k_cmd_set_post_scan(hw, mv_vif->bssid);
  2616. }
  2617. }
  2618. if (rc)
  2619. goto mwl8k_configure_filter_exit;
  2620. if (mc_count) {
  2621. mc_count = mc_count < priv->num_mcaddrs ?
  2622. mc_count : priv->num_mcaddrs;
  2623. rc = mwl8k_cmd_mac_multicast_adr(hw, mc_count, mclist);
  2624. if (rc)
  2625. printk(KERN_ERR
  2626. "%s()Error setting multicast addresses\n",
  2627. __func__);
  2628. }
  2629. mwl8k_configure_filter_exit:
  2630. return rc;
  2631. }
  2632. static void mwl8k_configure_filter(struct ieee80211_hw *hw,
  2633. unsigned int changed_flags,
  2634. unsigned int *total_flags,
  2635. int mc_count,
  2636. struct dev_addr_list *mclist)
  2637. {
  2638. struct mwl8k_configure_filter_worker *worker;
  2639. struct mwl8k_priv *priv = hw->priv;
  2640. /* Clear unsupported feature flags */
  2641. *total_flags &= MWL8K_SUPPORTED_IF_FLAGS;
  2642. if (!(changed_flags & MWL8K_SUPPORTED_IF_FLAGS) && !mc_count)
  2643. return;
  2644. worker = kzalloc(sizeof(*worker), GFP_ATOMIC);
  2645. if (worker == NULL)
  2646. return;
  2647. worker->header.options = MWL8K_WQ_QUEUE_ONLY | MWL8K_WQ_TX_WAIT_EMPTY;
  2648. worker->changed_flags = changed_flags;
  2649. worker->total_flags = total_flags;
  2650. worker->mc_count = mc_count;
  2651. worker->mclist = mclist;
  2652. mwl8k_queue_work(hw, &worker->header, priv->config_wq,
  2653. mwl8k_configure_filter_wt);
  2654. }
  2655. struct mwl8k_set_rts_threshold_worker {
  2656. struct mwl8k_work_struct header;
  2657. u32 value;
  2658. };
  2659. static int mwl8k_set_rts_threshold_wt(struct work_struct *wt)
  2660. {
  2661. struct mwl8k_set_rts_threshold_worker *worker =
  2662. (struct mwl8k_set_rts_threshold_worker *)wt;
  2663. struct ieee80211_hw *hw = worker->header.hw;
  2664. u16 threshold = (u16)(worker->value);
  2665. int rc;
  2666. rc = mwl8k_rts_threshold(hw, MWL8K_CMD_SET, &threshold);
  2667. return rc;
  2668. }
  2669. static int mwl8k_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2670. {
  2671. int rc;
  2672. struct mwl8k_set_rts_threshold_worker *worker;
  2673. struct mwl8k_priv *priv = hw->priv;
  2674. worker = kzalloc(sizeof(*worker), GFP_KERNEL);
  2675. if (worker == NULL)
  2676. return -ENOMEM;
  2677. worker->value = value;
  2678. rc = mwl8k_queue_work(hw, &worker->header,
  2679. priv->config_wq,
  2680. mwl8k_set_rts_threshold_wt);
  2681. kfree(worker);
  2682. if (rc == -ETIMEDOUT) {
  2683. printk(KERN_ERR "%s() timed out\n", __func__);
  2684. rc = -EINVAL;
  2685. }
  2686. return rc;
  2687. }
  2688. struct mwl8k_conf_tx_worker {
  2689. struct mwl8k_work_struct header;
  2690. u16 queue;
  2691. const struct ieee80211_tx_queue_params *params;
  2692. };
  2693. static int mwl8k_conf_tx_wt(struct work_struct *wt)
  2694. {
  2695. struct mwl8k_conf_tx_worker *worker =
  2696. (struct mwl8k_conf_tx_worker *)wt;
  2697. struct ieee80211_hw *hw = worker->header.hw;
  2698. u16 queue = worker->queue;
  2699. const struct ieee80211_tx_queue_params *params = worker->params;
  2700. struct mwl8k_priv *priv = hw->priv;
  2701. int rc = 0;
  2702. if (priv->wmm_mode == MWL8K_WMM_DISABLE)
  2703. if (mwl8k_set_wmm(hw, MWL8K_WMM_ENABLE)) {
  2704. rc = -EINVAL;
  2705. goto mwl8k_conf_tx_exit;
  2706. }
  2707. if (mwl8k_set_edca_params(hw, GET_TXQ(queue), params->cw_min,
  2708. params->cw_max, params->aifs, params->txop))
  2709. rc = -EINVAL;
  2710. mwl8k_conf_tx_exit:
  2711. return rc;
  2712. }
  2713. static int mwl8k_conf_tx(struct ieee80211_hw *hw, u16 queue,
  2714. const struct ieee80211_tx_queue_params *params)
  2715. {
  2716. int rc;
  2717. struct mwl8k_conf_tx_worker *worker;
  2718. struct mwl8k_priv *priv = hw->priv;
  2719. worker = kzalloc(sizeof(*worker), GFP_KERNEL);
  2720. if (worker == NULL)
  2721. return -ENOMEM;
  2722. worker->queue = queue;
  2723. worker->params = params;
  2724. rc = mwl8k_queue_work(hw, &worker->header,
  2725. priv->config_wq, mwl8k_conf_tx_wt);
  2726. kfree(worker);
  2727. if (rc == -ETIMEDOUT) {
  2728. printk(KERN_ERR "%s() timed out\n", __func__);
  2729. rc = -EINVAL;
  2730. }
  2731. return rc;
  2732. }
  2733. static int mwl8k_get_tx_stats(struct ieee80211_hw *hw,
  2734. struct ieee80211_tx_queue_stats *stats)
  2735. {
  2736. struct mwl8k_priv *priv = hw->priv;
  2737. struct mwl8k_tx_queue *txq;
  2738. int index;
  2739. spin_lock_bh(&priv->tx_lock);
  2740. for (index = 0; index < MWL8K_TX_QUEUES; index++) {
  2741. txq = priv->txq + index;
  2742. memcpy(&stats[index], &txq->tx_stats,
  2743. sizeof(struct ieee80211_tx_queue_stats));
  2744. }
  2745. spin_unlock_bh(&priv->tx_lock);
  2746. return 0;
  2747. }
  2748. struct mwl8k_get_stats_worker {
  2749. struct mwl8k_work_struct header;
  2750. struct ieee80211_low_level_stats *stats;
  2751. };
  2752. static int mwl8k_get_stats_wt(struct work_struct *wt)
  2753. {
  2754. struct mwl8k_get_stats_worker *worker =
  2755. (struct mwl8k_get_stats_worker *)wt;
  2756. return mwl8k_cmd_802_11_get_stat(worker->header.hw, worker->stats);
  2757. }
  2758. static int mwl8k_get_stats(struct ieee80211_hw *hw,
  2759. struct ieee80211_low_level_stats *stats)
  2760. {
  2761. int rc;
  2762. struct mwl8k_get_stats_worker *worker;
  2763. struct mwl8k_priv *priv = hw->priv;
  2764. worker = kzalloc(sizeof(*worker), GFP_KERNEL);
  2765. if (worker == NULL)
  2766. return -ENOMEM;
  2767. worker->stats = stats;
  2768. rc = mwl8k_queue_work(hw, &worker->header,
  2769. priv->config_wq, mwl8k_get_stats_wt);
  2770. kfree(worker);
  2771. if (rc == -ETIMEDOUT) {
  2772. printk(KERN_ERR "%s() timed out\n", __func__);
  2773. rc = -EINVAL;
  2774. }
  2775. return rc;
  2776. }
  2777. static const struct ieee80211_ops mwl8k_ops = {
  2778. .tx = mwl8k_tx,
  2779. .start = mwl8k_start,
  2780. .stop = mwl8k_stop,
  2781. .add_interface = mwl8k_add_interface,
  2782. .remove_interface = mwl8k_remove_interface,
  2783. .config = mwl8k_config,
  2784. .bss_info_changed = mwl8k_bss_info_changed,
  2785. .configure_filter = mwl8k_configure_filter,
  2786. .set_rts_threshold = mwl8k_set_rts_threshold,
  2787. .conf_tx = mwl8k_conf_tx,
  2788. .get_tx_stats = mwl8k_get_tx_stats,
  2789. .get_stats = mwl8k_get_stats,
  2790. };
  2791. static void mwl8k_tx_reclaim_handler(unsigned long data)
  2792. {
  2793. int i;
  2794. struct ieee80211_hw *hw = (struct ieee80211_hw *) data;
  2795. struct mwl8k_priv *priv = hw->priv;
  2796. spin_lock_bh(&priv->tx_lock);
  2797. for (i = 0; i < MWL8K_TX_QUEUES; i++)
  2798. mwl8k_txq_reclaim(hw, i, 0);
  2799. if (priv->tx_wait != NULL) {
  2800. int count = mwl8k_txq_busy(priv);
  2801. if (count == 0) {
  2802. complete(priv->tx_wait);
  2803. priv->tx_wait = NULL;
  2804. }
  2805. }
  2806. spin_unlock_bh(&priv->tx_lock);
  2807. }
  2808. static void mwl8k_finalize_join_worker(struct work_struct *work)
  2809. {
  2810. struct mwl8k_priv *priv =
  2811. container_of(work, struct mwl8k_priv, finalize_join_worker);
  2812. struct sk_buff *skb = priv->beacon_skb;
  2813. u8 dtim = (MWL8K_VIF(priv->vif))->bss_info.dtim_period;
  2814. mwl8k_finalize_join(priv->hw, skb->data, skb->len, dtim);
  2815. dev_kfree_skb(skb);
  2816. priv->beacon_skb = NULL;
  2817. }
  2818. static int __devinit mwl8k_probe(struct pci_dev *pdev,
  2819. const struct pci_device_id *id)
  2820. {
  2821. struct ieee80211_hw *hw;
  2822. struct mwl8k_priv *priv;
  2823. DECLARE_MAC_BUF(mac);
  2824. int rc;
  2825. int i;
  2826. u8 *fw;
  2827. rc = pci_enable_device(pdev);
  2828. if (rc) {
  2829. printk(KERN_ERR "%s: Cannot enable new PCI device\n",
  2830. MWL8K_NAME);
  2831. return rc;
  2832. }
  2833. rc = pci_request_regions(pdev, MWL8K_NAME);
  2834. if (rc) {
  2835. printk(KERN_ERR "%s: Cannot obtain PCI resources\n",
  2836. MWL8K_NAME);
  2837. return rc;
  2838. }
  2839. pci_set_master(pdev);
  2840. hw = ieee80211_alloc_hw(sizeof(*priv), &mwl8k_ops);
  2841. if (hw == NULL) {
  2842. printk(KERN_ERR "%s: ieee80211 alloc failed\n", MWL8K_NAME);
  2843. rc = -ENOMEM;
  2844. goto err_free_reg;
  2845. }
  2846. priv = hw->priv;
  2847. priv->hw = hw;
  2848. priv->pdev = pdev;
  2849. priv->hostcmd_wait = NULL;
  2850. priv->tx_wait = NULL;
  2851. priv->inconfig = false;
  2852. priv->wep_enabled = 0;
  2853. priv->wmm_mode = false;
  2854. priv->pending_tx_pkts = 0;
  2855. strncpy(priv->name, MWL8K_NAME, sizeof(priv->name));
  2856. spin_lock_init(&priv->fw_lock);
  2857. SET_IEEE80211_DEV(hw, &pdev->dev);
  2858. pci_set_drvdata(pdev, hw);
  2859. priv->regs = pci_iomap(pdev, 1, 0x10000);
  2860. if (priv->regs == NULL) {
  2861. printk(KERN_ERR "%s: Cannot map device memory\n", priv->name);
  2862. goto err_iounmap;
  2863. }
  2864. memcpy(priv->channels, mwl8k_channels, sizeof(mwl8k_channels));
  2865. priv->band.band = IEEE80211_BAND_2GHZ;
  2866. priv->band.channels = priv->channels;
  2867. priv->band.n_channels = ARRAY_SIZE(mwl8k_channels);
  2868. priv->band.bitrates = priv->rates;
  2869. priv->band.n_bitrates = ARRAY_SIZE(mwl8k_rates);
  2870. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  2871. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(mwl8k_rates));
  2872. memcpy(priv->rates, mwl8k_rates, sizeof(mwl8k_rates));
  2873. /*
  2874. * Extra headroom is the size of the required DMA header
  2875. * minus the size of the smallest 802.11 frame (CTS frame).
  2876. */
  2877. hw->extra_tx_headroom =
  2878. sizeof(struct mwl8k_dma_data) - sizeof(struct ieee80211_cts);
  2879. hw->channel_change_time = 10;
  2880. hw->queues = MWL8K_TX_QUEUES;
  2881. hw->wiphy->interface_modes =
  2882. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_MONITOR);
  2883. /* Set rssi and noise values to dBm */
  2884. hw->flags |= (IEEE80211_HW_SIGNAL_DBM | IEEE80211_HW_NOISE_DBM);
  2885. hw->vif_data_size = sizeof(struct mwl8k_vif);
  2886. priv->vif = NULL;
  2887. /* Set default radio state and preamble */
  2888. priv->radio_preamble = MWL8K_RADIO_DEFAULT_PREAMBLE;
  2889. priv->radio_state = MWL8K_RADIO_DISABLE;
  2890. /* Finalize join worker */
  2891. INIT_WORK(&priv->finalize_join_worker, mwl8k_finalize_join_worker);
  2892. /* TX reclaim tasklet */
  2893. tasklet_init(&priv->tx_reclaim_task,
  2894. mwl8k_tx_reclaim_handler, (unsigned long)hw);
  2895. tasklet_disable(&priv->tx_reclaim_task);
  2896. /* Config workthread */
  2897. priv->config_wq = create_singlethread_workqueue("mwl8k_config");
  2898. if (priv->config_wq == NULL)
  2899. goto err_iounmap;
  2900. /* Power management cookie */
  2901. priv->cookie = pci_alloc_consistent(priv->pdev, 4, &priv->cookie_dma);
  2902. if (priv->cookie == NULL)
  2903. goto err_iounmap;
  2904. rc = mwl8k_rxq_init(hw, 0);
  2905. if (rc)
  2906. goto err_iounmap;
  2907. rxq_refill(hw, 0, INT_MAX);
  2908. spin_lock_init(&priv->tx_lock);
  2909. for (i = 0; i < MWL8K_TX_QUEUES; i++) {
  2910. rc = mwl8k_txq_init(hw, i);
  2911. if (rc)
  2912. goto err_free_queues;
  2913. }
  2914. iowrite32(0, priv->regs + MWL8K_HIU_A2H_INTERRUPT_STATUS);
  2915. priv->int_mask = 0;
  2916. iowrite32(priv->int_mask, priv->regs + MWL8K_HIU_A2H_INTERRUPT_MASK);
  2917. iowrite32(0, priv->regs + MWL8K_HIU_A2H_INTERRUPT_CLEAR_SEL);
  2918. iowrite32(0xffffffff, priv->regs + MWL8K_HIU_A2H_INTERRUPT_STATUS_MASK);
  2919. rc = request_irq(priv->pdev->irq, &mwl8k_interrupt,
  2920. IRQF_SHARED, MWL8K_NAME, hw);
  2921. if (rc) {
  2922. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  2923. priv->name);
  2924. goto err_free_queues;
  2925. }
  2926. /* Reset firmware and hardware */
  2927. mwl8k_hw_reset(priv);
  2928. /* Ask userland hotplug daemon for the device firmware */
  2929. rc = mwl8k_request_firmware(priv, (u32)id->driver_data);
  2930. if (rc) {
  2931. printk(KERN_ERR "%s: Firmware files not found\n", priv->name);
  2932. goto err_free_irq;
  2933. }
  2934. /* Load firmware into hardware */
  2935. rc = mwl8k_load_firmware(priv);
  2936. if (rc) {
  2937. printk(KERN_ERR "%s: Cannot start firmware\n", priv->name);
  2938. goto err_stop_firmware;
  2939. }
  2940. /* Reclaim memory once firmware is successfully loaded */
  2941. mwl8k_release_firmware(priv);
  2942. /*
  2943. * Temporarily enable interrupts. Initial firmware host
  2944. * commands use interrupts and avoids polling. Disable
  2945. * interrupts when done.
  2946. */
  2947. priv->int_mask |= MWL8K_A2H_EVENTS;
  2948. iowrite32(priv->int_mask, priv->regs + MWL8K_HIU_A2H_INTERRUPT_MASK);
  2949. /* Get config data, mac addrs etc */
  2950. rc = mwl8k_cmd_get_hw_spec(hw);
  2951. if (rc) {
  2952. printk(KERN_ERR "%s: Cannot initialise firmware\n", priv->name);
  2953. goto err_stop_firmware;
  2954. }
  2955. /* Turn radio off */
  2956. rc = mwl8k_cmd_802_11_radio_control(hw, MWL8K_RADIO_DISABLE);
  2957. if (rc) {
  2958. printk(KERN_ERR "%s: Cannot disable\n", priv->name);
  2959. goto err_stop_firmware;
  2960. }
  2961. /* Disable interrupts */
  2962. spin_lock_irq(&priv->tx_lock);
  2963. iowrite32(0, priv->regs + MWL8K_HIU_A2H_INTERRUPT_MASK);
  2964. spin_unlock_irq(&priv->tx_lock);
  2965. free_irq(priv->pdev->irq, hw);
  2966. rc = ieee80211_register_hw(hw);
  2967. if (rc) {
  2968. printk(KERN_ERR "%s: Cannot register device\n", priv->name);
  2969. goto err_stop_firmware;
  2970. }
  2971. fw = (u8 *)&priv->fw_rev;
  2972. printk(KERN_INFO "%s: 88W%u %s\n", priv->name, priv->part_num,
  2973. MWL8K_DESC);
  2974. printk(KERN_INFO "%s: Driver Ver:%s Firmware Ver:%u.%u.%u.%u\n",
  2975. priv->name, MWL8K_VERSION, fw[3], fw[2], fw[1], fw[0]);
  2976. printk(KERN_INFO "%s: MAC Address: %s\n", priv->name,
  2977. print_mac(mac, hw->wiphy->perm_addr));
  2978. return 0;
  2979. err_stop_firmware:
  2980. mwl8k_hw_reset(priv);
  2981. mwl8k_release_firmware(priv);
  2982. err_free_irq:
  2983. spin_lock_irq(&priv->tx_lock);
  2984. iowrite32(0, priv->regs + MWL8K_HIU_A2H_INTERRUPT_MASK);
  2985. spin_unlock_irq(&priv->tx_lock);
  2986. free_irq(priv->pdev->irq, hw);
  2987. err_free_queues:
  2988. for (i = 0; i < MWL8K_TX_QUEUES; i++)
  2989. mwl8k_txq_deinit(hw, i);
  2990. mwl8k_rxq_deinit(hw, 0);
  2991. err_iounmap:
  2992. if (priv->cookie != NULL)
  2993. pci_free_consistent(priv->pdev, 4,
  2994. priv->cookie, priv->cookie_dma);
  2995. if (priv->regs != NULL)
  2996. pci_iounmap(pdev, priv->regs);
  2997. if (priv->config_wq != NULL)
  2998. destroy_workqueue(priv->config_wq);
  2999. pci_set_drvdata(pdev, NULL);
  3000. ieee80211_free_hw(hw);
  3001. err_free_reg:
  3002. pci_release_regions(pdev);
  3003. pci_disable_device(pdev);
  3004. return rc;
  3005. }
  3006. static void __devexit mwl8k_shutdown(struct pci_dev *pdev)
  3007. {
  3008. printk(KERN_ERR "===>%s(%u)\n", __func__, __LINE__);
  3009. }
  3010. static void __devexit mwl8k_remove(struct pci_dev *pdev)
  3011. {
  3012. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  3013. struct mwl8k_priv *priv;
  3014. int i;
  3015. if (hw == NULL)
  3016. return;
  3017. priv = hw->priv;
  3018. ieee80211_stop_queues(hw);
  3019. /* Remove tx reclaim tasklet */
  3020. tasklet_kill(&priv->tx_reclaim_task);
  3021. /* Stop config thread */
  3022. destroy_workqueue(priv->config_wq);
  3023. /* Stop hardware */
  3024. mwl8k_hw_reset(priv);
  3025. /* Return all skbs to mac80211 */
  3026. for (i = 0; i < MWL8K_TX_QUEUES; i++)
  3027. mwl8k_txq_reclaim(hw, i, 1);
  3028. ieee80211_unregister_hw(hw);
  3029. for (i = 0; i < MWL8K_TX_QUEUES; i++)
  3030. mwl8k_txq_deinit(hw, i);
  3031. mwl8k_rxq_deinit(hw, 0);
  3032. pci_free_consistent(priv->pdev, 4,
  3033. priv->cookie, priv->cookie_dma);
  3034. pci_iounmap(pdev, priv->regs);
  3035. pci_set_drvdata(pdev, NULL);
  3036. ieee80211_free_hw(hw);
  3037. pci_release_regions(pdev);
  3038. pci_disable_device(pdev);
  3039. }
  3040. static struct pci_driver mwl8k_driver = {
  3041. .name = MWL8K_NAME,
  3042. .id_table = mwl8k_table,
  3043. .probe = mwl8k_probe,
  3044. .remove = __devexit_p(mwl8k_remove),
  3045. .shutdown = __devexit_p(mwl8k_shutdown),
  3046. };
  3047. static int __init mwl8k_init(void)
  3048. {
  3049. return pci_register_driver(&mwl8k_driver);
  3050. }
  3051. static void __exit mwl8k_exit(void)
  3052. {
  3053. pci_unregister_driver(&mwl8k_driver);
  3054. }
  3055. module_init(mwl8k_init);
  3056. module_exit(mwl8k_exit);