intel-agp.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/slab.h>
  7. #include <linux/init.h>
  8. #include <linux/kernel.h>
  9. #include <linux/pagemap.h>
  10. #include <linux/agp_backend.h>
  11. #include <asm/smp.h>
  12. #include "agp.h"
  13. #include "intel-agp.h"
  14. #include "intel-gtt.c"
  15. int intel_agp_enabled;
  16. EXPORT_SYMBOL(intel_agp_enabled);
  17. static int intel_fetch_size(void)
  18. {
  19. int i;
  20. u16 temp;
  21. struct aper_size_info_16 *values;
  22. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  23. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  24. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  25. if (temp == values[i].size_value) {
  26. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  27. agp_bridge->aperture_size_idx = i;
  28. return values[i].size;
  29. }
  30. }
  31. return 0;
  32. }
  33. static int __intel_8xx_fetch_size(u8 temp)
  34. {
  35. int i;
  36. struct aper_size_info_8 *values;
  37. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  38. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  39. if (temp == values[i].size_value) {
  40. agp_bridge->previous_size =
  41. agp_bridge->current_size = (void *) (values + i);
  42. agp_bridge->aperture_size_idx = i;
  43. return values[i].size;
  44. }
  45. }
  46. return 0;
  47. }
  48. static int intel_8xx_fetch_size(void)
  49. {
  50. u8 temp;
  51. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  52. return __intel_8xx_fetch_size(temp);
  53. }
  54. static int intel_815_fetch_size(void)
  55. {
  56. u8 temp;
  57. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  58. * one non-reserved bit, so mask the others out ... */
  59. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  60. temp &= (1 << 3);
  61. return __intel_8xx_fetch_size(temp);
  62. }
  63. static void intel_tlbflush(struct agp_memory *mem)
  64. {
  65. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  66. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  67. }
  68. static void intel_8xx_tlbflush(struct agp_memory *mem)
  69. {
  70. u32 temp;
  71. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  72. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  73. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  74. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  75. }
  76. static void intel_cleanup(void)
  77. {
  78. u16 temp;
  79. struct aper_size_info_16 *previous_size;
  80. previous_size = A_SIZE_16(agp_bridge->previous_size);
  81. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  82. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  83. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  84. }
  85. static void intel_8xx_cleanup(void)
  86. {
  87. u16 temp;
  88. struct aper_size_info_8 *previous_size;
  89. previous_size = A_SIZE_8(agp_bridge->previous_size);
  90. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  91. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  92. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  93. }
  94. static int intel_configure(void)
  95. {
  96. u32 temp;
  97. u16 temp2;
  98. struct aper_size_info_16 *current_size;
  99. current_size = A_SIZE_16(agp_bridge->current_size);
  100. /* aperture size */
  101. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  102. /* address to map to */
  103. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  104. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  105. /* attbase - aperture base */
  106. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  107. /* agpctrl */
  108. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  109. /* paccfg/nbxcfg */
  110. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  111. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  112. (temp2 & ~(1 << 10)) | (1 << 9));
  113. /* clear any possible error conditions */
  114. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  115. return 0;
  116. }
  117. static int intel_815_configure(void)
  118. {
  119. u32 temp, addr;
  120. u8 temp2;
  121. struct aper_size_info_8 *current_size;
  122. /* attbase - aperture base */
  123. /* the Intel 815 chipset spec. says that bits 29-31 in the
  124. * ATTBASE register are reserved -> try not to write them */
  125. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  126. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  127. return -EINVAL;
  128. }
  129. current_size = A_SIZE_8(agp_bridge->current_size);
  130. /* aperture size */
  131. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  132. current_size->size_value);
  133. /* address to map to */
  134. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  135. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  136. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  137. addr &= INTEL_815_ATTBASE_MASK;
  138. addr |= agp_bridge->gatt_bus_addr;
  139. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  140. /* agpctrl */
  141. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  142. /* apcont */
  143. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  144. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  145. /* clear any possible error conditions */
  146. /* Oddness : this chipset seems to have no ERRSTS register ! */
  147. return 0;
  148. }
  149. static void intel_820_tlbflush(struct agp_memory *mem)
  150. {
  151. return;
  152. }
  153. static void intel_820_cleanup(void)
  154. {
  155. u8 temp;
  156. struct aper_size_info_8 *previous_size;
  157. previous_size = A_SIZE_8(agp_bridge->previous_size);
  158. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  159. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  160. temp & ~(1 << 1));
  161. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  162. previous_size->size_value);
  163. }
  164. static int intel_820_configure(void)
  165. {
  166. u32 temp;
  167. u8 temp2;
  168. struct aper_size_info_8 *current_size;
  169. current_size = A_SIZE_8(agp_bridge->current_size);
  170. /* aperture size */
  171. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  172. /* address to map to */
  173. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  174. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  175. /* attbase - aperture base */
  176. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  177. /* agpctrl */
  178. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  179. /* global enable aperture access */
  180. /* This flag is not accessed through MCHCFG register as in */
  181. /* i850 chipset. */
  182. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  183. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  184. /* clear any possible AGP-related error conditions */
  185. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  186. return 0;
  187. }
  188. static int intel_840_configure(void)
  189. {
  190. u32 temp;
  191. u16 temp2;
  192. struct aper_size_info_8 *current_size;
  193. current_size = A_SIZE_8(agp_bridge->current_size);
  194. /* aperture size */
  195. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  196. /* address to map to */
  197. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  198. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  199. /* attbase - aperture base */
  200. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  201. /* agpctrl */
  202. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  203. /* mcgcfg */
  204. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  205. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  206. /* clear any possible error conditions */
  207. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  208. return 0;
  209. }
  210. static int intel_845_configure(void)
  211. {
  212. u32 temp;
  213. u8 temp2;
  214. struct aper_size_info_8 *current_size;
  215. current_size = A_SIZE_8(agp_bridge->current_size);
  216. /* aperture size */
  217. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  218. if (agp_bridge->apbase_config != 0) {
  219. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  220. agp_bridge->apbase_config);
  221. } else {
  222. /* address to map to */
  223. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  224. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  225. agp_bridge->apbase_config = temp;
  226. }
  227. /* attbase - aperture base */
  228. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  229. /* agpctrl */
  230. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  231. /* agpm */
  232. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  233. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  234. /* clear any possible error conditions */
  235. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  236. return 0;
  237. }
  238. static int intel_850_configure(void)
  239. {
  240. u32 temp;
  241. u16 temp2;
  242. struct aper_size_info_8 *current_size;
  243. current_size = A_SIZE_8(agp_bridge->current_size);
  244. /* aperture size */
  245. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  246. /* address to map to */
  247. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  248. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  249. /* attbase - aperture base */
  250. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  251. /* agpctrl */
  252. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  253. /* mcgcfg */
  254. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  255. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  256. /* clear any possible AGP-related error conditions */
  257. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  258. return 0;
  259. }
  260. static int intel_860_configure(void)
  261. {
  262. u32 temp;
  263. u16 temp2;
  264. struct aper_size_info_8 *current_size;
  265. current_size = A_SIZE_8(agp_bridge->current_size);
  266. /* aperture size */
  267. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  268. /* address to map to */
  269. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  270. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  271. /* attbase - aperture base */
  272. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  273. /* agpctrl */
  274. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  275. /* mcgcfg */
  276. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  277. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  278. /* clear any possible AGP-related error conditions */
  279. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  280. return 0;
  281. }
  282. static int intel_830mp_configure(void)
  283. {
  284. u32 temp;
  285. u16 temp2;
  286. struct aper_size_info_8 *current_size;
  287. current_size = A_SIZE_8(agp_bridge->current_size);
  288. /* aperture size */
  289. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  290. /* address to map to */
  291. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  292. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  293. /* attbase - aperture base */
  294. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  295. /* agpctrl */
  296. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  297. /* gmch */
  298. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  299. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  300. /* clear any possible AGP-related error conditions */
  301. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  302. return 0;
  303. }
  304. static int intel_7505_configure(void)
  305. {
  306. u32 temp;
  307. u16 temp2;
  308. struct aper_size_info_8 *current_size;
  309. current_size = A_SIZE_8(agp_bridge->current_size);
  310. /* aperture size */
  311. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  312. /* address to map to */
  313. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  314. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  315. /* attbase - aperture base */
  316. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  317. /* agpctrl */
  318. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  319. /* mchcfg */
  320. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  321. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  322. return 0;
  323. }
  324. /* Setup function */
  325. static const struct gatt_mask intel_generic_masks[] =
  326. {
  327. {.mask = 0x00000017, .type = 0}
  328. };
  329. static const struct aper_size_info_8 intel_815_sizes[2] =
  330. {
  331. {64, 16384, 4, 0},
  332. {32, 8192, 3, 8},
  333. };
  334. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  335. {
  336. {256, 65536, 6, 0},
  337. {128, 32768, 5, 32},
  338. {64, 16384, 4, 48},
  339. {32, 8192, 3, 56},
  340. {16, 4096, 2, 60},
  341. {8, 2048, 1, 62},
  342. {4, 1024, 0, 63}
  343. };
  344. static const struct aper_size_info_16 intel_generic_sizes[7] =
  345. {
  346. {256, 65536, 6, 0},
  347. {128, 32768, 5, 32},
  348. {64, 16384, 4, 48},
  349. {32, 8192, 3, 56},
  350. {16, 4096, 2, 60},
  351. {8, 2048, 1, 62},
  352. {4, 1024, 0, 63}
  353. };
  354. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  355. {
  356. {256, 65536, 6, 0},
  357. {128, 32768, 5, 32},
  358. {64, 16384, 4, 48},
  359. {32, 8192, 3, 56}
  360. };
  361. static const struct agp_bridge_driver intel_generic_driver = {
  362. .owner = THIS_MODULE,
  363. .aperture_sizes = intel_generic_sizes,
  364. .size_type = U16_APER_SIZE,
  365. .num_aperture_sizes = 7,
  366. .needs_scratch_page = true,
  367. .configure = intel_configure,
  368. .fetch_size = intel_fetch_size,
  369. .cleanup = intel_cleanup,
  370. .tlb_flush = intel_tlbflush,
  371. .mask_memory = agp_generic_mask_memory,
  372. .masks = intel_generic_masks,
  373. .agp_enable = agp_generic_enable,
  374. .cache_flush = global_cache_flush,
  375. .create_gatt_table = agp_generic_create_gatt_table,
  376. .free_gatt_table = agp_generic_free_gatt_table,
  377. .insert_memory = agp_generic_insert_memory,
  378. .remove_memory = agp_generic_remove_memory,
  379. .alloc_by_type = agp_generic_alloc_by_type,
  380. .free_by_type = agp_generic_free_by_type,
  381. .agp_alloc_page = agp_generic_alloc_page,
  382. .agp_alloc_pages = agp_generic_alloc_pages,
  383. .agp_destroy_page = agp_generic_destroy_page,
  384. .agp_destroy_pages = agp_generic_destroy_pages,
  385. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  386. };
  387. static const struct agp_bridge_driver intel_815_driver = {
  388. .owner = THIS_MODULE,
  389. .aperture_sizes = intel_815_sizes,
  390. .size_type = U8_APER_SIZE,
  391. .num_aperture_sizes = 2,
  392. .needs_scratch_page = true,
  393. .configure = intel_815_configure,
  394. .fetch_size = intel_815_fetch_size,
  395. .cleanup = intel_8xx_cleanup,
  396. .tlb_flush = intel_8xx_tlbflush,
  397. .mask_memory = agp_generic_mask_memory,
  398. .masks = intel_generic_masks,
  399. .agp_enable = agp_generic_enable,
  400. .cache_flush = global_cache_flush,
  401. .create_gatt_table = agp_generic_create_gatt_table,
  402. .free_gatt_table = agp_generic_free_gatt_table,
  403. .insert_memory = agp_generic_insert_memory,
  404. .remove_memory = agp_generic_remove_memory,
  405. .alloc_by_type = agp_generic_alloc_by_type,
  406. .free_by_type = agp_generic_free_by_type,
  407. .agp_alloc_page = agp_generic_alloc_page,
  408. .agp_alloc_pages = agp_generic_alloc_pages,
  409. .agp_destroy_page = agp_generic_destroy_page,
  410. .agp_destroy_pages = agp_generic_destroy_pages,
  411. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  412. };
  413. static const struct agp_bridge_driver intel_820_driver = {
  414. .owner = THIS_MODULE,
  415. .aperture_sizes = intel_8xx_sizes,
  416. .size_type = U8_APER_SIZE,
  417. .num_aperture_sizes = 7,
  418. .needs_scratch_page = true,
  419. .configure = intel_820_configure,
  420. .fetch_size = intel_8xx_fetch_size,
  421. .cleanup = intel_820_cleanup,
  422. .tlb_flush = intel_820_tlbflush,
  423. .mask_memory = agp_generic_mask_memory,
  424. .masks = intel_generic_masks,
  425. .agp_enable = agp_generic_enable,
  426. .cache_flush = global_cache_flush,
  427. .create_gatt_table = agp_generic_create_gatt_table,
  428. .free_gatt_table = agp_generic_free_gatt_table,
  429. .insert_memory = agp_generic_insert_memory,
  430. .remove_memory = agp_generic_remove_memory,
  431. .alloc_by_type = agp_generic_alloc_by_type,
  432. .free_by_type = agp_generic_free_by_type,
  433. .agp_alloc_page = agp_generic_alloc_page,
  434. .agp_alloc_pages = agp_generic_alloc_pages,
  435. .agp_destroy_page = agp_generic_destroy_page,
  436. .agp_destroy_pages = agp_generic_destroy_pages,
  437. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  438. };
  439. static const struct agp_bridge_driver intel_830mp_driver = {
  440. .owner = THIS_MODULE,
  441. .aperture_sizes = intel_830mp_sizes,
  442. .size_type = U8_APER_SIZE,
  443. .num_aperture_sizes = 4,
  444. .needs_scratch_page = true,
  445. .configure = intel_830mp_configure,
  446. .fetch_size = intel_8xx_fetch_size,
  447. .cleanup = intel_8xx_cleanup,
  448. .tlb_flush = intel_8xx_tlbflush,
  449. .mask_memory = agp_generic_mask_memory,
  450. .masks = intel_generic_masks,
  451. .agp_enable = agp_generic_enable,
  452. .cache_flush = global_cache_flush,
  453. .create_gatt_table = agp_generic_create_gatt_table,
  454. .free_gatt_table = agp_generic_free_gatt_table,
  455. .insert_memory = agp_generic_insert_memory,
  456. .remove_memory = agp_generic_remove_memory,
  457. .alloc_by_type = agp_generic_alloc_by_type,
  458. .free_by_type = agp_generic_free_by_type,
  459. .agp_alloc_page = agp_generic_alloc_page,
  460. .agp_alloc_pages = agp_generic_alloc_pages,
  461. .agp_destroy_page = agp_generic_destroy_page,
  462. .agp_destroy_pages = agp_generic_destroy_pages,
  463. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  464. };
  465. static const struct agp_bridge_driver intel_840_driver = {
  466. .owner = THIS_MODULE,
  467. .aperture_sizes = intel_8xx_sizes,
  468. .size_type = U8_APER_SIZE,
  469. .num_aperture_sizes = 7,
  470. .needs_scratch_page = true,
  471. .configure = intel_840_configure,
  472. .fetch_size = intel_8xx_fetch_size,
  473. .cleanup = intel_8xx_cleanup,
  474. .tlb_flush = intel_8xx_tlbflush,
  475. .mask_memory = agp_generic_mask_memory,
  476. .masks = intel_generic_masks,
  477. .agp_enable = agp_generic_enable,
  478. .cache_flush = global_cache_flush,
  479. .create_gatt_table = agp_generic_create_gatt_table,
  480. .free_gatt_table = agp_generic_free_gatt_table,
  481. .insert_memory = agp_generic_insert_memory,
  482. .remove_memory = agp_generic_remove_memory,
  483. .alloc_by_type = agp_generic_alloc_by_type,
  484. .free_by_type = agp_generic_free_by_type,
  485. .agp_alloc_page = agp_generic_alloc_page,
  486. .agp_alloc_pages = agp_generic_alloc_pages,
  487. .agp_destroy_page = agp_generic_destroy_page,
  488. .agp_destroy_pages = agp_generic_destroy_pages,
  489. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  490. };
  491. static const struct agp_bridge_driver intel_845_driver = {
  492. .owner = THIS_MODULE,
  493. .aperture_sizes = intel_8xx_sizes,
  494. .size_type = U8_APER_SIZE,
  495. .num_aperture_sizes = 7,
  496. .needs_scratch_page = true,
  497. .configure = intel_845_configure,
  498. .fetch_size = intel_8xx_fetch_size,
  499. .cleanup = intel_8xx_cleanup,
  500. .tlb_flush = intel_8xx_tlbflush,
  501. .mask_memory = agp_generic_mask_memory,
  502. .masks = intel_generic_masks,
  503. .agp_enable = agp_generic_enable,
  504. .cache_flush = global_cache_flush,
  505. .create_gatt_table = agp_generic_create_gatt_table,
  506. .free_gatt_table = agp_generic_free_gatt_table,
  507. .insert_memory = agp_generic_insert_memory,
  508. .remove_memory = agp_generic_remove_memory,
  509. .alloc_by_type = agp_generic_alloc_by_type,
  510. .free_by_type = agp_generic_free_by_type,
  511. .agp_alloc_page = agp_generic_alloc_page,
  512. .agp_alloc_pages = agp_generic_alloc_pages,
  513. .agp_destroy_page = agp_generic_destroy_page,
  514. .agp_destroy_pages = agp_generic_destroy_pages,
  515. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  516. };
  517. static const struct agp_bridge_driver intel_850_driver = {
  518. .owner = THIS_MODULE,
  519. .aperture_sizes = intel_8xx_sizes,
  520. .size_type = U8_APER_SIZE,
  521. .num_aperture_sizes = 7,
  522. .needs_scratch_page = true,
  523. .configure = intel_850_configure,
  524. .fetch_size = intel_8xx_fetch_size,
  525. .cleanup = intel_8xx_cleanup,
  526. .tlb_flush = intel_8xx_tlbflush,
  527. .mask_memory = agp_generic_mask_memory,
  528. .masks = intel_generic_masks,
  529. .agp_enable = agp_generic_enable,
  530. .cache_flush = global_cache_flush,
  531. .create_gatt_table = agp_generic_create_gatt_table,
  532. .free_gatt_table = agp_generic_free_gatt_table,
  533. .insert_memory = agp_generic_insert_memory,
  534. .remove_memory = agp_generic_remove_memory,
  535. .alloc_by_type = agp_generic_alloc_by_type,
  536. .free_by_type = agp_generic_free_by_type,
  537. .agp_alloc_page = agp_generic_alloc_page,
  538. .agp_alloc_pages = agp_generic_alloc_pages,
  539. .agp_destroy_page = agp_generic_destroy_page,
  540. .agp_destroy_pages = agp_generic_destroy_pages,
  541. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  542. };
  543. static const struct agp_bridge_driver intel_860_driver = {
  544. .owner = THIS_MODULE,
  545. .aperture_sizes = intel_8xx_sizes,
  546. .size_type = U8_APER_SIZE,
  547. .num_aperture_sizes = 7,
  548. .needs_scratch_page = true,
  549. .configure = intel_860_configure,
  550. .fetch_size = intel_8xx_fetch_size,
  551. .cleanup = intel_8xx_cleanup,
  552. .tlb_flush = intel_8xx_tlbflush,
  553. .mask_memory = agp_generic_mask_memory,
  554. .masks = intel_generic_masks,
  555. .agp_enable = agp_generic_enable,
  556. .cache_flush = global_cache_flush,
  557. .create_gatt_table = agp_generic_create_gatt_table,
  558. .free_gatt_table = agp_generic_free_gatt_table,
  559. .insert_memory = agp_generic_insert_memory,
  560. .remove_memory = agp_generic_remove_memory,
  561. .alloc_by_type = agp_generic_alloc_by_type,
  562. .free_by_type = agp_generic_free_by_type,
  563. .agp_alloc_page = agp_generic_alloc_page,
  564. .agp_alloc_pages = agp_generic_alloc_pages,
  565. .agp_destroy_page = agp_generic_destroy_page,
  566. .agp_destroy_pages = agp_generic_destroy_pages,
  567. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  568. };
  569. static const struct agp_bridge_driver intel_7505_driver = {
  570. .owner = THIS_MODULE,
  571. .aperture_sizes = intel_8xx_sizes,
  572. .size_type = U8_APER_SIZE,
  573. .num_aperture_sizes = 7,
  574. .needs_scratch_page = true,
  575. .configure = intel_7505_configure,
  576. .fetch_size = intel_8xx_fetch_size,
  577. .cleanup = intel_8xx_cleanup,
  578. .tlb_flush = intel_8xx_tlbflush,
  579. .mask_memory = agp_generic_mask_memory,
  580. .masks = intel_generic_masks,
  581. .agp_enable = agp_generic_enable,
  582. .cache_flush = global_cache_flush,
  583. .create_gatt_table = agp_generic_create_gatt_table,
  584. .free_gatt_table = agp_generic_free_gatt_table,
  585. .insert_memory = agp_generic_insert_memory,
  586. .remove_memory = agp_generic_remove_memory,
  587. .alloc_by_type = agp_generic_alloc_by_type,
  588. .free_by_type = agp_generic_free_by_type,
  589. .agp_alloc_page = agp_generic_alloc_page,
  590. .agp_alloc_pages = agp_generic_alloc_pages,
  591. .agp_destroy_page = agp_generic_destroy_page,
  592. .agp_destroy_pages = agp_generic_destroy_pages,
  593. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  594. };
  595. static int find_gmch(u16 device)
  596. {
  597. struct pci_dev *gmch_device;
  598. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  599. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  600. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  601. device, gmch_device);
  602. }
  603. if (!gmch_device)
  604. return 0;
  605. intel_private.pcidev = gmch_device;
  606. return 1;
  607. }
  608. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  609. * driver and gmch_driver must be non-null, and find_gmch will determine
  610. * which one should be used if a gmch_chip_id is present.
  611. */
  612. static const struct intel_driver_description {
  613. unsigned int chip_id;
  614. unsigned int gmch_chip_id;
  615. char *name;
  616. const struct agp_bridge_driver *driver;
  617. const struct agp_bridge_driver *gmch_driver;
  618. } intel_agp_chipsets[] = {
  619. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, "440LX", &intel_generic_driver, NULL },
  620. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, "440BX", &intel_generic_driver, NULL },
  621. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, "440GX", &intel_generic_driver, NULL },
  622. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  623. NULL, &intel_810_driver },
  624. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  625. NULL, &intel_810_driver },
  626. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  627. NULL, &intel_810_driver },
  628. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  629. &intel_815_driver, &intel_810_driver },
  630. { PCI_DEVICE_ID_INTEL_82820_HB, 0, "i820", &intel_820_driver, NULL },
  631. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, "i820", &intel_820_driver, NULL },
  632. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  633. &intel_830mp_driver, &intel_830_driver },
  634. { PCI_DEVICE_ID_INTEL_82840_HB, 0, "i840", &intel_840_driver, NULL },
  635. { PCI_DEVICE_ID_INTEL_82845_HB, 0, "845G", &intel_845_driver, NULL },
  636. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  637. &intel_845_driver, &intel_830_driver },
  638. { PCI_DEVICE_ID_INTEL_82850_HB, 0, "i850", &intel_850_driver, NULL },
  639. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, "854",
  640. &intel_845_driver, &intel_830_driver },
  641. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, "855PM", &intel_845_driver, NULL },
  642. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  643. &intel_845_driver, &intel_830_driver },
  644. { PCI_DEVICE_ID_INTEL_82860_HB, 0, "i860", &intel_860_driver, NULL },
  645. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, "865",
  646. &intel_845_driver, &intel_830_driver },
  647. { PCI_DEVICE_ID_INTEL_82875_HB, 0, "i875", &intel_845_driver, NULL },
  648. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  649. NULL, &intel_915_driver },
  650. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  651. NULL, &intel_915_driver },
  652. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  653. NULL, &intel_915_driver },
  654. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  655. NULL, &intel_915_driver },
  656. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  657. NULL, &intel_915_driver },
  658. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  659. NULL, &intel_915_driver },
  660. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  661. NULL, &intel_i965_driver },
  662. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  663. NULL, &intel_i965_driver },
  664. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  665. NULL, &intel_i965_driver },
  666. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  667. NULL, &intel_i965_driver },
  668. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  669. NULL, &intel_i965_driver },
  670. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  671. NULL, &intel_i965_driver },
  672. { PCI_DEVICE_ID_INTEL_7505_0, 0, "E7505", &intel_7505_driver, NULL },
  673. { PCI_DEVICE_ID_INTEL_7205_0, 0, "E7205", &intel_7505_driver, NULL },
  674. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  675. NULL, &intel_g33_driver },
  676. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  677. NULL, &intel_g33_driver },
  678. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  679. NULL, &intel_g33_driver },
  680. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  681. NULL, &intel_g33_driver },
  682. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  683. NULL, &intel_g33_driver },
  684. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG,
  685. "GM45", NULL, &intel_i965_driver },
  686. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG,
  687. "Eaglelake", NULL, &intel_i965_driver },
  688. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG,
  689. "Q45/Q43", NULL, &intel_i965_driver },
  690. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG,
  691. "G45/G43", NULL, &intel_i965_driver },
  692. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG,
  693. "B43", NULL, &intel_i965_driver },
  694. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG,
  695. "G41", NULL, &intel_i965_driver },
  696. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  697. "HD Graphics", NULL, &intel_i965_driver },
  698. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  699. "HD Graphics", NULL, &intel_i965_driver },
  700. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  701. "HD Graphics", NULL, &intel_i965_driver },
  702. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  703. "HD Graphics", NULL, &intel_i965_driver },
  704. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG,
  705. "Sandybridge", NULL, &intel_gen6_driver },
  706. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG,
  707. "Sandybridge", NULL, &intel_gen6_driver },
  708. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_D0_IG,
  709. "Sandybridge", NULL, &intel_gen6_driver },
  710. { 0, 0, NULL, NULL, NULL }
  711. };
  712. static int __devinit intel_gmch_probe(struct pci_dev *pdev,
  713. struct agp_bridge_data *bridge)
  714. {
  715. int i, mask;
  716. bridge->driver = NULL;
  717. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  718. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  719. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  720. bridge->driver =
  721. intel_agp_chipsets[i].gmch_driver;
  722. break;
  723. }
  724. }
  725. if (!bridge->driver)
  726. return 0;
  727. bridge->dev_private_data = &intel_private;
  728. bridge->dev = pdev;
  729. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  730. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  731. mask = 40;
  732. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  733. mask = 36;
  734. else
  735. mask = 32;
  736. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  737. dev_err(&intel_private.pcidev->dev,
  738. "set gfx device dma mask %d-bit failed!\n", mask);
  739. else
  740. pci_set_consistent_dma_mask(intel_private.pcidev,
  741. DMA_BIT_MASK(mask));
  742. return 1;
  743. }
  744. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  745. const struct pci_device_id *ent)
  746. {
  747. struct agp_bridge_data *bridge;
  748. u8 cap_ptr = 0;
  749. struct resource *r;
  750. int i, err;
  751. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  752. bridge = agp_alloc_bridge();
  753. if (!bridge)
  754. return -ENOMEM;
  755. bridge->capndx = cap_ptr;
  756. if (intel_gmch_probe(pdev, bridge))
  757. goto found_gmch;
  758. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  759. /* In case that multiple models of gfx chip may
  760. stand on same host bridge type, this can be
  761. sure we detect the right IGD. */
  762. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  763. bridge->driver = intel_agp_chipsets[i].driver;
  764. break;
  765. }
  766. }
  767. if (intel_agp_chipsets[i].name == NULL) {
  768. if (cap_ptr)
  769. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  770. pdev->vendor, pdev->device);
  771. agp_put_bridge(bridge);
  772. return -ENODEV;
  773. }
  774. if (!bridge->driver) {
  775. if (cap_ptr)
  776. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  777. intel_agp_chipsets[i].gmch_chip_id);
  778. agp_put_bridge(bridge);
  779. return -ENODEV;
  780. }
  781. bridge->dev = pdev;
  782. bridge->dev_private_data = NULL;
  783. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  784. /*
  785. * If the device has not been properly setup, the following will catch
  786. * the problem and should stop the system from crashing.
  787. * 20030610 - hamish@zot.org
  788. */
  789. if (pci_enable_device(pdev)) {
  790. dev_err(&pdev->dev, "can't enable PCI device\n");
  791. agp_put_bridge(bridge);
  792. return -ENODEV;
  793. }
  794. /*
  795. * The following fixes the case where the BIOS has "forgotten" to
  796. * provide an address range for the GART.
  797. * 20030610 - hamish@zot.org
  798. */
  799. r = &pdev->resource[0];
  800. if (!r->start && r->end) {
  801. if (pci_assign_resource(pdev, 0)) {
  802. dev_err(&pdev->dev, "can't assign resource 0\n");
  803. agp_put_bridge(bridge);
  804. return -ENODEV;
  805. }
  806. }
  807. /* Fill in the mode register */
  808. if (cap_ptr) {
  809. pci_read_config_dword(pdev,
  810. bridge->capndx+PCI_AGP_STATUS,
  811. &bridge->mode);
  812. }
  813. found_gmch:
  814. pci_set_drvdata(pdev, bridge);
  815. err = agp_add_bridge(bridge);
  816. if (!err)
  817. intel_agp_enabled = 1;
  818. return err;
  819. }
  820. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  821. {
  822. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  823. agp_remove_bridge(bridge);
  824. if (intel_private.pcidev)
  825. pci_dev_put(intel_private.pcidev);
  826. agp_put_bridge(bridge);
  827. }
  828. #ifdef CONFIG_PM
  829. static int agp_intel_resume(struct pci_dev *pdev)
  830. {
  831. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  832. int ret_val;
  833. bridge->driver->configure();
  834. ret_val = agp_rebind_memory();
  835. if (ret_val != 0)
  836. return ret_val;
  837. return 0;
  838. }
  839. #endif
  840. static struct pci_device_id agp_intel_pci_table[] = {
  841. #define ID(x) \
  842. { \
  843. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  844. .class_mask = ~0, \
  845. .vendor = PCI_VENDOR_ID_INTEL, \
  846. .device = x, \
  847. .subvendor = PCI_ANY_ID, \
  848. .subdevice = PCI_ANY_ID, \
  849. }
  850. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  851. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  852. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  853. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  854. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  855. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  856. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  857. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  858. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  859. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  860. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  861. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  862. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  863. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  864. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  865. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  866. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  867. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  868. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  869. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  870. ID(PCI_DEVICE_ID_INTEL_7505_0),
  871. ID(PCI_DEVICE_ID_INTEL_7205_0),
  872. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  873. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  874. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  875. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  876. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  877. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  878. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  879. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  880. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  881. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  882. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  883. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  884. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  885. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  886. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  887. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  888. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  889. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  890. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  891. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  892. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  893. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  894. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  895. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  896. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  897. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  898. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  899. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
  900. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB),
  901. { }
  902. };
  903. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  904. static struct pci_driver agp_intel_pci_driver = {
  905. .name = "agpgart-intel",
  906. .id_table = agp_intel_pci_table,
  907. .probe = agp_intel_probe,
  908. .remove = __devexit_p(agp_intel_remove),
  909. #ifdef CONFIG_PM
  910. .resume = agp_intel_resume,
  911. #endif
  912. };
  913. static int __init agp_intel_init(void)
  914. {
  915. if (agp_off)
  916. return -EINVAL;
  917. return pci_register_driver(&agp_intel_pci_driver);
  918. }
  919. static void __exit agp_intel_cleanup(void)
  920. {
  921. pci_unregister_driver(&agp_intel_pci_driver);
  922. }
  923. module_init(agp_intel_init);
  924. module_exit(agp_intel_cleanup);
  925. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  926. MODULE_LICENSE("GPL and additional rights");