system.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. #include <linux/config.h>
  8. /*
  9. * switch_to() should switch tasks to task nr n, first
  10. */
  11. #define switch_to(prev, next, last) do { \
  12. task_t *__last; \
  13. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  14. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  15. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  16. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  17. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  18. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  19. __asm__ __volatile__ (".balign 4\n\t" \
  20. "stc.l gbr, @-r15\n\t" \
  21. "sts.l pr, @-r15\n\t" \
  22. "mov.l r8, @-r15\n\t" \
  23. "mov.l r9, @-r15\n\t" \
  24. "mov.l r10, @-r15\n\t" \
  25. "mov.l r11, @-r15\n\t" \
  26. "mov.l r12, @-r15\n\t" \
  27. "mov.l r13, @-r15\n\t" \
  28. "mov.l r14, @-r15\n\t" \
  29. "mov.l r15, @r1 ! save SP\n\t" \
  30. "mov.l @r6, r15 ! change to new stack\n\t" \
  31. "mova 1f, %0\n\t" \
  32. "mov.l %0, @r2 ! save PC\n\t" \
  33. "mov.l 2f, %0\n\t" \
  34. "jmp @%0 ! call __switch_to\n\t" \
  35. " lds r7, pr ! with return to new PC\n\t" \
  36. ".balign 4\n" \
  37. "2:\n\t" \
  38. ".long __switch_to\n" \
  39. "1:\n\t" \
  40. "mov.l @r15+, r14\n\t" \
  41. "mov.l @r15+, r13\n\t" \
  42. "mov.l @r15+, r12\n\t" \
  43. "mov.l @r15+, r11\n\t" \
  44. "mov.l @r15+, r10\n\t" \
  45. "mov.l @r15+, r9\n\t" \
  46. "mov.l @r15+, r8\n\t" \
  47. "lds.l @r15+, pr\n\t" \
  48. "ldc.l @r15+, gbr\n\t" \
  49. : "=z" (__last) \
  50. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  51. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  52. : "r3", "t"); \
  53. last = __last; \
  54. } while (0)
  55. /*
  56. * On SMP systems, when the scheduler does migration-cost autodetection,
  57. * it needs a way to flush as much of the CPU's caches as possible.
  58. *
  59. * TODO: fill this in!
  60. */
  61. static inline void sched_cacheflush(void)
  62. {
  63. }
  64. #define nop() __asm__ __volatile__ ("nop")
  65. #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  66. static __inline__ unsigned long tas(volatile int *m)
  67. { /* #define tas(ptr) (xchg((ptr),1)) */
  68. unsigned long retval;
  69. __asm__ __volatile__ ("tas.b @%1\n\t"
  70. "movt %0"
  71. : "=r" (retval): "r" (m): "t", "memory");
  72. return retval;
  73. }
  74. extern void __xchg_called_with_bad_pointer(void);
  75. #define mb() __asm__ __volatile__ ("": : :"memory")
  76. #define rmb() mb()
  77. #define wmb() __asm__ __volatile__ ("": : :"memory")
  78. #define read_barrier_depends() do { } while(0)
  79. #ifdef CONFIG_SMP
  80. #define smp_mb() mb()
  81. #define smp_rmb() rmb()
  82. #define smp_wmb() wmb()
  83. #define smp_read_barrier_depends() read_barrier_depends()
  84. #else
  85. #define smp_mb() barrier()
  86. #define smp_rmb() barrier()
  87. #define smp_wmb() barrier()
  88. #define smp_read_barrier_depends() do { } while(0)
  89. #endif
  90. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  91. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  92. /* Interrupt Control */
  93. static __inline__ void local_irq_enable(void)
  94. {
  95. unsigned long __dummy0, __dummy1;
  96. __asm__ __volatile__("stc sr, %0\n\t"
  97. "and %1, %0\n\t"
  98. "stc r6_bank, %1\n\t"
  99. "or %1, %0\n\t"
  100. "ldc %0, sr"
  101. : "=&r" (__dummy0), "=r" (__dummy1)
  102. : "1" (~0x000000f0)
  103. : "memory");
  104. }
  105. static __inline__ void local_irq_disable(void)
  106. {
  107. unsigned long __dummy;
  108. __asm__ __volatile__("stc sr, %0\n\t"
  109. "or #0xf0, %0\n\t"
  110. "ldc %0, sr"
  111. : "=&z" (__dummy)
  112. : /* no inputs */
  113. : "memory");
  114. }
  115. #define local_save_flags(x) \
  116. __asm__("stc sr, %0; and #0xf0, %0" : "=&z" (x) :/**/: "memory" )
  117. #define irqs_disabled() \
  118. ({ \
  119. unsigned long flags; \
  120. local_save_flags(flags); \
  121. (flags != 0); \
  122. })
  123. static __inline__ unsigned long local_irq_save(void)
  124. {
  125. unsigned long flags, __dummy;
  126. __asm__ __volatile__("stc sr, %1\n\t"
  127. "mov %1, %0\n\t"
  128. "or #0xf0, %0\n\t"
  129. "ldc %0, sr\n\t"
  130. "mov %1, %0\n\t"
  131. "and #0xf0, %0"
  132. : "=&z" (flags), "=&r" (__dummy)
  133. :/**/
  134. : "memory" );
  135. return flags;
  136. }
  137. #ifdef DEBUG_CLI_STI
  138. static __inline__ void local_irq_restore(unsigned long x)
  139. {
  140. if ((x & 0x000000f0) != 0x000000f0)
  141. local_irq_enable();
  142. else {
  143. unsigned long flags;
  144. local_save_flags(flags);
  145. if (flags == 0) {
  146. extern void dump_stack(void);
  147. printk(KERN_ERR "BUG!\n");
  148. dump_stack();
  149. local_irq_disable();
  150. }
  151. }
  152. }
  153. #else
  154. #define local_irq_restore(x) do { \
  155. if ((x & 0x000000f0) != 0x000000f0) \
  156. local_irq_enable(); \
  157. } while (0)
  158. #endif
  159. #define really_restore_flags(x) do { \
  160. if ((x & 0x000000f0) != 0x000000f0) \
  161. local_irq_enable(); \
  162. else \
  163. local_irq_disable(); \
  164. } while (0)
  165. /*
  166. * Jump to P2 area.
  167. * When handling TLB or caches, we need to do it from P2 area.
  168. */
  169. #define jump_to_P2() \
  170. do { \
  171. unsigned long __dummy; \
  172. __asm__ __volatile__( \
  173. "mov.l 1f, %0\n\t" \
  174. "or %1, %0\n\t" \
  175. "jmp @%0\n\t" \
  176. " nop\n\t" \
  177. ".balign 4\n" \
  178. "1: .long 2f\n" \
  179. "2:" \
  180. : "=&r" (__dummy) \
  181. : "r" (0x20000000)); \
  182. } while (0)
  183. /*
  184. * Back to P1 area.
  185. */
  186. #define back_to_P1() \
  187. do { \
  188. unsigned long __dummy; \
  189. __asm__ __volatile__( \
  190. "nop;nop;nop;nop;nop;nop;nop\n\t" \
  191. "mov.l 1f, %0\n\t" \
  192. "jmp @%0\n\t" \
  193. " nop\n\t" \
  194. ".balign 4\n" \
  195. "1: .long 2f\n" \
  196. "2:" \
  197. : "=&r" (__dummy)); \
  198. } while (0)
  199. /* For spinlocks etc */
  200. #define local_irq_save(x) x = local_irq_save()
  201. static __inline__ unsigned long xchg_u32(volatile int * m, unsigned long val)
  202. {
  203. unsigned long flags, retval;
  204. local_irq_save(flags);
  205. retval = *m;
  206. *m = val;
  207. local_irq_restore(flags);
  208. return retval;
  209. }
  210. static __inline__ unsigned long xchg_u8(volatile unsigned char * m, unsigned long val)
  211. {
  212. unsigned long flags, retval;
  213. local_irq_save(flags);
  214. retval = *m;
  215. *m = val & 0xff;
  216. local_irq_restore(flags);
  217. return retval;
  218. }
  219. static __inline__ unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  220. {
  221. switch (size) {
  222. case 4:
  223. return xchg_u32(ptr, x);
  224. break;
  225. case 1:
  226. return xchg_u8(ptr, x);
  227. break;
  228. }
  229. __xchg_called_with_bad_pointer();
  230. return x;
  231. }
  232. /* XXX
  233. * disable hlt during certain critical i/o operations
  234. */
  235. #define HAVE_DISABLE_HLT
  236. void disable_hlt(void);
  237. void enable_hlt(void);
  238. #define arch_align_stack(x) (x)
  239. #endif