system.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * include/asm-s390/system.h
  3. *
  4. * S390 version
  5. * Copyright (C) 1999 IBM Deutschland Entwicklung GmbH, IBM Corporation
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. *
  8. * Derived from "include/asm-i386/system.h"
  9. */
  10. #ifndef __ASM_SYSTEM_H
  11. #define __ASM_SYSTEM_H
  12. #include <linux/config.h>
  13. #include <linux/kernel.h>
  14. #include <asm/types.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/setup.h>
  17. #include <asm/processor.h>
  18. #ifdef __KERNEL__
  19. struct task_struct;
  20. extern struct task_struct *__switch_to(void *, void *);
  21. #ifdef __s390x__
  22. #define __FLAG_SHIFT 56
  23. #else /* ! __s390x__ */
  24. #define __FLAG_SHIFT 24
  25. #endif /* ! __s390x__ */
  26. static inline void save_fp_regs(s390_fp_regs *fpregs)
  27. {
  28. asm volatile (
  29. " std 0,8(%1)\n"
  30. " std 2,24(%1)\n"
  31. " std 4,40(%1)\n"
  32. " std 6,56(%1)"
  33. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory" );
  34. if (!MACHINE_HAS_IEEE)
  35. return;
  36. asm volatile(
  37. " stfpc 0(%1)\n"
  38. " std 1,16(%1)\n"
  39. " std 3,32(%1)\n"
  40. " std 5,48(%1)\n"
  41. " std 7,64(%1)\n"
  42. " std 8,72(%1)\n"
  43. " std 9,80(%1)\n"
  44. " std 10,88(%1)\n"
  45. " std 11,96(%1)\n"
  46. " std 12,104(%1)\n"
  47. " std 13,112(%1)\n"
  48. " std 14,120(%1)\n"
  49. " std 15,128(%1)\n"
  50. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory" );
  51. }
  52. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  53. {
  54. asm volatile (
  55. " ld 0,8(%0)\n"
  56. " ld 2,24(%0)\n"
  57. " ld 4,40(%0)\n"
  58. " ld 6,56(%0)"
  59. : : "a" (fpregs), "m" (*fpregs) );
  60. if (!MACHINE_HAS_IEEE)
  61. return;
  62. asm volatile(
  63. " lfpc 0(%0)\n"
  64. " ld 1,16(%0)\n"
  65. " ld 3,32(%0)\n"
  66. " ld 5,48(%0)\n"
  67. " ld 7,64(%0)\n"
  68. " ld 8,72(%0)\n"
  69. " ld 9,80(%0)\n"
  70. " ld 10,88(%0)\n"
  71. " ld 11,96(%0)\n"
  72. " ld 12,104(%0)\n"
  73. " ld 13,112(%0)\n"
  74. " ld 14,120(%0)\n"
  75. " ld 15,128(%0)\n"
  76. : : "a" (fpregs), "m" (*fpregs) );
  77. }
  78. static inline void save_access_regs(unsigned int *acrs)
  79. {
  80. asm volatile ("stam 0,15,0(%0)" : : "a" (acrs) : "memory" );
  81. }
  82. static inline void restore_access_regs(unsigned int *acrs)
  83. {
  84. asm volatile ("lam 0,15,0(%0)" : : "a" (acrs) );
  85. }
  86. #define switch_to(prev,next,last) do { \
  87. if (prev == next) \
  88. break; \
  89. save_fp_regs(&prev->thread.fp_regs); \
  90. restore_fp_regs(&next->thread.fp_regs); \
  91. save_access_regs(&prev->thread.acrs[0]); \
  92. restore_access_regs(&next->thread.acrs[0]); \
  93. prev = __switch_to(prev,next); \
  94. } while (0)
  95. /*
  96. * On SMP systems, when the scheduler does migration-cost autodetection,
  97. * it needs a way to flush as much of the CPU's caches as possible.
  98. *
  99. * TODO: fill this in!
  100. */
  101. static inline void sched_cacheflush(void)
  102. {
  103. }
  104. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  105. extern void account_vtime(struct task_struct *);
  106. extern void account_tick_vtime(struct task_struct *);
  107. extern void account_system_vtime(struct task_struct *);
  108. #endif
  109. #define finish_arch_switch(prev) do { \
  110. set_fs(current->thread.mm_segment); \
  111. account_vtime(prev); \
  112. } while (0)
  113. #define nop() __asm__ __volatile__ ("nop")
  114. #define xchg(ptr,x) \
  115. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(void *)(ptr),sizeof(*(ptr))))
  116. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  117. {
  118. unsigned long addr, old;
  119. int shift;
  120. switch (size) {
  121. case 1:
  122. addr = (unsigned long) ptr;
  123. shift = (3 ^ (addr & 3)) << 3;
  124. addr ^= addr & 3;
  125. asm volatile(
  126. " l %0,0(%4)\n"
  127. "0: lr 0,%0\n"
  128. " nr 0,%3\n"
  129. " or 0,%2\n"
  130. " cs %0,0,0(%4)\n"
  131. " jl 0b\n"
  132. : "=&d" (old), "=m" (*(int *) addr)
  133. : "d" (x << shift), "d" (~(255 << shift)), "a" (addr),
  134. "m" (*(int *) addr) : "memory", "cc", "0" );
  135. x = old >> shift;
  136. break;
  137. case 2:
  138. addr = (unsigned long) ptr;
  139. shift = (2 ^ (addr & 2)) << 3;
  140. addr ^= addr & 2;
  141. asm volatile(
  142. " l %0,0(%4)\n"
  143. "0: lr 0,%0\n"
  144. " nr 0,%3\n"
  145. " or 0,%2\n"
  146. " cs %0,0,0(%4)\n"
  147. " jl 0b\n"
  148. : "=&d" (old), "=m" (*(int *) addr)
  149. : "d" (x << shift), "d" (~(65535 << shift)), "a" (addr),
  150. "m" (*(int *) addr) : "memory", "cc", "0" );
  151. x = old >> shift;
  152. break;
  153. case 4:
  154. asm volatile (
  155. " l %0,0(%3)\n"
  156. "0: cs %0,%2,0(%3)\n"
  157. " jl 0b\n"
  158. : "=&d" (old), "=m" (*(int *) ptr)
  159. : "d" (x), "a" (ptr), "m" (*(int *) ptr)
  160. : "memory", "cc" );
  161. x = old;
  162. break;
  163. #ifdef __s390x__
  164. case 8:
  165. asm volatile (
  166. " lg %0,0(%3)\n"
  167. "0: csg %0,%2,0(%3)\n"
  168. " jl 0b\n"
  169. : "=&d" (old), "=m" (*(long *) ptr)
  170. : "d" (x), "a" (ptr), "m" (*(long *) ptr)
  171. : "memory", "cc" );
  172. x = old;
  173. break;
  174. #endif /* __s390x__ */
  175. }
  176. return x;
  177. }
  178. /*
  179. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  180. * store NEW in MEM. Return the initial value in MEM. Success is
  181. * indicated by comparing RETURN with OLD.
  182. */
  183. #define __HAVE_ARCH_CMPXCHG 1
  184. #define cmpxchg(ptr,o,n)\
  185. ((__typeof__(*(ptr)))__cmpxchg((ptr),(unsigned long)(o),\
  186. (unsigned long)(n),sizeof(*(ptr))))
  187. static inline unsigned long
  188. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  189. {
  190. unsigned long addr, prev, tmp;
  191. int shift;
  192. switch (size) {
  193. case 1:
  194. addr = (unsigned long) ptr;
  195. shift = (3 ^ (addr & 3)) << 3;
  196. addr ^= addr & 3;
  197. asm volatile(
  198. " l %0,0(%4)\n"
  199. "0: nr %0,%5\n"
  200. " lr %1,%0\n"
  201. " or %0,%2\n"
  202. " or %1,%3\n"
  203. " cs %0,%1,0(%4)\n"
  204. " jnl 1f\n"
  205. " xr %1,%0\n"
  206. " nr %1,%5\n"
  207. " jnz 0b\n"
  208. "1:"
  209. : "=&d" (prev), "=&d" (tmp)
  210. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  211. "d" (~(255 << shift))
  212. : "memory", "cc" );
  213. return prev >> shift;
  214. case 2:
  215. addr = (unsigned long) ptr;
  216. shift = (2 ^ (addr & 2)) << 3;
  217. addr ^= addr & 2;
  218. asm volatile(
  219. " l %0,0(%4)\n"
  220. "0: nr %0,%5\n"
  221. " lr %1,%0\n"
  222. " or %0,%2\n"
  223. " or %1,%3\n"
  224. " cs %0,%1,0(%4)\n"
  225. " jnl 1f\n"
  226. " xr %1,%0\n"
  227. " nr %1,%5\n"
  228. " jnz 0b\n"
  229. "1:"
  230. : "=&d" (prev), "=&d" (tmp)
  231. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  232. "d" (~(65535 << shift))
  233. : "memory", "cc" );
  234. return prev >> shift;
  235. case 4:
  236. asm volatile (
  237. " cs %0,%2,0(%3)\n"
  238. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  239. : "memory", "cc" );
  240. return prev;
  241. #ifdef __s390x__
  242. case 8:
  243. asm volatile (
  244. " csg %0,%2,0(%3)\n"
  245. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  246. : "memory", "cc" );
  247. return prev;
  248. #endif /* __s390x__ */
  249. }
  250. return old;
  251. }
  252. /*
  253. * Force strict CPU ordering.
  254. * And yes, this is required on UP too when we're talking
  255. * to devices.
  256. *
  257. * This is very similar to the ppc eieio/sync instruction in that is
  258. * does a checkpoint syncronisation & makes sure that
  259. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  260. */
  261. #define eieio() __asm__ __volatile__ ( "bcr 15,0" : : : "memory" )
  262. # define SYNC_OTHER_CORES(x) eieio()
  263. #define mb() eieio()
  264. #define rmb() eieio()
  265. #define wmb() eieio()
  266. #define read_barrier_depends() do { } while(0)
  267. #define smp_mb() mb()
  268. #define smp_rmb() rmb()
  269. #define smp_wmb() wmb()
  270. #define smp_read_barrier_depends() read_barrier_depends()
  271. #define smp_mb__before_clear_bit() smp_mb()
  272. #define smp_mb__after_clear_bit() smp_mb()
  273. #define set_mb(var, value) do { var = value; mb(); } while (0)
  274. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  275. /* interrupt control.. */
  276. #define local_irq_enable() ({ \
  277. unsigned long __dummy; \
  278. __asm__ __volatile__ ( \
  279. "stosm 0(%1),0x03" \
  280. : "=m" (__dummy) : "a" (&__dummy) : "memory" ); \
  281. })
  282. #define local_irq_disable() ({ \
  283. unsigned long __flags; \
  284. __asm__ __volatile__ ( \
  285. "stnsm 0(%1),0xfc" : "=m" (__flags) : "a" (&__flags) ); \
  286. __flags; \
  287. })
  288. #define local_save_flags(x) \
  289. __asm__ __volatile__("stosm 0(%1),0" : "=m" (x) : "a" (&x), "m" (x) )
  290. #define local_irq_restore(x) \
  291. __asm__ __volatile__("ssm 0(%0)" : : "a" (&x), "m" (x) : "memory")
  292. #define irqs_disabled() \
  293. ({ \
  294. unsigned long flags; \
  295. local_save_flags(flags); \
  296. !((flags >> __FLAG_SHIFT) & 3); \
  297. })
  298. #ifdef __s390x__
  299. #define __ctl_load(array, low, high) ({ \
  300. typedef struct { char _[sizeof(array)]; } addrtype; \
  301. __asm__ __volatile__ ( \
  302. " bras 1,0f\n" \
  303. " lctlg 0,0,0(%0)\n" \
  304. "0: ex %1,0(1)" \
  305. : : "a" (&array), "a" (((low)<<4)+(high)), \
  306. "m" (*(addrtype *)(array)) : "1" ); \
  307. })
  308. #define __ctl_store(array, low, high) ({ \
  309. typedef struct { char _[sizeof(array)]; } addrtype; \
  310. __asm__ __volatile__ ( \
  311. " bras 1,0f\n" \
  312. " stctg 0,0,0(%1)\n" \
  313. "0: ex %2,0(1)" \
  314. : "=m" (*(addrtype *)(array)) \
  315. : "a" (&array), "a" (((low)<<4)+(high)) : "1" ); \
  316. })
  317. #define __ctl_set_bit(cr, bit) ({ \
  318. __u8 __dummy[24]; \
  319. __asm__ __volatile__ ( \
  320. " bras 1,0f\n" /* skip indirect insns */ \
  321. " stctg 0,0,0(%1)\n" \
  322. " lctlg 0,0,0(%1)\n" \
  323. "0: ex %2,0(1)\n" /* execute stctl */ \
  324. " lg 0,0(%1)\n" \
  325. " ogr 0,%3\n" /* set the bit */ \
  326. " stg 0,0(%1)\n" \
  327. "1: ex %2,6(1)" /* execute lctl */ \
  328. : "=m" (__dummy) \
  329. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  330. "a" (cr*17), "a" (1L<<(bit)) \
  331. : "cc", "0", "1" ); \
  332. })
  333. #define __ctl_clear_bit(cr, bit) ({ \
  334. __u8 __dummy[16]; \
  335. __asm__ __volatile__ ( \
  336. " bras 1,0f\n" /* skip indirect insns */ \
  337. " stctg 0,0,0(%1)\n" \
  338. " lctlg 0,0,0(%1)\n" \
  339. "0: ex %2,0(1)\n" /* execute stctl */ \
  340. " lg 0,0(%1)\n" \
  341. " ngr 0,%3\n" /* set the bit */ \
  342. " stg 0,0(%1)\n" \
  343. "1: ex %2,6(1)" /* execute lctl */ \
  344. : "=m" (__dummy) \
  345. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  346. "a" (cr*17), "a" (~(1L<<(bit))) \
  347. : "cc", "0", "1" ); \
  348. })
  349. #else /* __s390x__ */
  350. #define __ctl_load(array, low, high) ({ \
  351. typedef struct { char _[sizeof(array)]; } addrtype; \
  352. __asm__ __volatile__ ( \
  353. " bras 1,0f\n" \
  354. " lctl 0,0,0(%0)\n" \
  355. "0: ex %1,0(1)" \
  356. : : "a" (&array), "a" (((low)<<4)+(high)), \
  357. "m" (*(addrtype *)(array)) : "1" ); \
  358. })
  359. #define __ctl_store(array, low, high) ({ \
  360. typedef struct { char _[sizeof(array)]; } addrtype; \
  361. __asm__ __volatile__ ( \
  362. " bras 1,0f\n" \
  363. " stctl 0,0,0(%1)\n" \
  364. "0: ex %2,0(1)" \
  365. : "=m" (*(addrtype *)(array)) \
  366. : "a" (&array), "a" (((low)<<4)+(high)): "1" ); \
  367. })
  368. #define __ctl_set_bit(cr, bit) ({ \
  369. __u8 __dummy[16]; \
  370. __asm__ __volatile__ ( \
  371. " bras 1,0f\n" /* skip indirect insns */ \
  372. " stctl 0,0,0(%1)\n" \
  373. " lctl 0,0,0(%1)\n" \
  374. "0: ex %2,0(1)\n" /* execute stctl */ \
  375. " l 0,0(%1)\n" \
  376. " or 0,%3\n" /* set the bit */ \
  377. " st 0,0(%1)\n" \
  378. "1: ex %2,4(1)" /* execute lctl */ \
  379. : "=m" (__dummy) \
  380. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  381. "a" (cr*17), "a" (1<<(bit)) \
  382. : "cc", "0", "1" ); \
  383. })
  384. #define __ctl_clear_bit(cr, bit) ({ \
  385. __u8 __dummy[16]; \
  386. __asm__ __volatile__ ( \
  387. " bras 1,0f\n" /* skip indirect insns */ \
  388. " stctl 0,0,0(%1)\n" \
  389. " lctl 0,0,0(%1)\n" \
  390. "0: ex %2,0(1)\n" /* execute stctl */ \
  391. " l 0,0(%1)\n" \
  392. " nr 0,%3\n" /* set the bit */ \
  393. " st 0,0(%1)\n" \
  394. "1: ex %2,4(1)" /* execute lctl */ \
  395. : "=m" (__dummy) \
  396. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  397. "a" (cr*17), "a" (~(1<<(bit))) \
  398. : "cc", "0", "1" ); \
  399. })
  400. #endif /* __s390x__ */
  401. /* For spinlocks etc */
  402. #define local_irq_save(x) ((x) = local_irq_disable())
  403. /*
  404. * Use to set psw mask except for the first byte which
  405. * won't be changed by this function.
  406. */
  407. static inline void
  408. __set_psw_mask(unsigned long mask)
  409. {
  410. local_save_flags(mask);
  411. __load_psw_mask(mask);
  412. }
  413. #define local_mcck_enable() __set_psw_mask(PSW_KERNEL_BITS)
  414. #define local_mcck_disable() __set_psw_mask(PSW_KERNEL_BITS & ~PSW_MASK_MCHECK)
  415. #ifdef CONFIG_SMP
  416. extern void smp_ctl_set_bit(int cr, int bit);
  417. extern void smp_ctl_clear_bit(int cr, int bit);
  418. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  419. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  420. #else
  421. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  422. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  423. #endif /* CONFIG_SMP */
  424. extern void (*_machine_restart)(char *command);
  425. extern void (*_machine_halt)(void);
  426. extern void (*_machine_power_off)(void);
  427. #define arch_align_stack(x) (x)
  428. #endif /* __KERNEL__ */
  429. #endif