smu.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. #ifndef _SMU_H
  2. #define _SMU_H
  3. /*
  4. * Definitions for talking to the SMU chip in newer G5 PowerMacs
  5. */
  6. #ifdef __KERNEL__
  7. #include <linux/config.h>
  8. #include <linux/list.h>
  9. #endif
  10. #include <linux/types.h>
  11. /*
  12. * Known SMU commands
  13. *
  14. * Most of what is below comes from looking at the Open Firmware driver,
  15. * though this is still incomplete and could use better documentation here
  16. * or there...
  17. */
  18. /*
  19. * Partition info commands
  20. *
  21. * These commands are used to retrieve the sdb-partition-XX datas from
  22. * the SMU. The lenght is always 2. First byte is the subcommand code
  23. * and second byte is the partition ID.
  24. *
  25. * The reply is 6 bytes:
  26. *
  27. * - 0..1 : partition address
  28. * - 2 : a byte containing the partition ID
  29. * - 3 : length (maybe other bits are rest of header ?)
  30. *
  31. * The data must then be obtained with calls to another command:
  32. * SMU_CMD_MISC_ee_GET_DATABLOCK_REC (described below).
  33. */
  34. #define SMU_CMD_PARTITION_COMMAND 0x3e
  35. #define SMU_CMD_PARTITION_LATEST 0x01
  36. #define SMU_CMD_PARTITION_BASE 0x02
  37. #define SMU_CMD_PARTITION_UPDATE 0x03
  38. /*
  39. * Fan control
  40. *
  41. * This is a "mux" for fan control commands. The command seem to
  42. * act differently based on the number of arguments. With 1 byte
  43. * of argument, this seem to be queries for fans status, setpoint,
  44. * etc..., while with 0xe arguments, we will set the fans speeds.
  45. *
  46. * Queries (1 byte arg):
  47. * ---------------------
  48. *
  49. * arg=0x01: read RPM fans status
  50. * arg=0x02: read RPM fans setpoint
  51. * arg=0x11: read PWM fans status
  52. * arg=0x12: read PWM fans setpoint
  53. *
  54. * the "status" queries return the current speed while the "setpoint" ones
  55. * return the programmed/target speed. It _seems_ that the result is a bit
  56. * mask in the first byte of active/available fans, followed by 6 words (16
  57. * bits) containing the requested speed.
  58. *
  59. * Setpoint (14 bytes arg):
  60. * ------------------------
  61. *
  62. * first arg byte is 0 for RPM fans and 0x10 for PWM. Second arg byte is the
  63. * mask of fans affected by the command. Followed by 6 words containing the
  64. * setpoint value for selected fans in the mask (or 0 if mask value is 0)
  65. */
  66. #define SMU_CMD_FAN_COMMAND 0x4a
  67. /*
  68. * Battery access
  69. *
  70. * Same command number as the PMU, could it be same syntax ?
  71. */
  72. #define SMU_CMD_BATTERY_COMMAND 0x6f
  73. #define SMU_CMD_GET_BATTERY_INFO 0x00
  74. /*
  75. * Real time clock control
  76. *
  77. * This is a "mux", first data byte contains the "sub" command.
  78. * The "RTC" part of the SMU controls the date, time, powerup
  79. * timer, but also a PRAM
  80. *
  81. * Dates are in BCD format on 7 bytes:
  82. * [sec] [min] [hour] [weekday] [month day] [month] [year]
  83. * with month being 1 based and year minus 100
  84. */
  85. #define SMU_CMD_RTC_COMMAND 0x8e
  86. #define SMU_CMD_RTC_SET_PWRUP_TIMER 0x00 /* i: 7 bytes date */
  87. #define SMU_CMD_RTC_GET_PWRUP_TIMER 0x01 /* o: 7 bytes date */
  88. #define SMU_CMD_RTC_STOP_PWRUP_TIMER 0x02
  89. #define SMU_CMD_RTC_SET_PRAM_BYTE_ACC 0x20 /* i: 1 byte (address?) */
  90. #define SMU_CMD_RTC_SET_PRAM_AUTOINC 0x21 /* i: 1 byte (data?) */
  91. #define SMU_CMD_RTC_SET_PRAM_LO_BYTES 0x22 /* i: 10 bytes */
  92. #define SMU_CMD_RTC_SET_PRAM_HI_BYTES 0x23 /* i: 10 bytes */
  93. #define SMU_CMD_RTC_GET_PRAM_BYTE 0x28 /* i: 1 bytes (address?) */
  94. #define SMU_CMD_RTC_GET_PRAM_LO_BYTES 0x29 /* o: 10 bytes */
  95. #define SMU_CMD_RTC_GET_PRAM_HI_BYTES 0x2a /* o: 10 bytes */
  96. #define SMU_CMD_RTC_SET_DATETIME 0x80 /* i: 7 bytes date */
  97. #define SMU_CMD_RTC_GET_DATETIME 0x81 /* o: 7 bytes date */
  98. /*
  99. * i2c commands
  100. *
  101. * To issue an i2c command, first is to send a parameter block to the
  102. * the SMU. This is a command of type 0x9a with 9 bytes of header
  103. * eventually followed by data for a write:
  104. *
  105. * 0: bus number (from device-tree usually, SMU has lots of busses !)
  106. * 1: transfer type/format (see below)
  107. * 2: device address. For combined and combined4 type transfers, this
  108. * is the "write" version of the address (bit 0x01 cleared)
  109. * 3: subaddress length (0..3)
  110. * 4: subaddress byte 0 (or only byte for subaddress length 1)
  111. * 5: subaddress byte 1
  112. * 6: subaddress byte 2
  113. * 7: combined address (device address for combined mode data phase)
  114. * 8: data length
  115. *
  116. * The transfer types are the same good old Apple ones it seems,
  117. * that is:
  118. * - 0x00: Simple transfer
  119. * - 0x01: Subaddress transfer (addr write + data tx, no restart)
  120. * - 0x02: Combined transfer (addr write + restart + data tx)
  121. *
  122. * This is then followed by actual data for a write.
  123. *
  124. * At this point, the OF driver seems to have a limitation on transfer
  125. * sizes of 0xd bytes on reads and 0x5 bytes on writes. I do not know
  126. * wether this is just an OF limit due to some temporary buffer size
  127. * or if this is an SMU imposed limit. This driver has the same limitation
  128. * for now as I use a 0x10 bytes temporary buffer as well
  129. *
  130. * Once that is completed, a response is expected from the SMU. This is
  131. * obtained via a command of type 0x9a with a length of 1 byte containing
  132. * 0 as the data byte. OF also fills the rest of the data buffer with 0xff's
  133. * though I can't tell yet if this is actually necessary. Once this command
  134. * is complete, at this point, all I can tell is what OF does. OF tests
  135. * byte 0 of the reply:
  136. * - on read, 0xfe or 0xfc : bus is busy, wait (see below) or nak ?
  137. * - on read, 0x00 or 0x01 : reply is in buffer (after the byte 0)
  138. * - on write, < 0 -> failure (immediate exit)
  139. * - else, OF just exists (without error, weird)
  140. *
  141. * So on read, there is this wait-for-busy thing when getting a 0xfc or
  142. * 0xfe result. OF does a loop of up to 64 retries, waiting 20ms and
  143. * doing the above again until either the retries expire or the result
  144. * is no longer 0xfe or 0xfc
  145. *
  146. * The Darwin I2C driver is less subtle though. On any non-success status
  147. * from the response command, it waits 5ms and tries again up to 20 times,
  148. * it doesn't differenciate between fatal errors or "busy" status.
  149. *
  150. * This driver provides an asynchronous paramblock based i2c command
  151. * interface to be used either directly by low level code or by a higher
  152. * level driver interfacing to the linux i2c layer. The current
  153. * implementation of this relies on working timers & timer interrupts
  154. * though, so be careful of calling context for now. This may be "fixed"
  155. * in the future by adding a polling facility.
  156. */
  157. #define SMU_CMD_I2C_COMMAND 0x9a
  158. /* transfer types */
  159. #define SMU_I2C_TRANSFER_SIMPLE 0x00
  160. #define SMU_I2C_TRANSFER_STDSUB 0x01
  161. #define SMU_I2C_TRANSFER_COMBINED 0x02
  162. /*
  163. * Power supply control
  164. *
  165. * The "sub" command is an ASCII string in the data, the
  166. * data lenght is that of the string.
  167. *
  168. * The VSLEW command can be used to get or set the voltage slewing.
  169. * - lenght 5 (only "VSLEW") : it returns "DONE" and 3 bytes of
  170. * reply at data offset 6, 7 and 8.
  171. * - lenght 8 ("VSLEWxyz") has 3 additional bytes appended, and is
  172. * used to set the voltage slewing point. The SMU replies with "DONE"
  173. * I yet have to figure out their exact meaning of those 3 bytes in
  174. * both cases. They seem to be:
  175. * x = processor mask
  176. * y = op. point index
  177. * z = processor freq. step index
  178. * I haven't yet decyphered result codes
  179. *
  180. */
  181. #define SMU_CMD_POWER_COMMAND 0xaa
  182. #define SMU_CMD_POWER_RESTART "RESTART"
  183. #define SMU_CMD_POWER_SHUTDOWN "SHUTDOWN"
  184. #define SMU_CMD_POWER_VOLTAGE_SLEW "VSLEW"
  185. /*
  186. * Read ADC sensors
  187. *
  188. * This command takes one byte of parameter: the sensor ID (or "reg"
  189. * value in the device-tree) and returns a 16 bits value
  190. */
  191. #define SMU_CMD_READ_ADC 0xd8
  192. /* Misc commands
  193. *
  194. * This command seem to be a grab bag of various things
  195. */
  196. #define SMU_CMD_MISC_df_COMMAND 0xdf
  197. #define SMU_CMD_MISC_df_SET_DISPLAY_LIT 0x02 /* i: 1 byte */
  198. #define SMU_CMD_MISC_df_NMI_OPTION 0x04
  199. /*
  200. * Version info commands
  201. *
  202. * I haven't quite tried to figure out how these work
  203. */
  204. #define SMU_CMD_VERSION_COMMAND 0xea
  205. /*
  206. * Misc commands
  207. *
  208. * This command seem to be a grab bag of various things
  209. *
  210. * SMU_CMD_MISC_ee_GET_DATABLOCK_REC is used, among others, to
  211. * transfer blocks of data from the SMU. So far, I've decrypted it's
  212. * usage to retrieve partition data. In order to do that, you have to
  213. * break your transfer in "chunks" since that command cannot transfer
  214. * more than a chunk at a time. The chunk size used by OF is 0xe bytes,
  215. * but it seems that the darwin driver will let you do 0x1e bytes if
  216. * your "PMU" version is >= 0x30. You can get the "PMU" version apparently
  217. * either in the last 16 bits of property "smu-version-pmu" or as the 16
  218. * bytes at offset 1 of "smu-version-info"
  219. *
  220. * For each chunk, the command takes 7 bytes of arguments:
  221. * byte 0: subcommand code (0x02)
  222. * byte 1: 0x04 (always, I don't know what it means, maybe the address
  223. * space to use or some other nicety. It's hard coded in OF)
  224. * byte 2..5: SMU address of the chunk (big endian 32 bits)
  225. * byte 6: size to transfer (up to max chunk size)
  226. *
  227. * The data is returned directly
  228. */
  229. #define SMU_CMD_MISC_ee_COMMAND 0xee
  230. #define SMU_CMD_MISC_ee_GET_DATABLOCK_REC 0x02
  231. #define SMU_CMD_MISC_ee_LEDS_CTRL 0x04 /* i: 00 (00,01) [00] */
  232. #define SMU_CMD_MISC_ee_GET_DATA 0x05 /* i: 00 , o: ?? */
  233. /*
  234. * - Kernel side interface -
  235. */
  236. #ifdef __KERNEL__
  237. /*
  238. * Asynchronous SMU commands
  239. *
  240. * Fill up this structure and submit it via smu_queue_command(),
  241. * and get notified by the optional done() callback, or because
  242. * status becomes != 1
  243. */
  244. struct smu_cmd;
  245. struct smu_cmd
  246. {
  247. /* public */
  248. u8 cmd; /* command */
  249. int data_len; /* data len */
  250. int reply_len; /* reply len */
  251. void *data_buf; /* data buffer */
  252. void *reply_buf; /* reply buffer */
  253. int status; /* command status */
  254. void (*done)(struct smu_cmd *cmd, void *misc);
  255. void *misc;
  256. /* private */
  257. struct list_head link;
  258. };
  259. /*
  260. * Queues an SMU command, all fields have to be initialized
  261. */
  262. extern int smu_queue_cmd(struct smu_cmd *cmd);
  263. /*
  264. * Simple command wrapper. This structure embeds a small buffer
  265. * to ease sending simple SMU commands from the stack
  266. */
  267. struct smu_simple_cmd
  268. {
  269. struct smu_cmd cmd;
  270. u8 buffer[16];
  271. };
  272. /*
  273. * Queues a simple command. All fields will be initialized by that
  274. * function
  275. */
  276. extern int smu_queue_simple(struct smu_simple_cmd *scmd, u8 command,
  277. unsigned int data_len,
  278. void (*done)(struct smu_cmd *cmd, void *misc),
  279. void *misc,
  280. ...);
  281. /*
  282. * Completion helper. Pass it to smu_queue_simple or as 'done'
  283. * member to smu_queue_cmd, it will call complete() on the struct
  284. * completion passed in the "misc" argument
  285. */
  286. extern void smu_done_complete(struct smu_cmd *cmd, void *misc);
  287. /*
  288. * Synchronous helpers. Will spin-wait for completion of a command
  289. */
  290. extern void smu_spinwait_cmd(struct smu_cmd *cmd);
  291. static inline void smu_spinwait_simple(struct smu_simple_cmd *scmd)
  292. {
  293. smu_spinwait_cmd(&scmd->cmd);
  294. }
  295. /*
  296. * Poll routine to call if blocked with irqs off
  297. */
  298. extern void smu_poll(void);
  299. /*
  300. * Init routine, presence check....
  301. */
  302. extern int smu_init(void);
  303. extern int smu_present(void);
  304. struct of_device;
  305. extern struct of_device *smu_get_ofdev(void);
  306. /*
  307. * Common command wrappers
  308. */
  309. extern void smu_shutdown(void);
  310. extern void smu_restart(void);
  311. struct rtc_time;
  312. extern int smu_get_rtc_time(struct rtc_time *time, int spinwait);
  313. extern int smu_set_rtc_time(struct rtc_time *time, int spinwait);
  314. /*
  315. * SMU command buffer absolute address, exported by pmac_setup,
  316. * this is allocated very early during boot.
  317. */
  318. extern unsigned long smu_cmdbuf_abs;
  319. /*
  320. * Kenrel asynchronous i2c interface
  321. */
  322. #define SMU_I2C_READ_MAX 0x1d
  323. #define SMU_I2C_WRITE_MAX 0x15
  324. /* SMU i2c header, exactly matches i2c header on wire */
  325. struct smu_i2c_param
  326. {
  327. u8 bus; /* SMU bus ID (from device tree) */
  328. u8 type; /* i2c transfer type */
  329. u8 devaddr; /* device address (includes direction) */
  330. u8 sublen; /* subaddress length */
  331. u8 subaddr[3]; /* subaddress */
  332. u8 caddr; /* combined address, filled by SMU driver */
  333. u8 datalen; /* length of transfer */
  334. u8 data[SMU_I2C_READ_MAX]; /* data */
  335. };
  336. struct smu_i2c_cmd
  337. {
  338. /* public */
  339. struct smu_i2c_param info;
  340. void (*done)(struct smu_i2c_cmd *cmd, void *misc);
  341. void *misc;
  342. int status; /* 1 = pending, 0 = ok, <0 = fail */
  343. /* private */
  344. struct smu_cmd scmd;
  345. int read;
  346. int stage;
  347. int retries;
  348. u8 pdata[32];
  349. struct list_head link;
  350. };
  351. /*
  352. * Call this to queue an i2c command to the SMU. You must fill info,
  353. * including info.data for a write, done and misc.
  354. * For now, no polling interface is provided so you have to use completion
  355. * callback.
  356. */
  357. extern int smu_queue_i2c(struct smu_i2c_cmd *cmd);
  358. #endif /* __KERNEL__ */
  359. /*
  360. * - SMU "sdb" partitions informations -
  361. */
  362. /*
  363. * Partition header format
  364. */
  365. struct smu_sdbp_header {
  366. __u8 id;
  367. __u8 len;
  368. __u8 version;
  369. __u8 flags;
  370. };
  371. /*
  372. * demangle 16 and 32 bits integer in some SMU partitions
  373. * (currently, afaik, this concerns only the FVT partition
  374. * (0x12)
  375. */
  376. #define SMU_U16_MIX(x) le16_to_cpu(x);
  377. #define SMU_U32_MIX(x) ((((x) & 0xff00ff00u) >> 8)|(((x) & 0x00ff00ffu) << 8))
  378. /* This is the definition of the SMU sdb-partition-0x12 table (called
  379. * CPU F/V/T operating points in Darwin). The definition for all those
  380. * SMU tables should be moved to some separate file
  381. */
  382. #define SMU_SDB_FVT_ID 0x12
  383. struct smu_sdbp_fvt {
  384. __u32 sysclk; /* Base SysClk frequency in Hz for
  385. * this operating point. Value need to
  386. * be unmixed with SMU_U32_MIX()
  387. */
  388. __u8 pad;
  389. __u8 maxtemp; /* Max temp. supported by this
  390. * operating point
  391. */
  392. __u16 volts[3]; /* CPU core voltage for the 3
  393. * PowerTune modes, a mode with
  394. * 0V = not supported. Value need
  395. * to be unmixed with SMU_U16_MIX()
  396. */
  397. };
  398. /* This partition contains voltage & current sensor calibration
  399. * informations
  400. */
  401. #define SMU_SDB_CPUVCP_ID 0x21
  402. struct smu_sdbp_cpuvcp {
  403. __u16 volt_scale; /* u4.12 fixed point */
  404. __s16 volt_offset; /* s4.12 fixed point */
  405. __u16 curr_scale; /* u4.12 fixed point */
  406. __s16 curr_offset; /* s4.12 fixed point */
  407. __s32 power_quads[3]; /* s4.28 fixed point */
  408. };
  409. /* This partition contains CPU thermal diode calibration
  410. */
  411. #define SMU_SDB_CPUDIODE_ID 0x18
  412. struct smu_sdbp_cpudiode {
  413. __u16 m_value; /* u1.15 fixed point */
  414. __s16 b_value; /* s10.6 fixed point */
  415. };
  416. /* This partition contains Slots power calibration
  417. */
  418. #define SMU_SDB_SLOTSPOW_ID 0x78
  419. struct smu_sdbp_slotspow {
  420. __u16 pow_scale; /* u4.12 fixed point */
  421. __s16 pow_offset; /* s4.12 fixed point */
  422. };
  423. /* This partition contains machine specific version information about
  424. * the sensor/control layout
  425. */
  426. #define SMU_SDB_SENSORTREE_ID 0x25
  427. struct smu_sdbp_sensortree {
  428. __u8 model_id;
  429. __u8 unknown[3];
  430. };
  431. /* This partition contains CPU thermal control PID informations. So far
  432. * only single CPU machines have been seen with an SMU, so we assume this
  433. * carries only informations for those
  434. */
  435. #define SMU_SDB_CPUPIDDATA_ID 0x17
  436. struct smu_sdbp_cpupiddata {
  437. __u8 unknown1;
  438. __u8 target_temp_delta;
  439. __u8 unknown2;
  440. __u8 history_len;
  441. __s16 power_adj;
  442. __u16 max_power;
  443. __s32 gp,gr,gd;
  444. };
  445. /* Other partitions without known structures */
  446. #define SMU_SDB_DEBUG_SWITCHES_ID 0x05
  447. #ifdef __KERNEL__
  448. /*
  449. * This returns the pointer to an SMU "sdb" partition data or NULL
  450. * if not found. The data format is described below
  451. */
  452. extern struct smu_sdbp_header *smu_get_sdb_partition(int id,
  453. unsigned int *size);
  454. #endif /* __KERNEL__ */
  455. /*
  456. * - Userland interface -
  457. */
  458. /*
  459. * A given instance of the device can be configured for 2 different
  460. * things at the moment:
  461. *
  462. * - sending SMU commands (default at open() time)
  463. * - receiving SMU events (not yet implemented)
  464. *
  465. * Commands are written with write() of a command block. They can be
  466. * "driver" commands (for example to switch to event reception mode)
  467. * or real SMU commands. They are made of a header followed by command
  468. * data if any.
  469. *
  470. * For SMU commands (not for driver commands), you can then read() back
  471. * a reply. The reader will be blocked or not depending on how the device
  472. * file is opened. poll() isn't implemented yet. The reply will consist
  473. * of a header as well, followed by the reply data if any. You should
  474. * always provide a buffer large enough for the maximum reply data, I
  475. * recommand one page.
  476. *
  477. * It is illegal to send SMU commands through a file descriptor configured
  478. * for events reception
  479. *
  480. */
  481. struct smu_user_cmd_hdr
  482. {
  483. __u32 cmdtype;
  484. #define SMU_CMDTYPE_SMU 0 /* SMU command */
  485. #define SMU_CMDTYPE_WANTS_EVENTS 1 /* switch fd to events mode */
  486. #define SMU_CMDTYPE_GET_PARTITION 2 /* retrieve an sdb partition */
  487. __u8 cmd; /* SMU command byte */
  488. __u8 pad[3]; /* padding */
  489. __u32 data_len; /* Lenght of data following */
  490. };
  491. struct smu_user_reply_hdr
  492. {
  493. __u32 status; /* Command status */
  494. __u32 reply_len; /* Lenght of data follwing */
  495. };
  496. #endif /* _SMU_H */