ppc_asm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
  3. */
  4. #ifndef _ASM_POWERPC_PPC_ASM_H
  5. #define _ASM_POWERPC_PPC_ASM_H
  6. #include <linux/stringify.h>
  7. #include <linux/config.h>
  8. #include <asm/asm-compat.h>
  9. #ifndef __ASSEMBLY__
  10. #error __FILE__ should only be used in assembler files
  11. #else
  12. #define SZL (BITS_PER_LONG/8)
  13. /*
  14. * Macros for storing registers into and loading registers from
  15. * exception frames.
  16. */
  17. #ifdef __powerpc64__
  18. #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
  19. #define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
  20. #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
  21. #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
  22. #else
  23. #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
  24. #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
  25. #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
  26. SAVE_10GPRS(22, base)
  27. #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
  28. REST_10GPRS(22, base)
  29. #endif
  30. #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
  31. #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
  32. #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
  33. #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
  34. #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
  35. #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
  36. #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
  37. #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
  38. #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*(n)(base)
  39. #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
  40. #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
  41. #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
  42. #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
  43. #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
  44. #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*(n)(base)
  45. #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
  46. #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
  47. #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
  48. #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
  49. #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
  50. #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,b,base
  51. #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
  52. #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
  53. #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
  54. #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
  55. #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
  56. #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,b,base
  57. #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
  58. #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
  59. #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
  60. #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
  61. #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
  62. #define SAVE_EVR(n,s,base) evmergehi s,s,n; stw s,THREAD_EVR0+4*(n)(base)
  63. #define SAVE_2EVRS(n,s,base) SAVE_EVR(n,s,base); SAVE_EVR(n+1,s,base)
  64. #define SAVE_4EVRS(n,s,base) SAVE_2EVRS(n,s,base); SAVE_2EVRS(n+2,s,base)
  65. #define SAVE_8EVRS(n,s,base) SAVE_4EVRS(n,s,base); SAVE_4EVRS(n+4,s,base)
  66. #define SAVE_16EVRS(n,s,base) SAVE_8EVRS(n,s,base); SAVE_8EVRS(n+8,s,base)
  67. #define SAVE_32EVRS(n,s,base) SAVE_16EVRS(n,s,base); SAVE_16EVRS(n+16,s,base)
  68. #define REST_EVR(n,s,base) lwz s,THREAD_EVR0+4*(n)(base); evmergelo n,s,n
  69. #define REST_2EVRS(n,s,base) REST_EVR(n,s,base); REST_EVR(n+1,s,base)
  70. #define REST_4EVRS(n,s,base) REST_2EVRS(n,s,base); REST_2EVRS(n+2,s,base)
  71. #define REST_8EVRS(n,s,base) REST_4EVRS(n,s,base); REST_4EVRS(n+4,s,base)
  72. #define REST_16EVRS(n,s,base) REST_8EVRS(n,s,base); REST_8EVRS(n+8,s,base)
  73. #define REST_32EVRS(n,s,base) REST_16EVRS(n,s,base); REST_16EVRS(n+16,s,base)
  74. /* Macros to adjust thread priority for hardware multithreading */
  75. #define HMT_VERY_LOW or 31,31,31 # very low priority
  76. #define HMT_LOW or 1,1,1
  77. #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
  78. #define HMT_MEDIUM or 2,2,2
  79. #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
  80. #define HMT_HIGH or 3,3,3
  81. /* handle instructions that older assemblers may not know */
  82. #define RFCI .long 0x4c000066 /* rfci instruction */
  83. #define RFDI .long 0x4c00004e /* rfdi instruction */
  84. #define RFMCI .long 0x4c00004c /* rfmci instruction */
  85. #ifdef __KERNEL__
  86. #ifdef CONFIG_PPC64
  87. #define XGLUE(a,b) a##b
  88. #define GLUE(a,b) XGLUE(a,b)
  89. #define _GLOBAL(name) \
  90. .section ".text"; \
  91. .align 2 ; \
  92. .globl name; \
  93. .globl GLUE(.,name); \
  94. .section ".opd","aw"; \
  95. name: \
  96. .quad GLUE(.,name); \
  97. .quad .TOC.@tocbase; \
  98. .quad 0; \
  99. .previous; \
  100. .type GLUE(.,name),@function; \
  101. GLUE(.,name):
  102. #define _KPROBE(name) \
  103. .section ".kprobes.text","a"; \
  104. .align 2 ; \
  105. .globl name; \
  106. .globl GLUE(.,name); \
  107. .section ".opd","aw"; \
  108. name: \
  109. .quad GLUE(.,name); \
  110. .quad .TOC.@tocbase; \
  111. .quad 0; \
  112. .previous; \
  113. .type GLUE(.,name),@function; \
  114. GLUE(.,name):
  115. #define _STATIC(name) \
  116. .section ".text"; \
  117. .align 2 ; \
  118. .section ".opd","aw"; \
  119. name: \
  120. .quad GLUE(.,name); \
  121. .quad .TOC.@tocbase; \
  122. .quad 0; \
  123. .previous; \
  124. .type GLUE(.,name),@function; \
  125. GLUE(.,name):
  126. #else /* 32-bit */
  127. #define _GLOBAL(n) \
  128. .text; \
  129. .stabs __stringify(n:F-1),N_FUN,0,0,n;\
  130. .globl n; \
  131. n:
  132. #define _KPROBE(n) \
  133. .section ".kprobes.text","a"; \
  134. .globl n; \
  135. n:
  136. #endif
  137. /*
  138. * LOAD_REG_IMMEDIATE(rn, expr)
  139. * Loads the value of the constant expression 'expr' into register 'rn'
  140. * using immediate instructions only. Use this when it's important not
  141. * to reference other data (i.e. on ppc64 when the TOC pointer is not
  142. * valid).
  143. *
  144. * LOAD_REG_ADDR(rn, name)
  145. * Loads the address of label 'name' into register 'rn'. Use this when
  146. * you don't particularly need immediate instructions only, but you need
  147. * the whole address in one register (e.g. it's a structure address and
  148. * you want to access various offsets within it). On ppc32 this is
  149. * identical to LOAD_REG_IMMEDIATE.
  150. *
  151. * LOAD_REG_ADDRBASE(rn, name)
  152. * ADDROFF(name)
  153. * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
  154. * register 'rn'. ADDROFF(name) returns the remainder of the address as
  155. * a constant expression. ADDROFF(name) is a signed expression < 16 bits
  156. * in size, so is suitable for use directly as an offset in load and store
  157. * instructions. Use this when loading/storing a single word or less as:
  158. * LOAD_REG_ADDRBASE(rX, name)
  159. * ld rY,ADDROFF(name)(rX)
  160. */
  161. #ifdef __powerpc64__
  162. #define LOAD_REG_IMMEDIATE(reg,expr) \
  163. lis (reg),(expr)@highest; \
  164. ori (reg),(reg),(expr)@higher; \
  165. rldicr (reg),(reg),32,31; \
  166. oris (reg),(reg),(expr)@h; \
  167. ori (reg),(reg),(expr)@l;
  168. #define LOAD_REG_ADDR(reg,name) \
  169. ld (reg),name@got(r2)
  170. #define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
  171. #define ADDROFF(name) 0
  172. /* offsets for stack frame layout */
  173. #define LRSAVE 16
  174. #else /* 32-bit */
  175. #define LOAD_REG_IMMEDIATE(reg,expr) \
  176. lis (reg),(expr)@ha; \
  177. addi (reg),(reg),(expr)@l;
  178. #define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
  179. #define LOAD_REG_ADDRBASE(reg, name) lis (reg),name@ha
  180. #define ADDROFF(name) name@l
  181. /* offsets for stack frame layout */
  182. #define LRSAVE 4
  183. #endif
  184. /* various errata or part fixups */
  185. #ifdef CONFIG_PPC601_SYNC_FIX
  186. #define SYNC \
  187. BEGIN_FTR_SECTION \
  188. sync; \
  189. isync; \
  190. END_FTR_SECTION_IFSET(CPU_FTR_601)
  191. #define SYNC_601 \
  192. BEGIN_FTR_SECTION \
  193. sync; \
  194. END_FTR_SECTION_IFSET(CPU_FTR_601)
  195. #define ISYNC_601 \
  196. BEGIN_FTR_SECTION \
  197. isync; \
  198. END_FTR_SECTION_IFSET(CPU_FTR_601)
  199. #else
  200. #define SYNC
  201. #define SYNC_601
  202. #define ISYNC_601
  203. #endif
  204. #ifndef CONFIG_SMP
  205. #define TLBSYNC
  206. #else /* CONFIG_SMP */
  207. /* tlbsync is not implemented on 601 */
  208. #define TLBSYNC \
  209. BEGIN_FTR_SECTION \
  210. tlbsync; \
  211. sync; \
  212. END_FTR_SECTION_IFCLR(CPU_FTR_601)
  213. #endif
  214. /*
  215. * This instruction is not implemented on the PPC 603 or 601; however, on
  216. * the 403GCX and 405GP tlbia IS defined and tlbie is not.
  217. * All of these instructions exist in the 8xx, they have magical powers,
  218. * and they must be used.
  219. */
  220. #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
  221. #define tlbia \
  222. li r4,1024; \
  223. mtctr r4; \
  224. lis r4,KERNELBASE@h; \
  225. 0: tlbie r4; \
  226. addi r4,r4,0x1000; \
  227. bdnz 0b
  228. #endif
  229. #ifdef CONFIG_IBM440EP_ERR42
  230. #define PPC440EP_ERR42 isync
  231. #else
  232. #define PPC440EP_ERR42
  233. #endif
  234. #if defined(CONFIG_BOOKE)
  235. #define toreal(rd)
  236. #define fromreal(rd)
  237. #define tophys(rd,rs) \
  238. addis rd,rs,0
  239. #define tovirt(rd,rs) \
  240. addis rd,rs,0
  241. #elif defined(CONFIG_PPC64)
  242. #define toreal(rd) /* we can access c000... in real mode */
  243. #define fromreal(rd)
  244. #define tophys(rd,rs) \
  245. clrldi rd,rs,2
  246. #define tovirt(rd,rs) \
  247. rotldi rd,rs,16; \
  248. ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
  249. rotldi rd,rd,48
  250. #else
  251. /*
  252. * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
  253. * physical base address of RAM at compile time.
  254. */
  255. #define toreal(rd) tophys(rd,rd)
  256. #define fromreal(rd) tovirt(rd,rd)
  257. #define tophys(rd,rs) \
  258. 0: addis rd,rs,-KERNELBASE@h; \
  259. .section ".vtop_fixup","aw"; \
  260. .align 1; \
  261. .long 0b; \
  262. .previous
  263. #define tovirt(rd,rs) \
  264. 0: addis rd,rs,KERNELBASE@h; \
  265. .section ".ptov_fixup","aw"; \
  266. .align 1; \
  267. .long 0b; \
  268. .previous
  269. #endif
  270. #ifdef CONFIG_PPC64
  271. #define RFI rfid
  272. #define MTMSRD(r) mtmsrd r
  273. #else
  274. #define FIX_SRR1(ra, rb)
  275. #ifndef CONFIG_40x
  276. #define RFI rfi
  277. #else
  278. #define RFI rfi; b . /* Prevent prefetch past rfi */
  279. #endif
  280. #define MTMSRD(r) mtmsr r
  281. #define CLR_TOP32(r)
  282. #endif
  283. #endif /* __KERNEL__ */
  284. /* The boring bits... */
  285. /* Condition Register Bit Fields */
  286. #define cr0 0
  287. #define cr1 1
  288. #define cr2 2
  289. #define cr3 3
  290. #define cr4 4
  291. #define cr5 5
  292. #define cr6 6
  293. #define cr7 7
  294. /* General Purpose Registers (GPRs) */
  295. #define r0 0
  296. #define r1 1
  297. #define r2 2
  298. #define r3 3
  299. #define r4 4
  300. #define r5 5
  301. #define r6 6
  302. #define r7 7
  303. #define r8 8
  304. #define r9 9
  305. #define r10 10
  306. #define r11 11
  307. #define r12 12
  308. #define r13 13
  309. #define r14 14
  310. #define r15 15
  311. #define r16 16
  312. #define r17 17
  313. #define r18 18
  314. #define r19 19
  315. #define r20 20
  316. #define r21 21
  317. #define r22 22
  318. #define r23 23
  319. #define r24 24
  320. #define r25 25
  321. #define r26 26
  322. #define r27 27
  323. #define r28 28
  324. #define r29 29
  325. #define r30 30
  326. #define r31 31
  327. /* Floating Point Registers (FPRs) */
  328. #define fr0 0
  329. #define fr1 1
  330. #define fr2 2
  331. #define fr3 3
  332. #define fr4 4
  333. #define fr5 5
  334. #define fr6 6
  335. #define fr7 7
  336. #define fr8 8
  337. #define fr9 9
  338. #define fr10 10
  339. #define fr11 11
  340. #define fr12 12
  341. #define fr13 13
  342. #define fr14 14
  343. #define fr15 15
  344. #define fr16 16
  345. #define fr17 17
  346. #define fr18 18
  347. #define fr19 19
  348. #define fr20 20
  349. #define fr21 21
  350. #define fr22 22
  351. #define fr23 23
  352. #define fr24 24
  353. #define fr25 25
  354. #define fr26 26
  355. #define fr27 27
  356. #define fr28 28
  357. #define fr29 29
  358. #define fr30 30
  359. #define fr31 31
  360. /* AltiVec Registers (VPRs) */
  361. #define vr0 0
  362. #define vr1 1
  363. #define vr2 2
  364. #define vr3 3
  365. #define vr4 4
  366. #define vr5 5
  367. #define vr6 6
  368. #define vr7 7
  369. #define vr8 8
  370. #define vr9 9
  371. #define vr10 10
  372. #define vr11 11
  373. #define vr12 12
  374. #define vr13 13
  375. #define vr14 14
  376. #define vr15 15
  377. #define vr16 16
  378. #define vr17 17
  379. #define vr18 18
  380. #define vr19 19
  381. #define vr20 20
  382. #define vr21 21
  383. #define vr22 22
  384. #define vr23 23
  385. #define vr24 24
  386. #define vr25 25
  387. #define vr26 26
  388. #define vr27 27
  389. #define vr28 28
  390. #define vr29 29
  391. #define vr30 30
  392. #define vr31 31
  393. /* SPE Registers (EVPRs) */
  394. #define evr0 0
  395. #define evr1 1
  396. #define evr2 2
  397. #define evr3 3
  398. #define evr4 4
  399. #define evr5 5
  400. #define evr6 6
  401. #define evr7 7
  402. #define evr8 8
  403. #define evr9 9
  404. #define evr10 10
  405. #define evr11 11
  406. #define evr12 12
  407. #define evr13 13
  408. #define evr14 14
  409. #define evr15 15
  410. #define evr16 16
  411. #define evr17 17
  412. #define evr18 18
  413. #define evr19 19
  414. #define evr20 20
  415. #define evr21 21
  416. #define evr22 22
  417. #define evr23 23
  418. #define evr24 24
  419. #define evr25 25
  420. #define evr26 26
  421. #define evr27 27
  422. #define evr28 28
  423. #define evr29 29
  424. #define evr30 30
  425. #define evr31 31
  426. /* some stab codes */
  427. #define N_FUN 36
  428. #define N_RSYM 64
  429. #define N_SLINE 68
  430. #define N_SO 100
  431. #endif /* __ASSEMBLY__ */
  432. #endif /* _ASM_POWERPC_PPC_ASM_H */