paca.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * include/asm-powerpc/paca.h
  3. *
  4. * This control block defines the PACA which defines the processor
  5. * specific data for each logical processor on the system.
  6. * There are some pointers defined that are utilized by PLIC.
  7. *
  8. * C 2001 PPC 64 Team, IBM Corp
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. */
  15. #ifndef _ASM_POWERPC_PACA_H
  16. #define _ASM_POWERPC_PACA_H
  17. #ifdef __KERNEL__
  18. #include <linux/config.h>
  19. #include <asm/types.h>
  20. #include <asm/lppaca.h>
  21. #include <asm/mmu.h>
  22. register struct paca_struct *local_paca asm("r13");
  23. #define get_paca() local_paca
  24. #define get_lppaca() (get_paca()->lppaca_ptr)
  25. struct task_struct;
  26. /*
  27. * Defines the layout of the paca.
  28. *
  29. * This structure is not directly accessed by firmware or the service
  30. * processor except for the first two pointers that point to the
  31. * lppaca area and the ItLpRegSave area for this CPU. The lppaca
  32. * object is currently contained within the PACA but it doesn't need
  33. * to be.
  34. */
  35. struct paca_struct {
  36. /*
  37. * Because hw_cpu_id, unlike other paca fields, is accessed
  38. * routinely from other CPUs (from the IRQ code), we stick to
  39. * read-only (after boot) fields in the first cacheline to
  40. * avoid cacheline bouncing.
  41. */
  42. /*
  43. * MAGIC: These first two pointers can't be moved - they're
  44. * accessed by the firmware
  45. */
  46. struct lppaca *lppaca_ptr; /* Pointer to LpPaca for PLIC */
  47. #ifdef CONFIG_PPC_ISERIES
  48. void *reg_save_ptr; /* Pointer to LpRegSave for PLIC */
  49. #endif /* CONFIG_PPC_ISERIES */
  50. /*
  51. * MAGIC: the spinlock functions in arch/ppc64/lib/locks.c
  52. * load lock_token and paca_index with a single lwz
  53. * instruction. They must travel together and be properly
  54. * aligned.
  55. */
  56. u16 lock_token; /* Constant 0x8000, used in locks */
  57. u16 paca_index; /* Logical processor number */
  58. u64 kernel_toc; /* Kernel TOC address */
  59. u64 stab_real; /* Absolute address of segment table */
  60. u64 stab_addr; /* Virtual address of segment table */
  61. void *emergency_sp; /* pointer to emergency stack */
  62. u64 data_offset; /* per cpu data offset */
  63. s16 hw_cpu_id; /* Physical processor number */
  64. u8 cpu_start; /* At startup, processor spins until */
  65. /* this becomes non-zero. */
  66. /*
  67. * Now, starting in cacheline 2, the exception save areas
  68. */
  69. /* used for most interrupts/exceptions */
  70. u64 exgen[10] __attribute__((aligned(0x80)));
  71. u64 exmc[10]; /* used for machine checks */
  72. u64 exslb[10]; /* used for SLB/segment table misses
  73. * on the linear mapping */
  74. #ifdef CONFIG_PPC_64K_PAGES
  75. pgd_t *pgdir;
  76. #endif /* CONFIG_PPC_64K_PAGES */
  77. mm_context_t context;
  78. u16 slb_cache[SLB_CACHE_ENTRIES];
  79. u16 slb_cache_ptr;
  80. /*
  81. * then miscellaneous read-write fields
  82. */
  83. struct task_struct *__current; /* Pointer to current */
  84. u64 kstack; /* Saved Kernel stack addr */
  85. u64 stab_rr; /* stab/slb round-robin counter */
  86. u64 saved_r1; /* r1 save for RTAS calls */
  87. u64 saved_msr; /* MSR saved here by enter_rtas */
  88. u8 proc_enabled; /* irq soft-enable flag */
  89. };
  90. extern struct paca_struct paca[];
  91. #endif /* __KERNEL__ */
  92. #endif /* _ASM_POWERPC_PACA_H */