pgtable-bits.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2002 by Ralf Baechle
  7. * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
  8. * Copyright (C) 2002 Maciej W. Rozycki
  9. */
  10. #ifndef _ASM_PGTABLE_BITS_H
  11. #define _ASM_PGTABLE_BITS_H
  12. #include <linux/config.h>
  13. /*
  14. * Note that we shift the lower 32bits of each EntryLo[01] entry
  15. * 6 bits to the left. That way we can convert the PFN into the
  16. * physical address by a single 'and' operation and gain 6 additional
  17. * bits for storing information which isn't present in a normal
  18. * MIPS page table.
  19. *
  20. * Similar to the Alpha port, we need to keep track of the ref
  21. * and mod bits in software. We have a software "yeah you can read
  22. * from this page" bit, and a hardware one which actually lets the
  23. * process read from the page. On the same token we have a software
  24. * writable bit and the real hardware one which actually lets the
  25. * process write to the page, this keeps a mod bit via the hardware
  26. * dirty bit.
  27. *
  28. * Certain revisions of the R4000 and R5000 have a bug where if a
  29. * certain sequence occurs in the last 3 instructions of an executable
  30. * page, and the following page is not mapped, the cpu can do
  31. * unpredictable things. The code (when it is written) to deal with
  32. * this problem will be in the update_mmu_cache() code for the r4k.
  33. */
  34. #if defined(CONFIG_CPU_MIPS32_R1) && defined(CONFIG_64BIT_PHYS_ADDR)
  35. #define _PAGE_PRESENT (1<<6) /* implemented in software */
  36. #define _PAGE_READ (1<<7) /* implemented in software */
  37. #define _PAGE_WRITE (1<<8) /* implemented in software */
  38. #define _PAGE_ACCESSED (1<<9) /* implemented in software */
  39. #define _PAGE_MODIFIED (1<<10) /* implemented in software */
  40. #define _PAGE_FILE (1<<10) /* set:pagecache unset:swap */
  41. #define _PAGE_R4KBUG (1<<0) /* workaround for r4k bug */
  42. #define _PAGE_GLOBAL (1<<0)
  43. #define _PAGE_VALID (1<<1)
  44. #define _PAGE_SILENT_READ (1<<1) /* synonym */
  45. #define _PAGE_DIRTY (1<<2) /* The MIPS dirty bit */
  46. #define _PAGE_SILENT_WRITE (1<<2)
  47. #define _CACHE_MASK (7<<3)
  48. /* MIPS32 defines only values 2 and 3. The rest are implementation
  49. * dependent.
  50. */
  51. #define _CACHE_UNCACHED (2<<3)
  52. #define _CACHE_CACHABLE_NONCOHERENT (3<<3)
  53. #define _CACHE_CACHABLE_COW (3<<3) /* Au1x */
  54. #else
  55. #define _PAGE_PRESENT (1<<0) /* implemented in software */
  56. #define _PAGE_READ (1<<1) /* implemented in software */
  57. #define _PAGE_WRITE (1<<2) /* implemented in software */
  58. #define _PAGE_ACCESSED (1<<3) /* implemented in software */
  59. #define _PAGE_MODIFIED (1<<4) /* implemented in software */
  60. #define _PAGE_FILE (1<<4) /* set:pagecache unset:swap */
  61. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  62. #define _PAGE_GLOBAL (1<<8)
  63. #define _PAGE_VALID (1<<9)
  64. #define _PAGE_SILENT_READ (1<<9) /* synonym */
  65. #define _PAGE_DIRTY (1<<10) /* The MIPS dirty bit */
  66. #define _PAGE_SILENT_WRITE (1<<10)
  67. #define _CACHE_UNCACHED (1<<11)
  68. #define _CACHE_MASK (1<<11)
  69. #define _CACHE_CACHABLE_NONCOHERENT 0
  70. #else
  71. #define _PAGE_R4KBUG (1<<5) /* workaround for r4k bug */
  72. #define _PAGE_GLOBAL (1<<6)
  73. #define _PAGE_VALID (1<<7)
  74. #define _PAGE_SILENT_READ (1<<7) /* synonym */
  75. #define _PAGE_DIRTY (1<<8) /* The MIPS dirty bit */
  76. #define _PAGE_SILENT_WRITE (1<<8)
  77. #define _CACHE_MASK (7<<9)
  78. #ifdef CONFIG_CPU_SB1
  79. /* No penalty for being coherent on the SB1, so just
  80. use it for "noncoherent" spaces, too. Shouldn't hurt. */
  81. #define _CACHE_UNCACHED (2<<9)
  82. #define _CACHE_CACHABLE_COW (5<<9)
  83. #define _CACHE_CACHABLE_NONCOHERENT (5<<9)
  84. #define _CACHE_UNCACHED_ACCELERATED (7<<9)
  85. #elif defined(CONFIG_CPU_RM9000)
  86. #define _CACHE_WT (0 << 9)
  87. #define _CACHE_WTWA (1 << 9)
  88. #define _CACHE_UC_B (2 << 9)
  89. #define _CACHE_WB (3 << 9)
  90. #define _CACHE_CWBEA (4 << 9)
  91. #define _CACHE_CWB (5 << 9)
  92. #define _CACHE_UCNB (6 << 9)
  93. #define _CACHE_FPC (7 << 9)
  94. #define _CACHE_UNCACHED _CACHE_UC_B
  95. #define _CACHE_CACHABLE_NONCOHERENT _CACHE_WB
  96. #else
  97. #define _CACHE_CACHABLE_NO_WA (0<<9) /* R4600 only */
  98. #define _CACHE_CACHABLE_WA (1<<9) /* R4600 only */
  99. #define _CACHE_UNCACHED (2<<9) /* R4[0246]00 */
  100. #define _CACHE_CACHABLE_NONCOHERENT (3<<9) /* R4[0246]00 */
  101. #define _CACHE_CACHABLE_CE (4<<9) /* R4[04]00MC only */
  102. #define _CACHE_CACHABLE_COW (5<<9) /* R4[04]00MC only */
  103. #define _CACHE_CACHABLE_CUW (6<<9) /* R4[04]00MC only */
  104. #define _CACHE_UNCACHED_ACCELERATED (7<<9) /* R10000 only */
  105. #endif
  106. #endif
  107. #endif /* defined(CONFIG_CPU_MIPS32_R1) && defined(CONFIG_64BIT_PHYS_ADDR) */
  108. #define __READABLE (_PAGE_READ | _PAGE_SILENT_READ | _PAGE_ACCESSED)
  109. #define __WRITEABLE (_PAGE_WRITE | _PAGE_SILENT_WRITE | _PAGE_MODIFIED)
  110. #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_MODIFIED | _CACHE_MASK)
  111. #ifdef CONFIG_MIPS_UNCACHED
  112. #define PAGE_CACHABLE_DEFAULT _CACHE_UNCACHED
  113. #elif defined(CONFIG_DMA_NONCOHERENT)
  114. #define PAGE_CACHABLE_DEFAULT _CACHE_CACHABLE_NONCOHERENT
  115. #elif defined(CONFIG_CPU_RM9000)
  116. #define PAGE_CACHABLE_DEFAULT _CACHE_CWB
  117. #else
  118. #define PAGE_CACHABLE_DEFAULT _CACHE_CACHABLE_COW
  119. #endif
  120. #if defined(CONFIG_CPU_MIPS32_R1) && defined(CONFIG_64BIT_PHYS_ADDR)
  121. #define CONF_CM_DEFAULT (PAGE_CACHABLE_DEFAULT >> 3)
  122. #else
  123. #define CONF_CM_DEFAULT (PAGE_CACHABLE_DEFAULT >> 9)
  124. #endif
  125. #endif /* _ASM_PGTABLE_BITS_H */