pgtable-32.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
  7. * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
  8. */
  9. #ifndef _ASM_PGTABLE_32_H
  10. #define _ASM_PGTABLE_32_H
  11. #include <linux/config.h>
  12. #include <asm/addrspace.h>
  13. #include <asm/page.h>
  14. #include <linux/linkage.h>
  15. #include <asm/cachectl.h>
  16. #include <asm/fixmap.h>
  17. #include <asm-generic/pgtable-nopmd.h>
  18. /*
  19. * - add_wired_entry() add a fixed TLB entry, and move wired register
  20. */
  21. extern void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
  22. unsigned long entryhi, unsigned long pagemask);
  23. /*
  24. * - add_temporary_entry() add a temporary TLB entry. We use TLB entries
  25. * starting at the top and working down. This is for populating the
  26. * TLB before trap_init() puts the TLB miss handler in place. It
  27. * should be used only for entries matching the actual page tables,
  28. * to prevent inconsistencies.
  29. */
  30. extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
  31. unsigned long entryhi, unsigned long pagemask);
  32. /* Basically we have the same two-level (which is the logical three level
  33. * Linux page table layout folded) page tables as the i386. Some day
  34. * when we have proper page coloring support we can have a 1% quicker
  35. * tlb refill handling mechanism, but for now it is a bit slower but
  36. * works even with the cache aliasing problem the R4k and above have.
  37. */
  38. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  39. #ifdef CONFIG_64BIT_PHYS_ADDR
  40. #define PGDIR_SHIFT 21
  41. #else
  42. #define PGDIR_SHIFT 22
  43. #endif
  44. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  45. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  46. /*
  47. * Entries per page directory level: we use two-level, so
  48. * we don't really have any PUD/PMD directory physically.
  49. */
  50. #ifdef CONFIG_64BIT_PHYS_ADDR
  51. #define PGD_ORDER 1
  52. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  53. #define PMD_ORDER 1
  54. #define PTE_ORDER 0
  55. #else
  56. #define PGD_ORDER 0
  57. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  58. #define PMD_ORDER 1
  59. #define PTE_ORDER 0
  60. #endif
  61. #define PTRS_PER_PGD ((PAGE_SIZE << PGD_ORDER) / sizeof(pgd_t))
  62. #define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
  63. #define USER_PTRS_PER_PGD (0x80000000UL/PGDIR_SIZE)
  64. #define FIRST_USER_ADDRESS 0
  65. #define VMALLOC_START MAP_BASE
  66. #ifdef CONFIG_HIGHMEM
  67. # define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
  68. #else
  69. # define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
  70. #endif
  71. #ifdef CONFIG_64BIT_PHYS_ADDR
  72. #define pte_ERROR(e) \
  73. printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e))
  74. #else
  75. #define pte_ERROR(e) \
  76. printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
  77. #endif
  78. #define pgd_ERROR(e) \
  79. printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
  80. extern void load_pgd(unsigned long pg_dir);
  81. extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)];
  82. /*
  83. * Empty pgd/pmd entries point to the invalid_pte_table.
  84. */
  85. static inline int pmd_none(pmd_t pmd)
  86. {
  87. return pmd_val(pmd) == (unsigned long) invalid_pte_table;
  88. }
  89. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  90. static inline int pmd_present(pmd_t pmd)
  91. {
  92. return pmd_val(pmd) != (unsigned long) invalid_pte_table;
  93. }
  94. static inline void pmd_clear(pmd_t *pmdp)
  95. {
  96. pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
  97. }
  98. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32_R1)
  99. #define pte_page(x) pfn_to_page(pte_pfn(x))
  100. #define pte_pfn(x) ((unsigned long)((x).pte_high >> 6))
  101. static inline pte_t
  102. pfn_pte(unsigned long pfn, pgprot_t prot)
  103. {
  104. pte_t pte;
  105. pte.pte_high = (pfn << 6) | (pgprot_val(prot) & 0x3f);
  106. pte.pte_low = pgprot_val(prot);
  107. return pte;
  108. }
  109. #else
  110. #define pte_page(x) pfn_to_page(pte_pfn(x))
  111. #ifdef CONFIG_CPU_VR41XX
  112. #define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
  113. #define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
  114. #else
  115. #define pte_pfn(x) ((unsigned long)((x).pte >> PAGE_SHIFT))
  116. #define pfn_pte(pfn, prot) __pte(((unsigned long long)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
  117. #endif
  118. #endif /* defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32_R1) */
  119. #define __pgd_offset(address) pgd_index(address)
  120. #define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  121. #define __pmd_offset(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  122. /* to find an entry in a kernel page-table-directory */
  123. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  124. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  125. /* to find an entry in a page-table-directory */
  126. #define pgd_offset(mm,addr) ((mm)->pgd + pgd_index(addr))
  127. /* Find an entry in the third-level page table.. */
  128. #define __pte_offset(address) \
  129. (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  130. #define pte_offset(dir, address) \
  131. ((pte_t *) (pmd_page_kernel(*dir)) + __pte_offset(address))
  132. #define pte_offset_kernel(dir, address) \
  133. ((pte_t *) pmd_page_kernel(*(dir)) + __pte_offset(address))
  134. #define pte_offset_map(dir, address) \
  135. ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
  136. #define pte_offset_map_nested(dir, address) \
  137. ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
  138. #define pte_unmap(pte) ((void)(pte))
  139. #define pte_unmap_nested(pte) ((void)(pte))
  140. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  141. /* Swap entries must have VALID bit cleared. */
  142. #define __swp_type(x) (((x).val >> 10) & 0x1f)
  143. #define __swp_offset(x) ((x).val >> 15)
  144. #define __swp_entry(type,offset) \
  145. ((swp_entry_t) { ((type) << 10) | ((offset) << 15) })
  146. /*
  147. * Bits 0, 1, 2, 9 and 10 are taken, split up the 27 bits of offset
  148. * into this range:
  149. */
  150. #define PTE_FILE_MAX_BITS 27
  151. #define pte_to_pgoff(_pte) \
  152. ((((_pte).pte >> 3) & 0x3f ) + (((_pte).pte >> 11) << 8 ))
  153. #define pgoff_to_pte(off) \
  154. ((pte_t) { (((off) & 0x3f) << 3) + (((off) >> 8) << 11) + _PAGE_FILE })
  155. #else
  156. /* Swap entries must have VALID and GLOBAL bits cleared. */
  157. #define __swp_type(x) (((x).val >> 8) & 0x1f)
  158. #define __swp_offset(x) ((x).val >> 13)
  159. #define __swp_entry(type,offset) \
  160. ((swp_entry_t) { ((type) << 8) | ((offset) << 13) })
  161. /*
  162. * Bits 0, 1, 2, 7 and 8 are taken, split up the 27 bits of offset
  163. * into this range:
  164. */
  165. #define PTE_FILE_MAX_BITS 27
  166. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32_R1)
  167. /* fixme */
  168. #define pte_to_pgoff(_pte) (((_pte).pte_high >> 6) + ((_pte).pte_high & 0x3f))
  169. #define pgoff_to_pte(off) \
  170. ((pte_t){(((off) & 0x3f) + ((off) << 6) + _PAGE_FILE)})
  171. #else
  172. #define pte_to_pgoff(_pte) \
  173. ((((_pte).pte >> 3) & 0x1f ) + (((_pte).pte >> 9) << 6 ))
  174. #define pgoff_to_pte(off) \
  175. ((pte_t) { (((off) & 0x1f) << 3) + (((off) >> 6) << 9) + _PAGE_FILE })
  176. #endif
  177. #endif
  178. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  179. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  180. #endif /* _ASM_PGTABLE_32_H */