cobalt.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * Lowlevel hardware stuff for the MIPS based Cobalt microservers.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1997 Cobalt Microserver
  9. * Copyright (C) 1997, 2003 Ralf Baechle
  10. * Copyright (C) 2001, 2002, 2003 Liam Davies (ldavies@agile.tv)
  11. */
  12. #ifndef __ASM_COBALT_H
  13. #define __ASM_COBALT_H
  14. /*
  15. * i8259 legacy interrupts used on Cobalt:
  16. *
  17. * 8 - RTC
  18. * 9 - PCI
  19. * 14 - IDE0
  20. * 15 - IDE1
  21. */
  22. #define COBALT_QUBE_SLOT_IRQ 9
  23. /*
  24. * CPU IRQs are 16 ... 23
  25. */
  26. #define COBALT_CPU_IRQ 16
  27. #define COBALT_GALILEO_IRQ (COBALT_CPU_IRQ + 2)
  28. #define COBALT_SCC_IRQ (COBALT_CPU_IRQ + 3) /* pre-production has 85C30 */
  29. #define COBALT_RAQ_SCSI_IRQ (COBALT_CPU_IRQ + 3)
  30. #define COBALT_ETH0_IRQ (COBALT_CPU_IRQ + 3)
  31. #define COBALT_QUBE1_ETH0_IRQ (COBALT_CPU_IRQ + 4)
  32. #define COBALT_ETH1_IRQ (COBALT_CPU_IRQ + 4)
  33. #define COBALT_SERIAL_IRQ (COBALT_CPU_IRQ + 5)
  34. #define COBALT_SCSI_IRQ (COBALT_CPU_IRQ + 5)
  35. #define COBALT_VIA_IRQ (COBALT_CPU_IRQ + 6) /* Chained to VIA ISA bridge */
  36. /*
  37. * PCI configuration space manifest constants. These are wired into
  38. * the board layout according to the PCI spec to enable the software
  39. * to probe the hardware configuration space in a well defined manner.
  40. *
  41. * The PCI_DEVSHFT() macro transforms these values into numbers
  42. * suitable for passing as the dev parameter to the various
  43. * pcibios_read/write_config routines.
  44. */
  45. #define COBALT_PCICONF_CPU 0x06
  46. #define COBALT_PCICONF_ETH0 0x07
  47. #define COBALT_PCICONF_RAQSCSI 0x08
  48. #define COBALT_PCICONF_VIA 0x09
  49. #define COBALT_PCICONF_PCISLOT 0x0A
  50. #define COBALT_PCICONF_ETH1 0x0C
  51. /*
  52. * The Cobalt board id information. The boards have an ID number wired
  53. * into the VIA that is available in the high nibble of register 94.
  54. * This register is available in the VIA configuration space through the
  55. * interface routines qube_pcibios_read/write_config. See cobalt/pci.c
  56. */
  57. #define VIA_COBALT_BRD_ID_REG 0x94
  58. #define VIA_COBALT_BRD_REG_to_ID(reg) ((unsigned char) (reg) >> 4)
  59. #define COBALT_BRD_ID_QUBE1 0x3
  60. #define COBALT_BRD_ID_RAQ1 0x4
  61. #define COBALT_BRD_ID_QUBE2 0x5
  62. #define COBALT_BRD_ID_RAQ2 0x6
  63. /*
  64. * Galileo chipset access macros for the Cobalt. The base address for
  65. * the GT64111 chip is 0x14000000
  66. *
  67. * Most of this really should go into a separate GT64111 header file.
  68. */
  69. #define GT64111_IO_BASE 0x10000000UL
  70. #define GT64111_IO_END 0x11ffffffUL
  71. #define GT64111_MEM_BASE 0x12000000UL
  72. #define GT64111_MEM_END 0x13ffffffUL
  73. #define GT64111_BASE 0x14000000UL
  74. #define GALILEO_REG(ofs) CKSEG1ADDR(GT64111_BASE + (unsigned long)(ofs))
  75. #define GALILEO_INL(port) (*(volatile unsigned int *) GALILEO_REG(port))
  76. #define GALILEO_OUTL(val, port) \
  77. do { \
  78. *(volatile unsigned int *) GALILEO_REG(port) = (val); \
  79. } while (0)
  80. #define GALILEO_INTR_T0EXP (1 << 8)
  81. #define GALILEO_INTR_RETRY_CTR (1 << 20)
  82. #define GALILEO_ENTC0 0x01
  83. #define GALILEO_SELTC0 0x02
  84. #define PCI_CFG_SET(devfn,where) \
  85. GALILEO_OUTL((0x80000000 | (PCI_SLOT (devfn) << 11) | \
  86. (PCI_FUNC (devfn) << 8) | (where)), GT_PCI0_CFGADDR_OFS)
  87. #define COBALT_LED_PORT (*(volatile unsigned char *) CKSEG1ADDR(0x1c000000))
  88. # define COBALT_LED_BAR_LEFT (1 << 0) /* Qube */
  89. # define COBALT_LED_BAR_RIGHT (1 << 1) /* Qube */
  90. # define COBALT_LED_WEB (1 << 2) /* RaQ */
  91. # define COBALT_LED_POWER_OFF (1 << 3) /* RaQ */
  92. # define COBALT_LED_RESET 0x0f
  93. #define COBALT_KEY_PORT ((~*(volatile unsigned int *) CKSEG1ADDR(0x1d000000) >> 24) & COBALT_KEY_MASK)
  94. # define COBALT_KEY_CLEAR (1 << 1)
  95. # define COBALT_KEY_LEFT (1 << 2)
  96. # define COBALT_KEY_UP (1 << 3)
  97. # define COBALT_KEY_DOWN (1 << 4)
  98. # define COBALT_KEY_RIGHT (1 << 5)
  99. # define COBALT_KEY_ENTER (1 << 6)
  100. # define COBALT_KEY_SELECT (1 << 7)
  101. # define COBALT_KEY_MASK 0xfe
  102. #endif /* __ASM_COBALT_H */