io.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995 Waldorf GmbH
  7. * Copyright (C) 1994 - 2000 Ralf Baechle
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. * Copyright (C) 2004, 2005 MIPS Technologies, Inc. All rights reserved.
  10. * Author: Maciej W. Rozycki <macro@mips.com>
  11. */
  12. #ifndef _ASM_IO_H
  13. #define _ASM_IO_H
  14. #include <linux/config.h>
  15. #include <linux/compiler.h>
  16. #include <linux/kernel.h>
  17. #include <linux/types.h>
  18. #include <asm/addrspace.h>
  19. #include <asm/bug.h>
  20. #include <asm/byteorder.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-features.h>
  23. #include <asm/page.h>
  24. #include <asm/pgtable-bits.h>
  25. #include <asm/processor.h>
  26. #include <asm/string.h>
  27. #include <ioremap.h>
  28. #include <mangle-port.h>
  29. /*
  30. * Slowdown I/O port space accesses for antique hardware.
  31. */
  32. #undef CONF_SLOWDOWN_IO
  33. /*
  34. * Raw operations are never swapped in software. OTOH values that raw
  35. * operations are working on may or may not have been swapped by the bus
  36. * hardware. An example use would be for flash memory that's used for
  37. * execute in place.
  38. */
  39. # define __raw_ioswabb(x) (x)
  40. # define __raw_ioswabw(x) (x)
  41. # define __raw_ioswabl(x) (x)
  42. # define __raw_ioswabq(x) (x)
  43. # define ____raw_ioswabq(x) (x)
  44. /*
  45. * Sane hardware offers swapping of PCI/ISA I/O space accesses in hardware;
  46. * less sane hardware forces software to fiddle with this...
  47. *
  48. * Regardless, if the host bus endianness mismatches that of PCI/ISA, then
  49. * you can't have the numerical value of data and byte addresses within
  50. * multibyte quantities both preserved at the same time. Hence two
  51. * variations of functions: non-prefixed ones that preserve the value
  52. * and prefixed ones that preserve byte addresses. The latters are
  53. * typically used for moving raw data between a peripheral and memory (cf.
  54. * string I/O functions), hence the "mem_" prefix.
  55. */
  56. #if defined(CONFIG_SWAP_IO_SPACE)
  57. # define ioswabb(x) (x)
  58. # define mem_ioswabb(x) (x)
  59. # ifdef CONFIG_SGI_IP22
  60. /*
  61. * IP22 seems braindead enough to swap 16bits values in hardware, but
  62. * not 32bits. Go figure... Can't tell without documentation.
  63. */
  64. # define ioswabw(x) (x)
  65. # define mem_ioswabw(x) le16_to_cpu(x)
  66. # else
  67. # define ioswabw(x) le16_to_cpu(x)
  68. # define mem_ioswabw(x) (x)
  69. # endif
  70. # define ioswabl(x) le32_to_cpu(x)
  71. # define mem_ioswabl(x) (x)
  72. # define ioswabq(x) le64_to_cpu(x)
  73. # define mem_ioswabq(x) (x)
  74. #else
  75. # define ioswabb(x) (x)
  76. # define mem_ioswabb(x) (x)
  77. # define ioswabw(x) (x)
  78. # define mem_ioswabw(x) cpu_to_le16(x)
  79. # define ioswabl(x) (x)
  80. # define mem_ioswabl(x) cpu_to_le32(x)
  81. # define ioswabq(x) (x)
  82. # define mem_ioswabq(x) cpu_to_le32(x)
  83. #endif
  84. #define IO_SPACE_LIMIT 0xffff
  85. /*
  86. * On MIPS I/O ports are memory mapped, so we access them using normal
  87. * load/store instructions. mips_io_port_base is the virtual address to
  88. * which all ports are being mapped. For sake of efficiency some code
  89. * assumes that this is an address that can be loaded with a single lui
  90. * instruction, so the lower 16 bits must be zero. Should be true on
  91. * on any sane architecture; generic code does not use this assumption.
  92. */
  93. extern const unsigned long mips_io_port_base;
  94. #define set_io_port_base(base) \
  95. do { * (unsigned long *) &mips_io_port_base = (base); } while (0)
  96. /*
  97. * Thanks to James van Artsdalen for a better timing-fix than
  98. * the two short jumps: using outb's to a nonexistent port seems
  99. * to guarantee better timings even on fast machines.
  100. *
  101. * On the other hand, I'd like to be sure of a non-existent port:
  102. * I feel a bit unsafe about using 0x80 (should be safe, though)
  103. *
  104. * Linus
  105. *
  106. */
  107. #define __SLOW_DOWN_IO \
  108. __asm__ __volatile__( \
  109. "sb\t$0,0x80(%0)" \
  110. : : "r" (mips_io_port_base));
  111. #ifdef CONF_SLOWDOWN_IO
  112. #ifdef REALLY_SLOW_IO
  113. #define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
  114. #else
  115. #define SLOW_DOWN_IO __SLOW_DOWN_IO
  116. #endif
  117. #else
  118. #define SLOW_DOWN_IO
  119. #endif
  120. /*
  121. * virt_to_phys - map virtual addresses to physical
  122. * @address: address to remap
  123. *
  124. * The returned physical address is the physical (CPU) mapping for
  125. * the memory address given. It is only valid to use this function on
  126. * addresses directly mapped or allocated via kmalloc.
  127. *
  128. * This function does not give bus mappings for DMA transfers. In
  129. * almost all conceivable cases a device driver should not be using
  130. * this function
  131. */
  132. static inline unsigned long virt_to_phys(volatile void * address)
  133. {
  134. return (unsigned long)address - PAGE_OFFSET;
  135. }
  136. /*
  137. * phys_to_virt - map physical address to virtual
  138. * @address: address to remap
  139. *
  140. * The returned virtual address is a current CPU mapping for
  141. * the memory address given. It is only valid to use this function on
  142. * addresses that have a kernel mapping
  143. *
  144. * This function does not handle bus mappings for DMA transfers. In
  145. * almost all conceivable cases a device driver should not be using
  146. * this function
  147. */
  148. static inline void * phys_to_virt(unsigned long address)
  149. {
  150. return (void *)(address + PAGE_OFFSET);
  151. }
  152. /*
  153. * ISA I/O bus memory addresses are 1:1 with the physical address.
  154. */
  155. static inline unsigned long isa_virt_to_bus(volatile void * address)
  156. {
  157. return (unsigned long)address - PAGE_OFFSET;
  158. }
  159. static inline void * isa_bus_to_virt(unsigned long address)
  160. {
  161. return (void *)(address + PAGE_OFFSET);
  162. }
  163. #define isa_page_to_bus page_to_phys
  164. /*
  165. * However PCI ones are not necessarily 1:1 and therefore these interfaces
  166. * are forbidden in portable PCI drivers.
  167. *
  168. * Allow them for x86 for legacy drivers, though.
  169. */
  170. #define virt_to_bus virt_to_phys
  171. #define bus_to_virt phys_to_virt
  172. /*
  173. * isa_slot_offset is the address where E(ISA) busaddress 0 is mapped
  174. * for the processor. This implies the assumption that there is only
  175. * one of these busses.
  176. */
  177. extern unsigned long isa_slot_offset;
  178. /*
  179. * Change "struct page" to physical address.
  180. */
  181. #define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  182. extern void __iomem * __ioremap(phys_t offset, phys_t size, unsigned long flags);
  183. extern void __iounmap(volatile void __iomem *addr);
  184. static inline void __iomem * __ioremap_mode(phys_t offset, unsigned long size,
  185. unsigned long flags)
  186. {
  187. #define __IS_LOW512(addr) (!((phys_t)(addr) & (phys_t) ~0x1fffffffULL))
  188. if (cpu_has_64bit_addresses) {
  189. u64 base = UNCAC_BASE;
  190. /*
  191. * R10000 supports a 2 bit uncached attribute therefore
  192. * UNCAC_BASE may not equal IO_BASE.
  193. */
  194. if (flags == _CACHE_UNCACHED)
  195. base = (u64) IO_BASE;
  196. return (void __iomem *) (unsigned long) (base + offset);
  197. } else if (__builtin_constant_p(offset) &&
  198. __builtin_constant_p(size) && __builtin_constant_p(flags)) {
  199. phys_t phys_addr, last_addr;
  200. phys_addr = fixup_bigphys_addr(offset, size);
  201. /* Don't allow wraparound or zero size. */
  202. last_addr = phys_addr + size - 1;
  203. if (!size || last_addr < phys_addr)
  204. return NULL;
  205. /*
  206. * Map uncached objects in the low 512MB of address
  207. * space using KSEG1.
  208. */
  209. if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
  210. flags == _CACHE_UNCACHED)
  211. return (void __iomem *)CKSEG1ADDR(phys_addr);
  212. }
  213. return __ioremap(offset, size, flags);
  214. #undef __IS_LOW512
  215. }
  216. /*
  217. * ioremap - map bus memory into CPU space
  218. * @offset: bus address of the memory
  219. * @size: size of the resource to map
  220. *
  221. * ioremap performs a platform specific sequence of operations to
  222. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  223. * writew/writel functions and the other mmio helpers. The returned
  224. * address is not guaranteed to be usable directly as a virtual
  225. * address.
  226. */
  227. #define ioremap(offset, size) \
  228. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  229. /*
  230. * ioremap_nocache - map bus memory into CPU space
  231. * @offset: bus address of the memory
  232. * @size: size of the resource to map
  233. *
  234. * ioremap_nocache performs a platform specific sequence of operations to
  235. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  236. * writew/writel functions and the other mmio helpers. The returned
  237. * address is not guaranteed to be usable directly as a virtual
  238. * address.
  239. *
  240. * This version of ioremap ensures that the memory is marked uncachable
  241. * on the CPU as well as honouring existing caching rules from things like
  242. * the PCI bus. Note that there are other caches and buffers on many
  243. * busses. In paticular driver authors should read up on PCI writes
  244. *
  245. * It's useful if some control registers are in such an area and
  246. * write combining or read caching is not desirable:
  247. */
  248. #define ioremap_nocache(offset, size) \
  249. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  250. /*
  251. * These two are MIPS specific ioremap variant. ioremap_cacheable_cow
  252. * requests a cachable mapping, ioremap_uncached_accelerated requests a
  253. * mapping using the uncached accelerated mode which isn't supported on
  254. * all processors.
  255. */
  256. #define ioremap_cacheable_cow(offset, size) \
  257. __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
  258. #define ioremap_uncached_accelerated(offset, size) \
  259. __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
  260. static inline void iounmap(volatile void __iomem *addr)
  261. {
  262. #define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
  263. if (cpu_has_64bit_addresses ||
  264. (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
  265. return;
  266. __iounmap(addr);
  267. #undef __IS_KSEG1
  268. }
  269. #define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq) \
  270. \
  271. static inline void pfx##write##bwlq(type val, \
  272. volatile void __iomem *mem) \
  273. { \
  274. volatile type *__mem; \
  275. type __val; \
  276. \
  277. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  278. \
  279. __val = pfx##ioswab##bwlq(val); \
  280. \
  281. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  282. *__mem = __val; \
  283. else if (cpu_has_64bits) { \
  284. unsigned long __flags; \
  285. type __tmp; \
  286. \
  287. if (irq) \
  288. local_irq_save(__flags); \
  289. __asm__ __volatile__( \
  290. ".set mips3" "\t\t# __writeq""\n\t" \
  291. "dsll32 %L0, %L0, 0" "\n\t" \
  292. "dsrl32 %L0, %L0, 0" "\n\t" \
  293. "dsll32 %M0, %M0, 0" "\n\t" \
  294. "or %L0, %L0, %M0" "\n\t" \
  295. "sd %L0, %2" "\n\t" \
  296. ".set mips0" "\n" \
  297. : "=r" (__tmp) \
  298. : "0" (__val), "m" (*__mem)); \
  299. if (irq) \
  300. local_irq_restore(__flags); \
  301. } else \
  302. BUG(); \
  303. } \
  304. \
  305. static inline type pfx##read##bwlq(volatile void __iomem *mem) \
  306. { \
  307. volatile type *__mem; \
  308. type __val; \
  309. \
  310. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  311. \
  312. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  313. __val = *__mem; \
  314. else if (cpu_has_64bits) { \
  315. unsigned long __flags; \
  316. \
  317. if (irq) \
  318. local_irq_save(__flags); \
  319. __asm__ __volatile__( \
  320. ".set mips3" "\t\t# __readq" "\n\t" \
  321. "ld %L0, %1" "\n\t" \
  322. "dsra32 %M0, %L0, 0" "\n\t" \
  323. "sll %L0, %L0, 0" "\n\t" \
  324. ".set mips0" "\n" \
  325. : "=r" (__val) \
  326. : "m" (*__mem)); \
  327. if (irq) \
  328. local_irq_restore(__flags); \
  329. } else { \
  330. __val = 0; \
  331. BUG(); \
  332. } \
  333. \
  334. return pfx##ioswab##bwlq(__val); \
  335. }
  336. #define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow) \
  337. \
  338. static inline void pfx##out##bwlq##p(type val, unsigned long port) \
  339. { \
  340. volatile type *__addr; \
  341. type __val; \
  342. \
  343. port = __swizzle_addr_##bwlq(port); \
  344. __addr = (void *)(mips_io_port_base + port); \
  345. \
  346. __val = pfx##ioswab##bwlq(val); \
  347. \
  348. /* Really, we want this to be atomic */ \
  349. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  350. \
  351. *__addr = __val; \
  352. slow; \
  353. } \
  354. \
  355. static inline type pfx##in##bwlq##p(unsigned long port) \
  356. { \
  357. volatile type *__addr; \
  358. type __val; \
  359. \
  360. port = __swizzle_addr_##bwlq(port); \
  361. __addr = (void *)(mips_io_port_base + port); \
  362. \
  363. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  364. \
  365. __val = *__addr; \
  366. slow; \
  367. \
  368. return pfx##ioswab##bwlq(__val); \
  369. }
  370. #define __BUILD_MEMORY_PFX(bus, bwlq, type) \
  371. \
  372. __BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
  373. #define BUILDIO_MEM(bwlq, type) \
  374. \
  375. __BUILD_MEMORY_PFX(__raw_, bwlq, type) \
  376. __BUILD_MEMORY_PFX(, bwlq, type) \
  377. __BUILD_MEMORY_PFX(mem_, bwlq, type) \
  378. BUILDIO_MEM(b, u8)
  379. BUILDIO_MEM(w, u16)
  380. BUILDIO_MEM(l, u32)
  381. BUILDIO_MEM(q, u64)
  382. #define __BUILD_IOPORT_PFX(bus, bwlq, type) \
  383. __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,) \
  384. __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
  385. #define BUILDIO_IOPORT(bwlq, type) \
  386. __BUILD_IOPORT_PFX(, bwlq, type) \
  387. __BUILD_IOPORT_PFX(mem_, bwlq, type)
  388. BUILDIO_IOPORT(b, u8)
  389. BUILDIO_IOPORT(w, u16)
  390. BUILDIO_IOPORT(l, u32)
  391. #ifdef CONFIG_64BIT
  392. BUILDIO_IOPORT(q, u64)
  393. #endif
  394. #define __BUILDIO(bwlq, type) \
  395. \
  396. __BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
  397. __BUILDIO(q, u64)
  398. #define readb_relaxed readb
  399. #define readw_relaxed readw
  400. #define readl_relaxed readl
  401. #define readq_relaxed readq
  402. /*
  403. * Some code tests for these symbols
  404. */
  405. #define readq readq
  406. #define writeq writeq
  407. #define __BUILD_MEMORY_STRING(bwlq, type) \
  408. \
  409. static inline void writes##bwlq(volatile void __iomem *mem, \
  410. const void *addr, unsigned int count) \
  411. { \
  412. const volatile type *__addr = addr; \
  413. \
  414. while (count--) { \
  415. mem_write##bwlq(*__addr, mem); \
  416. __addr++; \
  417. } \
  418. } \
  419. \
  420. static inline void reads##bwlq(volatile void __iomem *mem, void *addr, \
  421. unsigned int count) \
  422. { \
  423. volatile type *__addr = addr; \
  424. \
  425. while (count--) { \
  426. *__addr = mem_read##bwlq(mem); \
  427. __addr++; \
  428. } \
  429. }
  430. #define __BUILD_IOPORT_STRING(bwlq, type) \
  431. \
  432. static inline void outs##bwlq(unsigned long port, const void *addr, \
  433. unsigned int count) \
  434. { \
  435. const volatile type *__addr = addr; \
  436. \
  437. while (count--) { \
  438. mem_out##bwlq(*__addr, port); \
  439. __addr++; \
  440. } \
  441. } \
  442. \
  443. static inline void ins##bwlq(unsigned long port, void *addr, \
  444. unsigned int count) \
  445. { \
  446. volatile type *__addr = addr; \
  447. \
  448. while (count--) { \
  449. *__addr = mem_in##bwlq(port); \
  450. __addr++; \
  451. } \
  452. }
  453. #define BUILDSTRING(bwlq, type) \
  454. \
  455. __BUILD_MEMORY_STRING(bwlq, type) \
  456. __BUILD_IOPORT_STRING(bwlq, type)
  457. BUILDSTRING(b, u8)
  458. BUILDSTRING(w, u16)
  459. BUILDSTRING(l, u32)
  460. #ifdef CONFIG_64BIT
  461. BUILDSTRING(q, u64)
  462. #endif
  463. /* Depends on MIPS II instruction set */
  464. #define mmiowb() asm volatile ("sync" ::: "memory")
  465. static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
  466. {
  467. memset((void __force *) addr, val, count);
  468. }
  469. static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
  470. {
  471. memcpy(dst, (void __force *) src, count);
  472. }
  473. static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
  474. {
  475. memcpy((void __force *) dst, src, count);
  476. }
  477. /*
  478. * Memory Mapped I/O
  479. */
  480. #define ioread8(addr) readb(addr)
  481. #define ioread16(addr) readw(addr)
  482. #define ioread32(addr) readl(addr)
  483. #define iowrite8(b,addr) writeb(b,addr)
  484. #define iowrite16(w,addr) writew(w,addr)
  485. #define iowrite32(l,addr) writel(l,addr)
  486. #define ioread8_rep(a,b,c) readsb(a,b,c)
  487. #define ioread16_rep(a,b,c) readsw(a,b,c)
  488. #define ioread32_rep(a,b,c) readsl(a,b,c)
  489. #define iowrite8_rep(a,b,c) writesb(a,b,c)
  490. #define iowrite16_rep(a,b,c) writesw(a,b,c)
  491. #define iowrite32_rep(a,b,c) writesl(a,b,c)
  492. /* Create a virtual mapping cookie for an IO port range */
  493. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  494. extern void ioport_unmap(void __iomem *);
  495. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  496. struct pci_dev;
  497. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  498. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  499. /*
  500. * ISA space is 'always mapped' on currently supported MIPS systems, no need
  501. * to explicitly ioremap() it. The fact that the ISA IO space is mapped
  502. * to PAGE_OFFSET is pure coincidence - it does not mean ISA values
  503. * are physical addresses. The following constant pointer can be
  504. * used as the IO-area pointer (it can be iounmapped as well, so the
  505. * analogy with PCI is quite large):
  506. */
  507. #define __ISA_IO_base ((char *)(isa_slot_offset))
  508. #define isa_readb(a) readb(__ISA_IO_base + (a))
  509. #define isa_readw(a) readw(__ISA_IO_base + (a))
  510. #define isa_readl(a) readl(__ISA_IO_base + (a))
  511. #define isa_readq(a) readq(__ISA_IO_base + (a))
  512. #define isa_writeb(b,a) writeb(b,__ISA_IO_base + (a))
  513. #define isa_writew(w,a) writew(w,__ISA_IO_base + (a))
  514. #define isa_writel(l,a) writel(l,__ISA_IO_base + (a))
  515. #define isa_writeq(q,a) writeq(q,__ISA_IO_base + (a))
  516. #define isa_memset_io(a,b,c) memset_io(__ISA_IO_base + (a),(b),(c))
  517. #define isa_memcpy_fromio(a,b,c) memcpy_fromio((a),__ISA_IO_base + (b),(c))
  518. #define isa_memcpy_toio(a,b,c) memcpy_toio(__ISA_IO_base + (a),(b),(c))
  519. /*
  520. * We don't have csum_partial_copy_fromio() yet, so we cheat here and
  521. * just copy it. The net code will then do the checksum later.
  522. */
  523. #define eth_io_copy_and_sum(skb,src,len,unused) memcpy_fromio((skb)->data,(src),(len))
  524. #define isa_eth_io_copy_and_sum(a,b,c,d) eth_copy_and_sum((a),(b),(c),(d))
  525. /*
  526. * check_signature - find BIOS signatures
  527. * @io_addr: mmio address to check
  528. * @signature: signature block
  529. * @length: length of signature
  530. *
  531. * Perform a signature comparison with the mmio address io_addr. This
  532. * address should have been obtained by ioremap.
  533. * Returns 1 on a match.
  534. */
  535. static inline int check_signature(char __iomem *io_addr,
  536. const unsigned char *signature, int length)
  537. {
  538. int retval = 0;
  539. do {
  540. if (readb(io_addr) != *signature)
  541. goto out;
  542. io_addr++;
  543. signature++;
  544. length--;
  545. } while (length);
  546. retval = 1;
  547. out:
  548. return retval;
  549. }
  550. /*
  551. * The caches on some architectures aren't dma-coherent and have need to
  552. * handle this in software. There are three types of operations that
  553. * can be applied to dma buffers.
  554. *
  555. * - dma_cache_wback_inv(start, size) makes caches and coherent by
  556. * writing the content of the caches back to memory, if necessary.
  557. * The function also invalidates the affected part of the caches as
  558. * necessary before DMA transfers from outside to memory.
  559. * - dma_cache_wback(start, size) makes caches and coherent by
  560. * writing the content of the caches back to memory, if necessary.
  561. * The function also invalidates the affected part of the caches as
  562. * necessary before DMA transfers from outside to memory.
  563. * - dma_cache_inv(start, size) invalidates the affected parts of the
  564. * caches. Dirty lines of the caches may be written back or simply
  565. * be discarded. This operation is necessary before dma operations
  566. * to the memory.
  567. */
  568. #ifdef CONFIG_DMA_NONCOHERENT
  569. extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
  570. extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
  571. extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
  572. #define dma_cache_wback_inv(start, size) _dma_cache_wback_inv(start,size)
  573. #define dma_cache_wback(start, size) _dma_cache_wback(start,size)
  574. #define dma_cache_inv(start, size) _dma_cache_inv(start,size)
  575. #else /* Sane hardware */
  576. #define dma_cache_wback_inv(start,size) \
  577. do { (void) (start); (void) (size); } while (0)
  578. #define dma_cache_wback(start,size) \
  579. do { (void) (start); (void) (size); } while (0)
  580. #define dma_cache_inv(start,size) \
  581. do { (void) (start); (void) (size); } while (0)
  582. #endif /* CONFIG_DMA_NONCOHERENT */
  583. /*
  584. * Read a 32-bit register that requires a 64-bit read cycle on the bus.
  585. * Avoid interrupt mucking, just adjust the address for 4-byte access.
  586. * Assume the addresses are 8-byte aligned.
  587. */
  588. #ifdef __MIPSEB__
  589. #define __CSR_32_ADJUST 4
  590. #else
  591. #define __CSR_32_ADJUST 0
  592. #endif
  593. #define csr_out32(v,a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
  594. #define csr_in32(a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
  595. /*
  596. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  597. * access
  598. */
  599. #define xlate_dev_mem_ptr(p) __va(p)
  600. /*
  601. * Convert a virtual cached pointer to an uncached pointer
  602. */
  603. #define xlate_dev_kmem_ptr(p) p
  604. #endif /* _ASM_IO_H */