cpu.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. /*
  2. * cpu.h: Values of the PRId register used to match up
  3. * various MIPS cpu types.
  4. *
  5. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  6. * Copyright (C) 2004 Maciej W. Rozycki
  7. */
  8. #ifndef _ASM_CPU_H
  9. #define _ASM_CPU_H
  10. /* Assigned Company values for bits 23:16 of the PRId Register
  11. (CP0 register 15, select 0). As of the MIPS32 and MIPS64 specs from
  12. MTI, the PRId register is defined in this (backwards compatible)
  13. way:
  14. +----------------+----------------+----------------+----------------+
  15. | Company Options| Company ID | Processor ID | Revision |
  16. +----------------+----------------+----------------+----------------+
  17. 31 24 23 16 15 8 7
  18. I don't have docs for all the previous processors, but my impression is
  19. that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
  20. spec.
  21. */
  22. #define PRID_COMP_LEGACY 0x000000
  23. #define PRID_COMP_MIPS 0x010000
  24. #define PRID_COMP_BROADCOM 0x020000
  25. #define PRID_COMP_ALCHEMY 0x030000
  26. #define PRID_COMP_SIBYTE 0x040000
  27. #define PRID_COMP_SANDCRAFT 0x050000
  28. #define PRID_COMP_PHILIPS 0x060000
  29. #define PRID_COMP_TOSHIBA 0x070000
  30. #define PRID_COMP_LSI 0x080000
  31. #define PRID_COMP_LEXRA 0x0b0000
  32. /*
  33. * Assigned values for the product ID register. In order to detect a
  34. * certain CPU type exactly eventually additional registers may need to
  35. * be examined. These are valid when 23:16 == PRID_COMP_LEGACY
  36. */
  37. #define PRID_IMP_R2000 0x0100
  38. #define PRID_IMP_AU1_REV1 0x0100
  39. #define PRID_IMP_AU1_REV2 0x0200
  40. #define PRID_IMP_R3000 0x0200 /* Same as R2000A */
  41. #define PRID_IMP_R6000 0x0300 /* Same as R3000A */
  42. #define PRID_IMP_R4000 0x0400
  43. #define PRID_IMP_R6000A 0x0600
  44. #define PRID_IMP_R10000 0x0900
  45. #define PRID_IMP_R4300 0x0b00
  46. #define PRID_IMP_VR41XX 0x0c00
  47. #define PRID_IMP_R12000 0x0e00
  48. #define PRID_IMP_R8000 0x1000
  49. #define PRID_IMP_PR4450 0x1200
  50. #define PRID_IMP_R4600 0x2000
  51. #define PRID_IMP_R4700 0x2100
  52. #define PRID_IMP_TX39 0x2200
  53. #define PRID_IMP_R4640 0x2200
  54. #define PRID_IMP_R4650 0x2200 /* Same as R4640 */
  55. #define PRID_IMP_R5000 0x2300
  56. #define PRID_IMP_TX49 0x2d00
  57. #define PRID_IMP_SONIC 0x2400
  58. #define PRID_IMP_MAGIC 0x2500
  59. #define PRID_IMP_RM7000 0x2700
  60. #define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */
  61. #define PRID_IMP_RM9000 0x3400
  62. #define PRID_IMP_R5432 0x5400
  63. #define PRID_IMP_R5500 0x5500
  64. #define PRID_IMP_UNKNOWN 0xff00
  65. /*
  66. * These are the PRID's for when 23:16 == PRID_COMP_MIPS
  67. */
  68. #define PRID_IMP_4KC 0x8000
  69. #define PRID_IMP_5KC 0x8100
  70. #define PRID_IMP_20KC 0x8200
  71. #define PRID_IMP_4KEC 0x8400
  72. #define PRID_IMP_4KSC 0x8600
  73. #define PRID_IMP_25KF 0x8800
  74. #define PRID_IMP_5KE 0x8900
  75. #define PRID_IMP_4KECR2 0x9000
  76. #define PRID_IMP_4KEMPR2 0x9100
  77. #define PRID_IMP_4KSD 0x9200
  78. #define PRID_IMP_24K 0x9300
  79. #define PRID_IMP_34K 0x9500
  80. #define PRID_IMP_24KE 0x9600
  81. /*
  82. * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
  83. */
  84. #define PRID_IMP_SB1 0x0100
  85. #define PRID_IMP_SB1A 0x1100
  86. /*
  87. * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
  88. */
  89. #define PRID_IMP_SR71000 0x0400
  90. /*
  91. * Definitions for 7:0 on legacy processors
  92. */
  93. #define PRID_REV_TX4927 0x0022
  94. #define PRID_REV_TX4937 0x0030
  95. #define PRID_REV_R4400 0x0040
  96. #define PRID_REV_R3000A 0x0030
  97. #define PRID_REV_R3000 0x0020
  98. #define PRID_REV_R2000A 0x0010
  99. #define PRID_REV_TX3912 0x0010
  100. #define PRID_REV_TX3922 0x0030
  101. #define PRID_REV_TX3927 0x0040
  102. #define PRID_REV_VR4111 0x0050
  103. #define PRID_REV_VR4181 0x0050 /* Same as VR4111 */
  104. #define PRID_REV_VR4121 0x0060
  105. #define PRID_REV_VR4122 0x0070
  106. #define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */
  107. #define PRID_REV_VR4130 0x0080
  108. /*
  109. * FPU implementation/revision register (CP1 control register 0).
  110. *
  111. * +---------------------------------+----------------+----------------+
  112. * | 0 | Implementation | Revision |
  113. * +---------------------------------+----------------+----------------+
  114. * 31 16 15 8 7 0
  115. */
  116. #define FPIR_IMP_NONE 0x0000
  117. #define CPU_UNKNOWN 0
  118. #define CPU_R2000 1
  119. #define CPU_R3000 2
  120. #define CPU_R3000A 3
  121. #define CPU_R3041 4
  122. #define CPU_R3051 5
  123. #define CPU_R3052 6
  124. #define CPU_R3081 7
  125. #define CPU_R3081E 8
  126. #define CPU_R4000PC 9
  127. #define CPU_R4000SC 10
  128. #define CPU_R4000MC 11
  129. #define CPU_R4200 12
  130. #define CPU_R4400PC 13
  131. #define CPU_R4400SC 14
  132. #define CPU_R4400MC 15
  133. #define CPU_R4600 16
  134. #define CPU_R6000 17
  135. #define CPU_R6000A 18
  136. #define CPU_R8000 19
  137. #define CPU_R10000 20
  138. #define CPU_R12000 21
  139. #define CPU_R4300 22
  140. #define CPU_R4650 23
  141. #define CPU_R4700 24
  142. #define CPU_R5000 25
  143. #define CPU_R5000A 26
  144. #define CPU_R4640 27
  145. #define CPU_NEVADA 28
  146. #define CPU_RM7000 29
  147. #define CPU_R5432 30
  148. #define CPU_4KC 31
  149. #define CPU_5KC 32
  150. #define CPU_R4310 33
  151. #define CPU_SB1 34
  152. #define CPU_TX3912 35
  153. #define CPU_TX3922 36
  154. #define CPU_TX3927 37
  155. #define CPU_AU1000 38
  156. #define CPU_4KEC 39
  157. #define CPU_4KSC 40
  158. #define CPU_VR41XX 41
  159. #define CPU_R5500 42
  160. #define CPU_TX49XX 43
  161. #define CPU_AU1500 44
  162. #define CPU_20KC 45
  163. #define CPU_VR4111 46
  164. #define CPU_VR4121 47
  165. #define CPU_VR4122 48
  166. #define CPU_VR4131 49
  167. #define CPU_VR4181 50
  168. #define CPU_VR4181A 51
  169. #define CPU_AU1100 52
  170. #define CPU_SR71000 53
  171. #define CPU_RM9000 54
  172. #define CPU_25KF 55
  173. #define CPU_VR4133 56
  174. #define CPU_AU1550 57
  175. #define CPU_24K 58
  176. #define CPU_AU1200 59
  177. #define CPU_34K 60
  178. #define CPU_PR4450 61
  179. #define CPU_SB1A 62
  180. #define CPU_LAST 62
  181. /*
  182. * ISA Level encodings
  183. *
  184. */
  185. #define MIPS_CPU_ISA_I 0x00000001
  186. #define MIPS_CPU_ISA_II 0x00000002
  187. #define MIPS_CPU_ISA_III 0x00000003
  188. #define MIPS_CPU_ISA_IV 0x00000004
  189. #define MIPS_CPU_ISA_V 0x00000005
  190. #define MIPS_CPU_ISA_M32R1 0x00000020
  191. #define MIPS_CPU_ISA_M32R2 0x00000040
  192. #define MIPS_CPU_ISA_M64R1 0x00000080
  193. #define MIPS_CPU_ISA_M64R2 0x00000100
  194. #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_I | MIPS_CPU_ISA_II | \
  195. MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 )
  196. #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
  197. MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
  198. /*
  199. * CPU Option encodings
  200. */
  201. #define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */
  202. #define MIPS_CPU_4KEX 0x00000002 /* "R4K" exception model */
  203. #define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */
  204. #define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */
  205. #define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */
  206. #define MIPS_CPU_SB1_CACHE 0x00000020 /* SB1-style caches */
  207. #define MIPS_CPU_FPU 0x00000040 /* CPU has FPU */
  208. #define MIPS_CPU_32FPR 0x00000080 /* 32 dbl. prec. FP registers */
  209. #define MIPS_CPU_COUNTER 0x00000100 /* Cycle count/compare */
  210. #define MIPS_CPU_WATCH 0x00000200 /* watchpoint registers */
  211. #define MIPS_CPU_DIVEC 0x00000400 /* dedicated interrupt vector */
  212. #define MIPS_CPU_VCE 0x00000800 /* virt. coherence conflict possible */
  213. #define MIPS_CPU_CACHE_CDEX_P 0x00001000 /* Create_Dirty_Exclusive CACHE op */
  214. #define MIPS_CPU_CACHE_CDEX_S 0x00002000 /* ... same for seconary cache ... */
  215. #define MIPS_CPU_MCHECK 0x00004000 /* Machine check exception */
  216. #define MIPS_CPU_EJTAG 0x00008000 /* EJTAG exception */
  217. #define MIPS_CPU_NOFPUEX 0x00010000 /* no FPU exception */
  218. #define MIPS_CPU_LLSC 0x00020000 /* CPU has ll/sc instructions */
  219. #define MIPS_CPU_SUBSET_CACHES 0x00040000 /* P-cache subset enforced */
  220. #define MIPS_CPU_PREFETCH 0x00080000 /* CPU has usable prefetch */
  221. #define MIPS_CPU_VINT 0x00100000 /* CPU supports MIPSR2 vectored interrupts */
  222. #define MIPS_CPU_VEIC 0x00200000 /* CPU supports MIPSR2 external interrupt controller mode */
  223. /*
  224. * CPU ASE encodings
  225. */
  226. #define MIPS_ASE_MIPS16 0x00000001 /* code compression */
  227. #define MIPS_ASE_MDMX 0x00000002 /* MIPS digital media extension */
  228. #define MIPS_ASE_MIPS3D 0x00000004 /* MIPS-3D */
  229. #define MIPS_ASE_SMARTMIPS 0x00000008 /* SmartMIPS */
  230. #define MIPS_ASE_DSP 0x00000010 /* Signal Processing ASE */
  231. #define MIPS_ASE_MIPSMT 0x00000020 /* CPU supports MIPS MT */
  232. #endif /* _ASM_CPU_H */