traps.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * linux/include/asm/traps.h
  3. *
  4. * Copyright (C) 1993 Hamish Macdonald
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef _M68K_TRAPS_H
  11. #define _M68K_TRAPS_H
  12. #ifndef __ASSEMBLY__
  13. typedef void (*e_vector)(void);
  14. extern e_vector vectors[];
  15. #endif
  16. #define VEC_RESETSP (0)
  17. #define VEC_RESETPC (1)
  18. #define VEC_BUSERR (2)
  19. #define VEC_ADDRERR (3)
  20. #define VEC_ILLEGAL (4)
  21. #define VEC_ZERODIV (5)
  22. #define VEC_CHK (6)
  23. #define VEC_TRAP (7)
  24. #define VEC_PRIV (8)
  25. #define VEC_TRACE (9)
  26. #define VEC_LINE10 (10)
  27. #define VEC_LINE11 (11)
  28. #define VEC_RESV12 (12)
  29. #define VEC_COPROC (13)
  30. #define VEC_FORMAT (14)
  31. #define VEC_UNINT (15)
  32. #define VEC_RESV16 (16)
  33. #define VEC_RESV17 (17)
  34. #define VEC_RESV18 (18)
  35. #define VEC_RESV19 (19)
  36. #define VEC_RESV20 (20)
  37. #define VEC_RESV21 (21)
  38. #define VEC_RESV22 (22)
  39. #define VEC_RESV23 (23)
  40. #define VEC_SPUR (24)
  41. #define VEC_INT1 (25)
  42. #define VEC_INT2 (26)
  43. #define VEC_INT3 (27)
  44. #define VEC_INT4 (28)
  45. #define VEC_INT5 (29)
  46. #define VEC_INT6 (30)
  47. #define VEC_INT7 (31)
  48. #define VEC_SYS (32)
  49. #define VEC_TRAP1 (33)
  50. #define VEC_TRAP2 (34)
  51. #define VEC_TRAP3 (35)
  52. #define VEC_TRAP4 (36)
  53. #define VEC_TRAP5 (37)
  54. #define VEC_TRAP6 (38)
  55. #define VEC_TRAP7 (39)
  56. #define VEC_TRAP8 (40)
  57. #define VEC_TRAP9 (41)
  58. #define VEC_TRAP10 (42)
  59. #define VEC_TRAP11 (43)
  60. #define VEC_TRAP12 (44)
  61. #define VEC_TRAP13 (45)
  62. #define VEC_TRAP14 (46)
  63. #define VEC_TRAP15 (47)
  64. #define VEC_FPBRUC (48)
  65. #define VEC_FPIR (49)
  66. #define VEC_FPDIVZ (50)
  67. #define VEC_FPUNDER (51)
  68. #define VEC_FPOE (52)
  69. #define VEC_FPOVER (53)
  70. #define VEC_FPNAN (54)
  71. #define VEC_FPUNSUP (55)
  72. #define VEC_MMUCFG (56)
  73. #define VEC_MMUILL (57)
  74. #define VEC_MMUACC (58)
  75. #define VEC_RESV59 (59)
  76. #define VEC_UNIMPEA (60)
  77. #define VEC_UNIMPII (61)
  78. #define VEC_RESV62 (62)
  79. #define VEC_RESV63 (63)
  80. #define VEC_USER (64)
  81. #define VECOFF(vec) ((vec)<<2)
  82. #ifndef __ASSEMBLY__
  83. /* Status register bits */
  84. #define PS_T (0x8000)
  85. #define PS_S (0x2000)
  86. #define PS_M (0x1000)
  87. #define PS_C (0x0001)
  88. /* bits for 68020/68030 special status word */
  89. #define FC (0x8000)
  90. #define FB (0x4000)
  91. #define RC (0x2000)
  92. #define RB (0x1000)
  93. #define DF (0x0100)
  94. #define RM (0x0080)
  95. #define RW (0x0040)
  96. #define SZ (0x0030)
  97. #define DFC (0x0007)
  98. /* bits for 68030 MMU status register (mmusr,psr) */
  99. #define MMU_B (0x8000) /* bus error */
  100. #define MMU_L (0x4000) /* limit violation */
  101. #define MMU_S (0x2000) /* supervisor violation */
  102. #define MMU_WP (0x0800) /* write-protected */
  103. #define MMU_I (0x0400) /* invalid descriptor */
  104. #define MMU_M (0x0200) /* ATC entry modified */
  105. #define MMU_T (0x0040) /* transparent translation */
  106. #define MMU_NUM (0x0007) /* number of levels traversed */
  107. /* bits for 68040 special status word */
  108. #define CP_040 (0x8000)
  109. #define CU_040 (0x4000)
  110. #define CT_040 (0x2000)
  111. #define CM_040 (0x1000)
  112. #define MA_040 (0x0800)
  113. #define ATC_040 (0x0400)
  114. #define LK_040 (0x0200)
  115. #define RW_040 (0x0100)
  116. #define SIZ_040 (0x0060)
  117. #define TT_040 (0x0018)
  118. #define TM_040 (0x0007)
  119. /* bits for 68040 write back status word */
  120. #define WBV_040 (0x80)
  121. #define WBSIZ_040 (0x60)
  122. #define WBBYT_040 (0x20)
  123. #define WBWRD_040 (0x40)
  124. #define WBLNG_040 (0x00)
  125. #define WBTT_040 (0x18)
  126. #define WBTM_040 (0x07)
  127. /* bus access size codes */
  128. #define BA_SIZE_BYTE (0x20)
  129. #define BA_SIZE_WORD (0x40)
  130. #define BA_SIZE_LONG (0x00)
  131. #define BA_SIZE_LINE (0x60)
  132. /* bus access transfer type codes */
  133. #define BA_TT_MOVE16 (0x08)
  134. /* bits for 68040 MMU status register (mmusr) */
  135. #define MMU_B_040 (0x0800)
  136. #define MMU_G_040 (0x0400)
  137. #define MMU_S_040 (0x0080)
  138. #define MMU_CM_040 (0x0060)
  139. #define MMU_M_040 (0x0010)
  140. #define MMU_WP_040 (0x0004)
  141. #define MMU_T_040 (0x0002)
  142. #define MMU_R_040 (0x0001)
  143. /* bits in the 68060 fault status long word (FSLW) */
  144. #define MMU060_MA (0x08000000) /* misaligned */
  145. #define MMU060_LK (0x02000000) /* locked transfer */
  146. #define MMU060_RW (0x01800000) /* read/write */
  147. # define MMU060_RW_W (0x00800000) /* write */
  148. # define MMU060_RW_R (0x01000000) /* read */
  149. # define MMU060_RW_RMW (0x01800000) /* read/modify/write */
  150. # define MMU060_W (0x00800000) /* general write, includes rmw */
  151. #define MMU060_SIZ (0x00600000) /* transfer size */
  152. #define MMU060_TT (0x00180000) /* transfer type (TT) bits */
  153. #define MMU060_TM (0x00070000) /* transfer modifier (TM) bits */
  154. #define MMU060_IO (0x00008000) /* instruction or operand */
  155. #define MMU060_PBE (0x00004000) /* push buffer bus error */
  156. #define MMU060_SBE (0x00002000) /* store buffer bus error */
  157. #define MMU060_PTA (0x00001000) /* pointer A fault */
  158. #define MMU060_PTB (0x00000800) /* pointer B fault */
  159. #define MMU060_IL (0x00000400) /* double indirect descr fault */
  160. #define MMU060_PF (0x00000200) /* page fault (invalid descr) */
  161. #define MMU060_SP (0x00000100) /* supervisor protection */
  162. #define MMU060_WP (0x00000080) /* write protection */
  163. #define MMU060_TWE (0x00000040) /* bus error on table search */
  164. #define MMU060_RE (0x00000020) /* bus error on read */
  165. #define MMU060_WE (0x00000010) /* bus error on write */
  166. #define MMU060_TTR (0x00000008) /* error caused by TTR translation */
  167. #define MMU060_BPE (0x00000004) /* branch prediction error */
  168. #define MMU060_SEE (0x00000001) /* software emulated error */
  169. /* cases of missing or invalid descriptors */
  170. #define MMU060_DESC_ERR (MMU060_PTA | MMU060_PTB | \
  171. MMU060_IL | MMU060_PF)
  172. /* bits that indicate real errors */
  173. #define MMU060_ERR_BITS (MMU060_PBE | MMU060_SBE | MMU060_DESC_ERR | MMU060_SP | \
  174. MMU060_WP | MMU060_TWE | MMU060_RE | MMU060_WE)
  175. /* structure for stack frames */
  176. struct frame {
  177. struct pt_regs ptregs;
  178. union {
  179. struct {
  180. unsigned long iaddr; /* instruction address */
  181. } fmt2;
  182. struct {
  183. unsigned long effaddr; /* effective address */
  184. } fmt3;
  185. struct {
  186. unsigned long effaddr; /* effective address */
  187. unsigned long pc; /* pc of faulted instr */
  188. } fmt4;
  189. struct {
  190. unsigned long effaddr; /* effective address */
  191. unsigned short ssw; /* special status word */
  192. unsigned short wb3s; /* write back 3 status */
  193. unsigned short wb2s; /* write back 2 status */
  194. unsigned short wb1s; /* write back 1 status */
  195. unsigned long faddr; /* fault address */
  196. unsigned long wb3a; /* write back 3 address */
  197. unsigned long wb3d; /* write back 3 data */
  198. unsigned long wb2a; /* write back 2 address */
  199. unsigned long wb2d; /* write back 2 data */
  200. unsigned long wb1a; /* write back 1 address */
  201. unsigned long wb1dpd0; /* write back 1 data/push data 0*/
  202. unsigned long pd1; /* push data 1*/
  203. unsigned long pd2; /* push data 2*/
  204. unsigned long pd3; /* push data 3*/
  205. } fmt7;
  206. struct {
  207. unsigned long iaddr; /* instruction address */
  208. unsigned short int1[4]; /* internal registers */
  209. } fmt9;
  210. struct {
  211. unsigned short int1;
  212. unsigned short ssw; /* special status word */
  213. unsigned short isc; /* instruction stage c */
  214. unsigned short isb; /* instruction stage b */
  215. unsigned long daddr; /* data cycle fault address */
  216. unsigned short int2[2];
  217. unsigned long dobuf; /* data cycle output buffer */
  218. unsigned short int3[2];
  219. } fmta;
  220. struct {
  221. unsigned short int1;
  222. unsigned short ssw; /* special status word */
  223. unsigned short isc; /* instruction stage c */
  224. unsigned short isb; /* instruction stage b */
  225. unsigned long daddr; /* data cycle fault address */
  226. unsigned short int2[2];
  227. unsigned long dobuf; /* data cycle output buffer */
  228. unsigned short int3[4];
  229. unsigned long baddr; /* stage B address */
  230. unsigned short int4[2];
  231. unsigned long dibuf; /* data cycle input buffer */
  232. unsigned short int5[3];
  233. unsigned ver : 4; /* stack frame version # */
  234. unsigned int6:12;
  235. unsigned short int7[18];
  236. } fmtb;
  237. } un;
  238. };
  239. #endif /* __ASSEMBLY__ */
  240. #endif /* _M68K_TRAPS_H */