e7xxx_edac.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. /*
  2. * Intel e7xxx Memory Controller kernel module
  3. * (C) 2003 Linux Networx (http://lnxi.com)
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * See "enum e7xxx_chips" below for supported chipsets
  8. *
  9. * Written by Thayne Harbaugh
  10. * Based on work by Dan Hollis <goemon at anime dot net> and others.
  11. * http://www.anime.net/~goemon/linux-ecc/
  12. *
  13. * Contributors:
  14. * Eric Biederman (Linux Networx)
  15. * Tom Zimmerman (Linux Networx)
  16. * Jim Garlick (Lawrence Livermore National Labs)
  17. * Dave Peterson (Lawrence Livermore National Labs)
  18. * That One Guy (Some other place)
  19. * Wang Zhenyu (intel.com)
  20. *
  21. * $Id: edac_e7xxx.c,v 1.5.2.9 2005/10/05 00:43:44 dsp_llnl Exp $
  22. *
  23. */
  24. #include <linux/config.h>
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/pci.h>
  28. #include <linux/pci_ids.h>
  29. #include <linux/slab.h>
  30. #include "edac_mc.h"
  31. #ifndef PCI_DEVICE_ID_INTEL_7205_0
  32. #define PCI_DEVICE_ID_INTEL_7205_0 0x255d
  33. #endif /* PCI_DEVICE_ID_INTEL_7205_0 */
  34. #ifndef PCI_DEVICE_ID_INTEL_7205_1_ERR
  35. #define PCI_DEVICE_ID_INTEL_7205_1_ERR 0x2551
  36. #endif /* PCI_DEVICE_ID_INTEL_7205_1_ERR */
  37. #ifndef PCI_DEVICE_ID_INTEL_7500_0
  38. #define PCI_DEVICE_ID_INTEL_7500_0 0x2540
  39. #endif /* PCI_DEVICE_ID_INTEL_7500_0 */
  40. #ifndef PCI_DEVICE_ID_INTEL_7500_1_ERR
  41. #define PCI_DEVICE_ID_INTEL_7500_1_ERR 0x2541
  42. #endif /* PCI_DEVICE_ID_INTEL_7500_1_ERR */
  43. #ifndef PCI_DEVICE_ID_INTEL_7501_0
  44. #define PCI_DEVICE_ID_INTEL_7501_0 0x254c
  45. #endif /* PCI_DEVICE_ID_INTEL_7501_0 */
  46. #ifndef PCI_DEVICE_ID_INTEL_7501_1_ERR
  47. #define PCI_DEVICE_ID_INTEL_7501_1_ERR 0x2541
  48. #endif /* PCI_DEVICE_ID_INTEL_7501_1_ERR */
  49. #ifndef PCI_DEVICE_ID_INTEL_7505_0
  50. #define PCI_DEVICE_ID_INTEL_7505_0 0x2550
  51. #endif /* PCI_DEVICE_ID_INTEL_7505_0 */
  52. #ifndef PCI_DEVICE_ID_INTEL_7505_1_ERR
  53. #define PCI_DEVICE_ID_INTEL_7505_1_ERR 0x2551
  54. #endif /* PCI_DEVICE_ID_INTEL_7505_1_ERR */
  55. #define E7XXX_NR_CSROWS 8 /* number of csrows */
  56. #define E7XXX_NR_DIMMS 8 /* FIXME - is this correct? */
  57. /* E7XXX register addresses - device 0 function 0 */
  58. #define E7XXX_DRB 0x60 /* DRAM row boundary register (8b) */
  59. #define E7XXX_DRA 0x70 /* DRAM row attribute register (8b) */
  60. /*
  61. * 31 Device width row 7 0=x8 1=x4
  62. * 27 Device width row 6
  63. * 23 Device width row 5
  64. * 19 Device width row 4
  65. * 15 Device width row 3
  66. * 11 Device width row 2
  67. * 7 Device width row 1
  68. * 3 Device width row 0
  69. */
  70. #define E7XXX_DRC 0x7C /* DRAM controller mode reg (32b) */
  71. /*
  72. * 22 Number channels 0=1,1=2
  73. * 19:18 DRB Granularity 32/64MB
  74. */
  75. #define E7XXX_TOLM 0xC4 /* DRAM top of low memory reg (16b) */
  76. #define E7XXX_REMAPBASE 0xC6 /* DRAM remap base address reg (16b) */
  77. #define E7XXX_REMAPLIMIT 0xC8 /* DRAM remap limit address reg (16b) */
  78. /* E7XXX register addresses - device 0 function 1 */
  79. #define E7XXX_DRAM_FERR 0x80 /* DRAM first error register (8b) */
  80. #define E7XXX_DRAM_NERR 0x82 /* DRAM next error register (8b) */
  81. #define E7XXX_DRAM_CELOG_ADD 0xA0 /* DRAM first correctable memory */
  82. /* error address register (32b) */
  83. /*
  84. * 31:28 Reserved
  85. * 27:6 CE address (4k block 33:12)
  86. * 5:0 Reserved
  87. */
  88. #define E7XXX_DRAM_UELOG_ADD 0xB0 /* DRAM first uncorrectable memory */
  89. /* error address register (32b) */
  90. /*
  91. * 31:28 Reserved
  92. * 27:6 CE address (4k block 33:12)
  93. * 5:0 Reserved
  94. */
  95. #define E7XXX_DRAM_CELOG_SYNDROME 0xD0 /* DRAM first correctable memory */
  96. /* error syndrome register (16b) */
  97. enum e7xxx_chips {
  98. E7500 = 0,
  99. E7501,
  100. E7505,
  101. E7205,
  102. };
  103. struct e7xxx_pvt {
  104. struct pci_dev *bridge_ck;
  105. u32 tolm;
  106. u32 remapbase;
  107. u32 remaplimit;
  108. const struct e7xxx_dev_info *dev_info;
  109. };
  110. struct e7xxx_dev_info {
  111. u16 err_dev;
  112. const char *ctl_name;
  113. };
  114. struct e7xxx_error_info {
  115. u8 dram_ferr;
  116. u8 dram_nerr;
  117. u32 dram_celog_add;
  118. u16 dram_celog_syndrome;
  119. u32 dram_uelog_add;
  120. };
  121. static const struct e7xxx_dev_info e7xxx_devs[] = {
  122. [E7500] = {
  123. .err_dev = PCI_DEVICE_ID_INTEL_7500_1_ERR,
  124. .ctl_name = "E7500"},
  125. [E7501] = {
  126. .err_dev = PCI_DEVICE_ID_INTEL_7501_1_ERR,
  127. .ctl_name = "E7501"},
  128. [E7505] = {
  129. .err_dev = PCI_DEVICE_ID_INTEL_7505_1_ERR,
  130. .ctl_name = "E7505"},
  131. [E7205] = {
  132. .err_dev = PCI_DEVICE_ID_INTEL_7205_1_ERR,
  133. .ctl_name = "E7205"},
  134. };
  135. /* FIXME - is this valid for both SECDED and S4ECD4ED? */
  136. static inline int e7xxx_find_channel(u16 syndrome)
  137. {
  138. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  139. if ((syndrome & 0xff00) == 0)
  140. return 0;
  141. if ((syndrome & 0x00ff) == 0)
  142. return 1;
  143. if ((syndrome & 0xf000) == 0 || (syndrome & 0x0f00) == 0)
  144. return 0;
  145. return 1;
  146. }
  147. static unsigned long
  148. ctl_page_to_phys(struct mem_ctl_info *mci, unsigned long page)
  149. {
  150. u32 remap;
  151. struct e7xxx_pvt *pvt = (struct e7xxx_pvt *) mci->pvt_info;
  152. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  153. if ((page < pvt->tolm) ||
  154. ((page >= 0x100000) && (page < pvt->remapbase)))
  155. return page;
  156. remap = (page - pvt->tolm) + pvt->remapbase;
  157. if (remap < pvt->remaplimit)
  158. return remap;
  159. printk(KERN_ERR "Invalid page %lx - out of range\n", page);
  160. return pvt->tolm - 1;
  161. }
  162. static void process_ce(struct mem_ctl_info *mci, struct e7xxx_error_info *info)
  163. {
  164. u32 error_1b, page;
  165. u16 syndrome;
  166. int row;
  167. int channel;
  168. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  169. /* read the error address */
  170. error_1b = info->dram_celog_add;
  171. /* FIXME - should use PAGE_SHIFT */
  172. page = error_1b >> 6; /* convert the address to 4k page */
  173. /* read the syndrome */
  174. syndrome = info->dram_celog_syndrome;
  175. /* FIXME - check for -1 */
  176. row = edac_mc_find_csrow_by_page(mci, page);
  177. /* convert syndrome to channel */
  178. channel = e7xxx_find_channel(syndrome);
  179. edac_mc_handle_ce(mci, page, 0, syndrome, row, channel,
  180. "e7xxx CE");
  181. }
  182. static void process_ce_no_info(struct mem_ctl_info *mci)
  183. {
  184. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  185. edac_mc_handle_ce_no_info(mci, "e7xxx CE log register overflow");
  186. }
  187. static void process_ue(struct mem_ctl_info *mci, struct e7xxx_error_info *info)
  188. {
  189. u32 error_2b, block_page;
  190. int row;
  191. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  192. /* read the error address */
  193. error_2b = info->dram_uelog_add;
  194. /* FIXME - should use PAGE_SHIFT */
  195. block_page = error_2b >> 6; /* convert to 4k address */
  196. row = edac_mc_find_csrow_by_page(mci, block_page);
  197. edac_mc_handle_ue(mci, block_page, 0, row, "e7xxx UE");
  198. }
  199. static void process_ue_no_info(struct mem_ctl_info *mci)
  200. {
  201. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  202. edac_mc_handle_ue_no_info(mci, "e7xxx UE log register overflow");
  203. }
  204. static void e7xxx_get_error_info (struct mem_ctl_info *mci,
  205. struct e7xxx_error_info *info)
  206. {
  207. struct e7xxx_pvt *pvt;
  208. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  209. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_FERR,
  210. &info->dram_ferr);
  211. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_NERR,
  212. &info->dram_nerr);
  213. if ((info->dram_ferr & 1) || (info->dram_nerr & 1)) {
  214. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_CELOG_ADD,
  215. &info->dram_celog_add);
  216. pci_read_config_word(pvt->bridge_ck,
  217. E7XXX_DRAM_CELOG_SYNDROME, &info->dram_celog_syndrome);
  218. }
  219. if ((info->dram_ferr & 2) || (info->dram_nerr & 2))
  220. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_UELOG_ADD,
  221. &info->dram_uelog_add);
  222. if (info->dram_ferr & 3)
  223. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_FERR, 0x03,
  224. 0x03);
  225. if (info->dram_nerr & 3)
  226. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_NERR, 0x03,
  227. 0x03);
  228. }
  229. static int e7xxx_process_error_info (struct mem_ctl_info *mci,
  230. struct e7xxx_error_info *info, int handle_errors)
  231. {
  232. int error_found;
  233. error_found = 0;
  234. /* decode and report errors */
  235. if (info->dram_ferr & 1) { /* check first error correctable */
  236. error_found = 1;
  237. if (handle_errors)
  238. process_ce(mci, info);
  239. }
  240. if (info->dram_ferr & 2) { /* check first error uncorrectable */
  241. error_found = 1;
  242. if (handle_errors)
  243. process_ue(mci, info);
  244. }
  245. if (info->dram_nerr & 1) { /* check next error correctable */
  246. error_found = 1;
  247. if (handle_errors) {
  248. if (info->dram_ferr & 1)
  249. process_ce_no_info(mci);
  250. else
  251. process_ce(mci, info);
  252. }
  253. }
  254. if (info->dram_nerr & 2) { /* check next error uncorrectable */
  255. error_found = 1;
  256. if (handle_errors) {
  257. if (info->dram_ferr & 2)
  258. process_ue_no_info(mci);
  259. else
  260. process_ue(mci, info);
  261. }
  262. }
  263. return error_found;
  264. }
  265. static void e7xxx_check(struct mem_ctl_info *mci)
  266. {
  267. struct e7xxx_error_info info;
  268. debugf3("MC: " __FILE__ ": %s()\n", __func__);
  269. e7xxx_get_error_info(mci, &info);
  270. e7xxx_process_error_info(mci, &info, 1);
  271. }
  272. static int e7xxx_probe1(struct pci_dev *pdev, int dev_idx)
  273. {
  274. int rc = -ENODEV;
  275. int index;
  276. u16 pci_data;
  277. struct mem_ctl_info *mci = NULL;
  278. struct e7xxx_pvt *pvt = NULL;
  279. u32 drc;
  280. int drc_chan = 1; /* Number of channels 0=1chan,1=2chan */
  281. int drc_drbg = 1; /* DRB granularity 0=32mb,1=64mb */
  282. int drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
  283. u32 dra;
  284. unsigned long last_cumul_size;
  285. debugf0("MC: " __FILE__ ": %s(): mci\n", __func__);
  286. /* need to find out the number of channels */
  287. pci_read_config_dword(pdev, E7XXX_DRC, &drc);
  288. /* only e7501 can be single channel */
  289. if (dev_idx == E7501) {
  290. drc_chan = ((drc >> 22) & 0x1);
  291. drc_drbg = (drc >> 18) & 0x3;
  292. }
  293. drc_ddim = (drc >> 20) & 0x3;
  294. mci = edac_mc_alloc(sizeof(*pvt), E7XXX_NR_CSROWS, drc_chan + 1);
  295. if (mci == NULL) {
  296. rc = -ENOMEM;
  297. goto fail;
  298. }
  299. debugf3("MC: " __FILE__ ": %s(): init mci\n", __func__);
  300. mci->mtype_cap = MEM_FLAG_RDDR;
  301. mci->edac_ctl_cap =
  302. EDAC_FLAG_NONE | EDAC_FLAG_SECDED | EDAC_FLAG_S4ECD4ED;
  303. /* FIXME - what if different memory types are in different csrows? */
  304. mci->mod_name = BS_MOD_STR;
  305. mci->mod_ver = "$Revision: 1.5.2.9 $";
  306. mci->pdev = pdev;
  307. debugf3("MC: " __FILE__ ": %s(): init pvt\n", __func__);
  308. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  309. pvt->dev_info = &e7xxx_devs[dev_idx];
  310. pvt->bridge_ck = pci_get_device(PCI_VENDOR_ID_INTEL,
  311. pvt->dev_info->err_dev,
  312. pvt->bridge_ck);
  313. if (!pvt->bridge_ck) {
  314. printk(KERN_ERR
  315. "MC: error reporting device not found:"
  316. "vendor %x device 0x%x (broken BIOS?)\n",
  317. PCI_VENDOR_ID_INTEL, e7xxx_devs[dev_idx].err_dev);
  318. goto fail;
  319. }
  320. debugf3("MC: " __FILE__ ": %s(): more mci init\n", __func__);
  321. mci->ctl_name = pvt->dev_info->ctl_name;
  322. mci->edac_check = e7xxx_check;
  323. mci->ctl_page_to_phys = ctl_page_to_phys;
  324. /* find out the device types */
  325. pci_read_config_dword(pdev, E7XXX_DRA, &dra);
  326. /*
  327. * The dram row boundary (DRB) reg values are boundary address
  328. * for each DRAM row with a granularity of 32 or 64MB (single/dual
  329. * channel operation). DRB regs are cumulative; therefore DRB7 will
  330. * contain the total memory contained in all eight rows.
  331. */
  332. for (last_cumul_size = index = 0; index < mci->nr_csrows; index++) {
  333. u8 value;
  334. u32 cumul_size;
  335. /* mem_dev 0=x8, 1=x4 */
  336. int mem_dev = (dra >> (index * 4 + 3)) & 0x1;
  337. struct csrow_info *csrow = &mci->csrows[index];
  338. pci_read_config_byte(mci->pdev, E7XXX_DRB + index, &value);
  339. /* convert a 64 or 32 MiB DRB to a page size. */
  340. cumul_size = value << (25 + drc_drbg - PAGE_SHIFT);
  341. debugf3("MC: " __FILE__ ": %s(): (%d) cumul_size 0x%x\n",
  342. __func__, index, cumul_size);
  343. if (cumul_size == last_cumul_size)
  344. continue; /* not populated */
  345. csrow->first_page = last_cumul_size;
  346. csrow->last_page = cumul_size - 1;
  347. csrow->nr_pages = cumul_size - last_cumul_size;
  348. last_cumul_size = cumul_size;
  349. csrow->grain = 1 << 12; /* 4KiB - resolution of CELOG */
  350. csrow->mtype = MEM_RDDR; /* only one type supported */
  351. csrow->dtype = mem_dev ? DEV_X4 : DEV_X8;
  352. /*
  353. * if single channel or x8 devices then SECDED
  354. * if dual channel and x4 then S4ECD4ED
  355. */
  356. if (drc_ddim) {
  357. if (drc_chan && mem_dev) {
  358. csrow->edac_mode = EDAC_S4ECD4ED;
  359. mci->edac_cap |= EDAC_FLAG_S4ECD4ED;
  360. } else {
  361. csrow->edac_mode = EDAC_SECDED;
  362. mci->edac_cap |= EDAC_FLAG_SECDED;
  363. }
  364. } else
  365. csrow->edac_mode = EDAC_NONE;
  366. }
  367. mci->edac_cap |= EDAC_FLAG_NONE;
  368. debugf3("MC: " __FILE__ ": %s(): tolm, remapbase, remaplimit\n",
  369. __func__);
  370. /* load the top of low memory, remap base, and remap limit vars */
  371. pci_read_config_word(mci->pdev, E7XXX_TOLM, &pci_data);
  372. pvt->tolm = ((u32) pci_data) << 4;
  373. pci_read_config_word(mci->pdev, E7XXX_REMAPBASE, &pci_data);
  374. pvt->remapbase = ((u32) pci_data) << 14;
  375. pci_read_config_word(mci->pdev, E7XXX_REMAPLIMIT, &pci_data);
  376. pvt->remaplimit = ((u32) pci_data) << 14;
  377. printk("tolm = %x, remapbase = %x, remaplimit = %x\n", pvt->tolm,
  378. pvt->remapbase, pvt->remaplimit);
  379. /* clear any pending errors, or initial state bits */
  380. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_FERR, 0x03, 0x03);
  381. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_NERR, 0x03, 0x03);
  382. if (edac_mc_add_mc(mci) != 0) {
  383. debugf3("MC: " __FILE__
  384. ": %s(): failed edac_mc_add_mc()\n",
  385. __func__);
  386. goto fail;
  387. }
  388. /* get this far and it's successful */
  389. debugf3("MC: " __FILE__ ": %s(): success\n", __func__);
  390. return 0;
  391. fail:
  392. if (mci != NULL) {
  393. if(pvt != NULL && pvt->bridge_ck)
  394. pci_dev_put(pvt->bridge_ck);
  395. edac_mc_free(mci);
  396. }
  397. return rc;
  398. }
  399. /* returns count (>= 0), or negative on error */
  400. static int __devinit
  401. e7xxx_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  402. {
  403. debugf0("MC: " __FILE__ ": %s()\n", __func__);
  404. /* wake up and enable device */
  405. return pci_enable_device(pdev) ?
  406. -EIO : e7xxx_probe1(pdev, ent->driver_data);
  407. }
  408. static void __devexit e7xxx_remove_one(struct pci_dev *pdev)
  409. {
  410. struct mem_ctl_info *mci;
  411. struct e7xxx_pvt *pvt;
  412. debugf0(__FILE__ ": %s()\n", __func__);
  413. if (((mci = edac_mc_find_mci_by_pdev(pdev)) != 0) &&
  414. edac_mc_del_mc(mci)) {
  415. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  416. pci_dev_put(pvt->bridge_ck);
  417. edac_mc_free(mci);
  418. }
  419. }
  420. static const struct pci_device_id e7xxx_pci_tbl[] __devinitdata = {
  421. {PCI_VEND_DEV(INTEL, 7205_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  422. E7205},
  423. {PCI_VEND_DEV(INTEL, 7500_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  424. E7500},
  425. {PCI_VEND_DEV(INTEL, 7501_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  426. E7501},
  427. {PCI_VEND_DEV(INTEL, 7505_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  428. E7505},
  429. {0,} /* 0 terminated list. */
  430. };
  431. MODULE_DEVICE_TABLE(pci, e7xxx_pci_tbl);
  432. static struct pci_driver e7xxx_driver = {
  433. .name = BS_MOD_STR,
  434. .probe = e7xxx_init_one,
  435. .remove = __devexit_p(e7xxx_remove_one),
  436. .id_table = e7xxx_pci_tbl,
  437. };
  438. static int __init e7xxx_init(void)
  439. {
  440. return pci_register_driver(&e7xxx_driver);
  441. }
  442. static void __exit e7xxx_exit(void)
  443. {
  444. pci_unregister_driver(&e7xxx_driver);
  445. }
  446. module_init(e7xxx_init);
  447. module_exit(e7xxx_exit);
  448. MODULE_LICENSE("GPL");
  449. MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh et al\n"
  450. "Based on.work by Dan Hollis et al");
  451. MODULE_DESCRIPTION("MC support for Intel e7xxx memory controllers");