radeon_atombios.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
  38. uint32_t supported_device, u16 caps);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd,
  49. struct radeon_router *router);
  50. /* from radeon_legacy_encoder.c */
  51. extern void
  52. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
  53. uint32_t supported_device);
  54. union atom_supported_devices {
  55. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  57. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  58. };
  59. static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  60. uint8_t id)
  61. {
  62. struct atom_context *ctx = rdev->mode_info.atom_context;
  63. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  64. struct radeon_i2c_bus_rec i2c;
  65. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  66. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  67. uint16_t data_offset, size;
  68. int i, num_indices;
  69. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  70. i2c.valid = false;
  71. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  72. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  73. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  74. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  75. for (i = 0; i < num_indices; i++) {
  76. gpio = &i2c_info->asGPIO_Info[i];
  77. /* some evergreen boards have bad data for this entry */
  78. if (ASIC_IS_DCE4(rdev)) {
  79. if ((i == 7) &&
  80. (gpio->usClkMaskRegisterIndex == 0x1936) &&
  81. (gpio->sucI2cId.ucAccess == 0)) {
  82. gpio->sucI2cId.ucAccess = 0x97;
  83. gpio->ucDataMaskShift = 8;
  84. gpio->ucDataEnShift = 8;
  85. gpio->ucDataY_Shift = 8;
  86. gpio->ucDataA_Shift = 8;
  87. }
  88. }
  89. /* some DCE3 boards have bad data for this entry */
  90. if (ASIC_IS_DCE3(rdev)) {
  91. if ((i == 4) &&
  92. (gpio->usClkMaskRegisterIndex == 0x1fda) &&
  93. (gpio->sucI2cId.ucAccess == 0x94))
  94. gpio->sucI2cId.ucAccess = 0x14;
  95. }
  96. if (gpio->sucI2cId.ucAccess == id) {
  97. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  98. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  99. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  100. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  101. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  102. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  103. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  104. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  105. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  106. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  107. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  108. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  109. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  110. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  111. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  112. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  113. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  114. i2c.hw_capable = true;
  115. else
  116. i2c.hw_capable = false;
  117. if (gpio->sucI2cId.ucAccess == 0xa0)
  118. i2c.mm_i2c = true;
  119. else
  120. i2c.mm_i2c = false;
  121. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  122. if (i2c.mask_clk_reg)
  123. i2c.valid = true;
  124. break;
  125. }
  126. }
  127. }
  128. return i2c;
  129. }
  130. void radeon_atombios_i2c_init(struct radeon_device *rdev)
  131. {
  132. struct atom_context *ctx = rdev->mode_info.atom_context;
  133. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  134. struct radeon_i2c_bus_rec i2c;
  135. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  136. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  137. uint16_t data_offset, size;
  138. int i, num_indices;
  139. char stmp[32];
  140. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  141. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  142. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  143. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  144. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  145. for (i = 0; i < num_indices; i++) {
  146. gpio = &i2c_info->asGPIO_Info[i];
  147. i2c.valid = false;
  148. /* some evergreen boards have bad data for this entry */
  149. if (ASIC_IS_DCE4(rdev)) {
  150. if ((i == 7) &&
  151. (gpio->usClkMaskRegisterIndex == 0x1936) &&
  152. (gpio->sucI2cId.ucAccess == 0)) {
  153. gpio->sucI2cId.ucAccess = 0x97;
  154. gpio->ucDataMaskShift = 8;
  155. gpio->ucDataEnShift = 8;
  156. gpio->ucDataY_Shift = 8;
  157. gpio->ucDataA_Shift = 8;
  158. }
  159. }
  160. /* some DCE3 boards have bad data for this entry */
  161. if (ASIC_IS_DCE3(rdev)) {
  162. if ((i == 4) &&
  163. (gpio->usClkMaskRegisterIndex == 0x1fda) &&
  164. (gpio->sucI2cId.ucAccess == 0x94))
  165. gpio->sucI2cId.ucAccess = 0x14;
  166. }
  167. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  168. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  169. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  170. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  171. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  172. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  173. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  174. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  175. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  176. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  177. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  178. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  179. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  180. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  181. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  182. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  183. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  184. i2c.hw_capable = true;
  185. else
  186. i2c.hw_capable = false;
  187. if (gpio->sucI2cId.ucAccess == 0xa0)
  188. i2c.mm_i2c = true;
  189. else
  190. i2c.mm_i2c = false;
  191. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  192. if (i2c.mask_clk_reg) {
  193. i2c.valid = true;
  194. sprintf(stmp, "0x%x", i2c.i2c_id);
  195. rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
  196. }
  197. }
  198. }
  199. }
  200. static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  201. u8 id)
  202. {
  203. struct atom_context *ctx = rdev->mode_info.atom_context;
  204. struct radeon_gpio_rec gpio;
  205. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  206. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  207. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  208. u16 data_offset, size;
  209. int i, num_indices;
  210. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  211. gpio.valid = false;
  212. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  213. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  214. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  215. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  216. for (i = 0; i < num_indices; i++) {
  217. pin = &gpio_info->asGPIO_Pin[i];
  218. if (id == pin->ucGPIO_ID) {
  219. gpio.id = pin->ucGPIO_ID;
  220. gpio.reg = pin->usGpioPin_AIndex * 4;
  221. gpio.mask = (1 << pin->ucGpioPinBitShift);
  222. gpio.valid = true;
  223. break;
  224. }
  225. }
  226. }
  227. return gpio;
  228. }
  229. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  230. struct radeon_gpio_rec *gpio)
  231. {
  232. struct radeon_hpd hpd;
  233. u32 reg;
  234. memset(&hpd, 0, sizeof(struct radeon_hpd));
  235. if (ASIC_IS_DCE4(rdev))
  236. reg = EVERGREEN_DC_GPIO_HPD_A;
  237. else
  238. reg = AVIVO_DC_GPIO_HPD_A;
  239. hpd.gpio = *gpio;
  240. if (gpio->reg == reg) {
  241. switch(gpio->mask) {
  242. case (1 << 0):
  243. hpd.hpd = RADEON_HPD_1;
  244. break;
  245. case (1 << 8):
  246. hpd.hpd = RADEON_HPD_2;
  247. break;
  248. case (1 << 16):
  249. hpd.hpd = RADEON_HPD_3;
  250. break;
  251. case (1 << 24):
  252. hpd.hpd = RADEON_HPD_4;
  253. break;
  254. case (1 << 26):
  255. hpd.hpd = RADEON_HPD_5;
  256. break;
  257. case (1 << 28):
  258. hpd.hpd = RADEON_HPD_6;
  259. break;
  260. default:
  261. hpd.hpd = RADEON_HPD_NONE;
  262. break;
  263. }
  264. } else
  265. hpd.hpd = RADEON_HPD_NONE;
  266. return hpd;
  267. }
  268. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  269. uint32_t supported_device,
  270. int *connector_type,
  271. struct radeon_i2c_bus_rec *i2c_bus,
  272. uint16_t *line_mux,
  273. struct radeon_hpd *hpd)
  274. {
  275. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  276. if ((dev->pdev->device == 0x791e) &&
  277. (dev->pdev->subsystem_vendor == 0x1043) &&
  278. (dev->pdev->subsystem_device == 0x826d)) {
  279. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  280. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  281. *connector_type = DRM_MODE_CONNECTOR_DVID;
  282. }
  283. /* Asrock RS600 board lists the DVI port as HDMI */
  284. if ((dev->pdev->device == 0x7941) &&
  285. (dev->pdev->subsystem_vendor == 0x1849) &&
  286. (dev->pdev->subsystem_device == 0x7941)) {
  287. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  288. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  289. *connector_type = DRM_MODE_CONNECTOR_DVID;
  290. }
  291. /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
  292. if ((dev->pdev->device == 0x796e) &&
  293. (dev->pdev->subsystem_vendor == 0x1462) &&
  294. (dev->pdev->subsystem_device == 0x7302)) {
  295. if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
  296. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  297. return false;
  298. }
  299. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  300. if ((dev->pdev->device == 0x7941) &&
  301. (dev->pdev->subsystem_vendor == 0x147b) &&
  302. (dev->pdev->subsystem_device == 0x2412)) {
  303. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  304. return false;
  305. }
  306. /* Falcon NW laptop lists vga ddc line for LVDS */
  307. if ((dev->pdev->device == 0x5653) &&
  308. (dev->pdev->subsystem_vendor == 0x1462) &&
  309. (dev->pdev->subsystem_device == 0x0291)) {
  310. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  311. i2c_bus->valid = false;
  312. *line_mux = 53;
  313. }
  314. }
  315. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  316. if ((dev->pdev->device == 0x7146) &&
  317. (dev->pdev->subsystem_vendor == 0x17af) &&
  318. (dev->pdev->subsystem_device == 0x2058)) {
  319. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  320. return false;
  321. }
  322. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  323. if ((dev->pdev->device == 0x7142) &&
  324. (dev->pdev->subsystem_vendor == 0x1458) &&
  325. (dev->pdev->subsystem_device == 0x2134)) {
  326. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  327. return false;
  328. }
  329. /* Funky macbooks */
  330. if ((dev->pdev->device == 0x71C5) &&
  331. (dev->pdev->subsystem_vendor == 0x106b) &&
  332. (dev->pdev->subsystem_device == 0x0080)) {
  333. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  334. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  335. return false;
  336. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  337. *line_mux = 0x90;
  338. }
  339. /* mac rv630 */
  340. if ((dev->pdev->device == 0x9588) &&
  341. (dev->pdev->subsystem_vendor == 0x106b) &&
  342. (dev->pdev->subsystem_device == 0x00a6)) {
  343. if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
  344. (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
  345. *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
  346. *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
  347. }
  348. }
  349. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  350. if ((dev->pdev->device == 0x9598) &&
  351. (dev->pdev->subsystem_vendor == 0x1043) &&
  352. (dev->pdev->subsystem_device == 0x01da)) {
  353. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  354. *connector_type = DRM_MODE_CONNECTOR_DVII;
  355. }
  356. }
  357. /* ASUS HD 3600 board lists the DVI port as HDMI */
  358. if ((dev->pdev->device == 0x9598) &&
  359. (dev->pdev->subsystem_vendor == 0x1043) &&
  360. (dev->pdev->subsystem_device == 0x01e4)) {
  361. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  362. *connector_type = DRM_MODE_CONNECTOR_DVII;
  363. }
  364. }
  365. /* ASUS HD 3450 board lists the DVI port as HDMI */
  366. if ((dev->pdev->device == 0x95C5) &&
  367. (dev->pdev->subsystem_vendor == 0x1043) &&
  368. (dev->pdev->subsystem_device == 0x01e2)) {
  369. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  370. *connector_type = DRM_MODE_CONNECTOR_DVII;
  371. }
  372. }
  373. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  374. * HDMI + VGA reporting as HDMI
  375. */
  376. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  377. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  378. *connector_type = DRM_MODE_CONNECTOR_VGA;
  379. *line_mux = 0;
  380. }
  381. }
  382. /* Acer laptop (Acer TravelMate 5730G) has an HDMI port
  383. * on the laptop and a DVI port on the docking station and
  384. * both share the same encoder, hpd pin, and ddc line.
  385. * So while the bios table is technically correct,
  386. * we drop the DVI port here since xrandr has no concept of
  387. * encoders and will try and drive both connectors
  388. * with different crtcs which isn't possible on the hardware
  389. * side and leaves no crtcs for LVDS or VGA.
  390. */
  391. if ((dev->pdev->device == 0x95c4) &&
  392. (dev->pdev->subsystem_vendor == 0x1025) &&
  393. (dev->pdev->subsystem_device == 0x013c)) {
  394. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  395. (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
  396. /* actually it's a DVI-D port not DVI-I */
  397. *connector_type = DRM_MODE_CONNECTOR_DVID;
  398. return false;
  399. }
  400. }
  401. /* XFX Pine Group device rv730 reports no VGA DDC lines
  402. * even though they are wired up to record 0x93
  403. */
  404. if ((dev->pdev->device == 0x9498) &&
  405. (dev->pdev->subsystem_vendor == 0x1682) &&
  406. (dev->pdev->subsystem_device == 0x2452)) {
  407. struct radeon_device *rdev = dev->dev_private;
  408. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  409. }
  410. return true;
  411. }
  412. const int supported_devices_connector_convert[] = {
  413. DRM_MODE_CONNECTOR_Unknown,
  414. DRM_MODE_CONNECTOR_VGA,
  415. DRM_MODE_CONNECTOR_DVII,
  416. DRM_MODE_CONNECTOR_DVID,
  417. DRM_MODE_CONNECTOR_DVIA,
  418. DRM_MODE_CONNECTOR_SVIDEO,
  419. DRM_MODE_CONNECTOR_Composite,
  420. DRM_MODE_CONNECTOR_LVDS,
  421. DRM_MODE_CONNECTOR_Unknown,
  422. DRM_MODE_CONNECTOR_Unknown,
  423. DRM_MODE_CONNECTOR_HDMIA,
  424. DRM_MODE_CONNECTOR_HDMIB,
  425. DRM_MODE_CONNECTOR_Unknown,
  426. DRM_MODE_CONNECTOR_Unknown,
  427. DRM_MODE_CONNECTOR_9PinDIN,
  428. DRM_MODE_CONNECTOR_DisplayPort
  429. };
  430. const uint16_t supported_devices_connector_object_id_convert[] = {
  431. CONNECTOR_OBJECT_ID_NONE,
  432. CONNECTOR_OBJECT_ID_VGA,
  433. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  434. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  435. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  436. CONNECTOR_OBJECT_ID_COMPOSITE,
  437. CONNECTOR_OBJECT_ID_SVIDEO,
  438. CONNECTOR_OBJECT_ID_LVDS,
  439. CONNECTOR_OBJECT_ID_9PIN_DIN,
  440. CONNECTOR_OBJECT_ID_9PIN_DIN,
  441. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  442. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  443. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  444. CONNECTOR_OBJECT_ID_SVIDEO
  445. };
  446. const int object_connector_convert[] = {
  447. DRM_MODE_CONNECTOR_Unknown,
  448. DRM_MODE_CONNECTOR_DVII,
  449. DRM_MODE_CONNECTOR_DVII,
  450. DRM_MODE_CONNECTOR_DVID,
  451. DRM_MODE_CONNECTOR_DVID,
  452. DRM_MODE_CONNECTOR_VGA,
  453. DRM_MODE_CONNECTOR_Composite,
  454. DRM_MODE_CONNECTOR_SVIDEO,
  455. DRM_MODE_CONNECTOR_Unknown,
  456. DRM_MODE_CONNECTOR_Unknown,
  457. DRM_MODE_CONNECTOR_9PinDIN,
  458. DRM_MODE_CONNECTOR_Unknown,
  459. DRM_MODE_CONNECTOR_HDMIA,
  460. DRM_MODE_CONNECTOR_HDMIB,
  461. DRM_MODE_CONNECTOR_LVDS,
  462. DRM_MODE_CONNECTOR_9PinDIN,
  463. DRM_MODE_CONNECTOR_Unknown,
  464. DRM_MODE_CONNECTOR_Unknown,
  465. DRM_MODE_CONNECTOR_Unknown,
  466. DRM_MODE_CONNECTOR_DisplayPort,
  467. DRM_MODE_CONNECTOR_eDP,
  468. DRM_MODE_CONNECTOR_Unknown
  469. };
  470. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  471. {
  472. struct radeon_device *rdev = dev->dev_private;
  473. struct radeon_mode_info *mode_info = &rdev->mode_info;
  474. struct atom_context *ctx = mode_info->atom_context;
  475. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  476. u16 size, data_offset;
  477. u8 frev, crev;
  478. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  479. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  480. ATOM_OBJECT_TABLE *router_obj;
  481. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  482. ATOM_OBJECT_HEADER *obj_header;
  483. int i, j, k, path_size, device_support;
  484. int connector_type;
  485. u16 igp_lane_info, conn_id, connector_object_id;
  486. struct radeon_i2c_bus_rec ddc_bus;
  487. struct radeon_router router;
  488. struct radeon_gpio_rec gpio;
  489. struct radeon_hpd hpd;
  490. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  491. return false;
  492. if (crev < 2)
  493. return false;
  494. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  495. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  496. (ctx->bios + data_offset +
  497. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  498. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  499. (ctx->bios + data_offset +
  500. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  501. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  502. (ctx->bios + data_offset +
  503. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  504. router_obj = (ATOM_OBJECT_TABLE *)
  505. (ctx->bios + data_offset +
  506. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  507. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  508. path_size = 0;
  509. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  510. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  511. ATOM_DISPLAY_OBJECT_PATH *path;
  512. addr += path_size;
  513. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  514. path_size += le16_to_cpu(path->usSize);
  515. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  516. uint8_t con_obj_id, con_obj_num, con_obj_type;
  517. con_obj_id =
  518. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  519. >> OBJECT_ID_SHIFT;
  520. con_obj_num =
  521. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  522. >> ENUM_ID_SHIFT;
  523. con_obj_type =
  524. (le16_to_cpu(path->usConnObjectId) &
  525. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  526. /* TODO CV support */
  527. if (le16_to_cpu(path->usDeviceTag) ==
  528. ATOM_DEVICE_CV_SUPPORT)
  529. continue;
  530. /* IGP chips */
  531. if ((rdev->flags & RADEON_IS_IGP) &&
  532. (con_obj_id ==
  533. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  534. uint16_t igp_offset = 0;
  535. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  536. index =
  537. GetIndexIntoMasterTable(DATA,
  538. IntegratedSystemInfo);
  539. if (atom_parse_data_header(ctx, index, &size, &frev,
  540. &crev, &igp_offset)) {
  541. if (crev >= 2) {
  542. igp_obj =
  543. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  544. *) (ctx->bios + igp_offset);
  545. if (igp_obj) {
  546. uint32_t slot_config, ct;
  547. if (con_obj_num == 1)
  548. slot_config =
  549. igp_obj->
  550. ulDDISlot1Config;
  551. else
  552. slot_config =
  553. igp_obj->
  554. ulDDISlot2Config;
  555. ct = (slot_config >> 16) & 0xff;
  556. connector_type =
  557. object_connector_convert
  558. [ct];
  559. connector_object_id = ct;
  560. igp_lane_info =
  561. slot_config & 0xffff;
  562. } else
  563. continue;
  564. } else
  565. continue;
  566. } else {
  567. igp_lane_info = 0;
  568. connector_type =
  569. object_connector_convert[con_obj_id];
  570. connector_object_id = con_obj_id;
  571. }
  572. } else {
  573. igp_lane_info = 0;
  574. connector_type =
  575. object_connector_convert[con_obj_id];
  576. connector_object_id = con_obj_id;
  577. }
  578. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  579. continue;
  580. router.ddc_valid = false;
  581. router.cd_valid = false;
  582. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  583. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  584. grph_obj_id =
  585. (le16_to_cpu(path->usGraphicObjIds[j]) &
  586. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  587. grph_obj_num =
  588. (le16_to_cpu(path->usGraphicObjIds[j]) &
  589. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  590. grph_obj_type =
  591. (le16_to_cpu(path->usGraphicObjIds[j]) &
  592. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  593. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  594. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  595. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  596. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  597. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  598. (ctx->bios + data_offset +
  599. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  600. ATOM_ENCODER_CAP_RECORD *cap_record;
  601. u16 caps = 0;
  602. while (record->ucRecordType > 0 &&
  603. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  604. switch (record->ucRecordType) {
  605. case ATOM_ENCODER_CAP_RECORD_TYPE:
  606. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  607. record;
  608. caps = le16_to_cpu(cap_record->usEncoderCap);
  609. break;
  610. }
  611. record = (ATOM_COMMON_RECORD_HEADER *)
  612. ((char *)record + record->ucRecordSize);
  613. }
  614. radeon_add_atom_encoder(dev,
  615. encoder_obj,
  616. le16_to_cpu
  617. (path->
  618. usDeviceTag),
  619. caps);
  620. }
  621. }
  622. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  623. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  624. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  625. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  626. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  627. (ctx->bios + data_offset +
  628. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  629. ATOM_I2C_RECORD *i2c_record;
  630. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  631. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  632. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  633. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  634. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  635. (ctx->bios + data_offset +
  636. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  637. int enum_id;
  638. router.router_id = router_obj_id;
  639. for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
  640. enum_id++) {
  641. if (le16_to_cpu(path->usConnObjectId) ==
  642. le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
  643. break;
  644. }
  645. while (record->ucRecordType > 0 &&
  646. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  647. switch (record->ucRecordType) {
  648. case ATOM_I2C_RECORD_TYPE:
  649. i2c_record =
  650. (ATOM_I2C_RECORD *)
  651. record;
  652. i2c_config =
  653. (ATOM_I2C_ID_CONFIG_ACCESS *)
  654. &i2c_record->sucI2cId;
  655. router.i2c_info =
  656. radeon_lookup_i2c_gpio(rdev,
  657. i2c_config->
  658. ucAccess);
  659. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  660. break;
  661. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  662. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  663. record;
  664. router.ddc_valid = true;
  665. router.ddc_mux_type = ddc_path->ucMuxType;
  666. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  667. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  668. break;
  669. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  670. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  671. record;
  672. router.cd_valid = true;
  673. router.cd_mux_type = cd_path->ucMuxType;
  674. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  675. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  676. break;
  677. }
  678. record = (ATOM_COMMON_RECORD_HEADER *)
  679. ((char *)record + record->ucRecordSize);
  680. }
  681. }
  682. }
  683. }
  684. }
  685. /* look up gpio for ddc, hpd */
  686. ddc_bus.valid = false;
  687. hpd.hpd = RADEON_HPD_NONE;
  688. if ((le16_to_cpu(path->usDeviceTag) &
  689. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  690. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  691. if (le16_to_cpu(path->usConnObjectId) ==
  692. le16_to_cpu(con_obj->asObjects[j].
  693. usObjectID)) {
  694. ATOM_COMMON_RECORD_HEADER
  695. *record =
  696. (ATOM_COMMON_RECORD_HEADER
  697. *)
  698. (ctx->bios + data_offset +
  699. le16_to_cpu(con_obj->
  700. asObjects[j].
  701. usRecordOffset));
  702. ATOM_I2C_RECORD *i2c_record;
  703. ATOM_HPD_INT_RECORD *hpd_record;
  704. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  705. while (record->ucRecordType > 0
  706. && record->
  707. ucRecordType <=
  708. ATOM_MAX_OBJECT_RECORD_NUMBER) {
  709. switch (record->ucRecordType) {
  710. case ATOM_I2C_RECORD_TYPE:
  711. i2c_record =
  712. (ATOM_I2C_RECORD *)
  713. record;
  714. i2c_config =
  715. (ATOM_I2C_ID_CONFIG_ACCESS *)
  716. &i2c_record->sucI2cId;
  717. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  718. i2c_config->
  719. ucAccess);
  720. break;
  721. case ATOM_HPD_INT_RECORD_TYPE:
  722. hpd_record =
  723. (ATOM_HPD_INT_RECORD *)
  724. record;
  725. gpio = radeon_lookup_gpio(rdev,
  726. hpd_record->ucHPDIntGPIOID);
  727. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  728. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  729. break;
  730. }
  731. record =
  732. (ATOM_COMMON_RECORD_HEADER
  733. *) ((char *)record
  734. +
  735. record->
  736. ucRecordSize);
  737. }
  738. break;
  739. }
  740. }
  741. }
  742. /* needed for aux chan transactions */
  743. ddc_bus.hpd = hpd.hpd;
  744. conn_id = le16_to_cpu(path->usConnObjectId);
  745. if (!radeon_atom_apply_quirks
  746. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  747. &ddc_bus, &conn_id, &hpd))
  748. continue;
  749. radeon_add_atom_connector(dev,
  750. conn_id,
  751. le16_to_cpu(path->
  752. usDeviceTag),
  753. connector_type, &ddc_bus,
  754. igp_lane_info,
  755. connector_object_id,
  756. &hpd,
  757. &router);
  758. }
  759. }
  760. radeon_link_encoder_connector(dev);
  761. return true;
  762. }
  763. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  764. int connector_type,
  765. uint16_t devices)
  766. {
  767. struct radeon_device *rdev = dev->dev_private;
  768. if (rdev->flags & RADEON_IS_IGP) {
  769. return supported_devices_connector_object_id_convert
  770. [connector_type];
  771. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  772. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  773. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  774. struct radeon_mode_info *mode_info = &rdev->mode_info;
  775. struct atom_context *ctx = mode_info->atom_context;
  776. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  777. uint16_t size, data_offset;
  778. uint8_t frev, crev;
  779. ATOM_XTMDS_INFO *xtmds;
  780. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  781. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  782. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  783. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  784. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  785. else
  786. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  787. } else {
  788. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  789. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  790. else
  791. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  792. }
  793. } else
  794. return supported_devices_connector_object_id_convert
  795. [connector_type];
  796. } else {
  797. return supported_devices_connector_object_id_convert
  798. [connector_type];
  799. }
  800. }
  801. struct bios_connector {
  802. bool valid;
  803. uint16_t line_mux;
  804. uint16_t devices;
  805. int connector_type;
  806. struct radeon_i2c_bus_rec ddc_bus;
  807. struct radeon_hpd hpd;
  808. };
  809. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  810. drm_device
  811. *dev)
  812. {
  813. struct radeon_device *rdev = dev->dev_private;
  814. struct radeon_mode_info *mode_info = &rdev->mode_info;
  815. struct atom_context *ctx = mode_info->atom_context;
  816. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  817. uint16_t size, data_offset;
  818. uint8_t frev, crev;
  819. uint16_t device_support;
  820. uint8_t dac;
  821. union atom_supported_devices *supported_devices;
  822. int i, j, max_device;
  823. struct bios_connector *bios_connectors;
  824. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  825. struct radeon_router router;
  826. router.ddc_valid = false;
  827. router.cd_valid = false;
  828. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  829. if (!bios_connectors)
  830. return false;
  831. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  832. &data_offset)) {
  833. kfree(bios_connectors);
  834. return false;
  835. }
  836. supported_devices =
  837. (union atom_supported_devices *)(ctx->bios + data_offset);
  838. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  839. if (frev > 1)
  840. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  841. else
  842. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  843. for (i = 0; i < max_device; i++) {
  844. ATOM_CONNECTOR_INFO_I2C ci =
  845. supported_devices->info.asConnInfo[i];
  846. bios_connectors[i].valid = false;
  847. if (!(device_support & (1 << i))) {
  848. continue;
  849. }
  850. if (i == ATOM_DEVICE_CV_INDEX) {
  851. DRM_DEBUG_KMS("Skipping Component Video\n");
  852. continue;
  853. }
  854. bios_connectors[i].connector_type =
  855. supported_devices_connector_convert[ci.sucConnectorInfo.
  856. sbfAccess.
  857. bfConnectorType];
  858. if (bios_connectors[i].connector_type ==
  859. DRM_MODE_CONNECTOR_Unknown)
  860. continue;
  861. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  862. bios_connectors[i].line_mux =
  863. ci.sucI2cId.ucAccess;
  864. /* give tv unique connector ids */
  865. if (i == ATOM_DEVICE_TV1_INDEX) {
  866. bios_connectors[i].ddc_bus.valid = false;
  867. bios_connectors[i].line_mux = 50;
  868. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  869. bios_connectors[i].ddc_bus.valid = false;
  870. bios_connectors[i].line_mux = 51;
  871. } else if (i == ATOM_DEVICE_CV_INDEX) {
  872. bios_connectors[i].ddc_bus.valid = false;
  873. bios_connectors[i].line_mux = 52;
  874. } else
  875. bios_connectors[i].ddc_bus =
  876. radeon_lookup_i2c_gpio(rdev,
  877. bios_connectors[i].line_mux);
  878. if ((crev > 1) && (frev > 1)) {
  879. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  880. switch (isb) {
  881. case 0x4:
  882. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  883. break;
  884. case 0xa:
  885. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  886. break;
  887. default:
  888. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  889. break;
  890. }
  891. } else {
  892. if (i == ATOM_DEVICE_DFP1_INDEX)
  893. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  894. else if (i == ATOM_DEVICE_DFP2_INDEX)
  895. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  896. else
  897. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  898. }
  899. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  900. * shared with a DVI port, we'll pick up the DVI connector when we
  901. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  902. */
  903. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  904. bios_connectors[i].connector_type =
  905. DRM_MODE_CONNECTOR_VGA;
  906. if (!radeon_atom_apply_quirks
  907. (dev, (1 << i), &bios_connectors[i].connector_type,
  908. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  909. &bios_connectors[i].hpd))
  910. continue;
  911. bios_connectors[i].valid = true;
  912. bios_connectors[i].devices = (1 << i);
  913. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  914. radeon_add_atom_encoder(dev,
  915. radeon_get_encoder_enum(dev,
  916. (1 << i),
  917. dac),
  918. (1 << i),
  919. 0);
  920. else
  921. radeon_add_legacy_encoder(dev,
  922. radeon_get_encoder_enum(dev,
  923. (1 << i),
  924. dac),
  925. (1 << i));
  926. }
  927. /* combine shared connectors */
  928. for (i = 0; i < max_device; i++) {
  929. if (bios_connectors[i].valid) {
  930. for (j = 0; j < max_device; j++) {
  931. if (bios_connectors[j].valid && (i != j)) {
  932. if (bios_connectors[i].line_mux ==
  933. bios_connectors[j].line_mux) {
  934. /* make sure not to combine LVDS */
  935. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  936. bios_connectors[i].line_mux = 53;
  937. bios_connectors[i].ddc_bus.valid = false;
  938. continue;
  939. }
  940. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  941. bios_connectors[j].line_mux = 53;
  942. bios_connectors[j].ddc_bus.valid = false;
  943. continue;
  944. }
  945. /* combine analog and digital for DVI-I */
  946. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  947. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  948. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  949. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  950. bios_connectors[i].devices |=
  951. bios_connectors[j].devices;
  952. bios_connectors[i].connector_type =
  953. DRM_MODE_CONNECTOR_DVII;
  954. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  955. bios_connectors[i].hpd =
  956. bios_connectors[j].hpd;
  957. bios_connectors[j].valid = false;
  958. }
  959. }
  960. }
  961. }
  962. }
  963. }
  964. /* add the connectors */
  965. for (i = 0; i < max_device; i++) {
  966. if (bios_connectors[i].valid) {
  967. uint16_t connector_object_id =
  968. atombios_get_connector_object_id(dev,
  969. bios_connectors[i].connector_type,
  970. bios_connectors[i].devices);
  971. radeon_add_atom_connector(dev,
  972. bios_connectors[i].line_mux,
  973. bios_connectors[i].devices,
  974. bios_connectors[i].
  975. connector_type,
  976. &bios_connectors[i].ddc_bus,
  977. 0,
  978. connector_object_id,
  979. &bios_connectors[i].hpd,
  980. &router);
  981. }
  982. }
  983. radeon_link_encoder_connector(dev);
  984. kfree(bios_connectors);
  985. return true;
  986. }
  987. union firmware_info {
  988. ATOM_FIRMWARE_INFO info;
  989. ATOM_FIRMWARE_INFO_V1_2 info_12;
  990. ATOM_FIRMWARE_INFO_V1_3 info_13;
  991. ATOM_FIRMWARE_INFO_V1_4 info_14;
  992. ATOM_FIRMWARE_INFO_V2_1 info_21;
  993. ATOM_FIRMWARE_INFO_V2_2 info_22;
  994. };
  995. bool radeon_atom_get_clock_info(struct drm_device *dev)
  996. {
  997. struct radeon_device *rdev = dev->dev_private;
  998. struct radeon_mode_info *mode_info = &rdev->mode_info;
  999. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1000. union firmware_info *firmware_info;
  1001. uint8_t frev, crev;
  1002. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  1003. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  1004. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  1005. struct radeon_pll *spll = &rdev->clock.spll;
  1006. struct radeon_pll *mpll = &rdev->clock.mpll;
  1007. uint16_t data_offset;
  1008. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1009. &frev, &crev, &data_offset)) {
  1010. firmware_info =
  1011. (union firmware_info *)(mode_info->atom_context->bios +
  1012. data_offset);
  1013. /* pixel clocks */
  1014. p1pll->reference_freq =
  1015. le16_to_cpu(firmware_info->info.usReferenceClock);
  1016. p1pll->reference_div = 0;
  1017. if (crev < 2)
  1018. p1pll->pll_out_min =
  1019. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  1020. else
  1021. p1pll->pll_out_min =
  1022. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  1023. p1pll->pll_out_max =
  1024. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  1025. if (crev >= 4) {
  1026. p1pll->lcd_pll_out_min =
  1027. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  1028. if (p1pll->lcd_pll_out_min == 0)
  1029. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1030. p1pll->lcd_pll_out_max =
  1031. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  1032. if (p1pll->lcd_pll_out_max == 0)
  1033. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1034. } else {
  1035. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1036. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1037. }
  1038. if (p1pll->pll_out_min == 0) {
  1039. if (ASIC_IS_AVIVO(rdev))
  1040. p1pll->pll_out_min = 64800;
  1041. else
  1042. p1pll->pll_out_min = 20000;
  1043. } else if (p1pll->pll_out_min > 64800) {
  1044. /* Limiting the pll output range is a good thing generally as
  1045. * it limits the number of possible pll combinations for a given
  1046. * frequency presumably to the ones that work best on each card.
  1047. * However, certain duallink DVI monitors seem to like
  1048. * pll combinations that would be limited by this at least on
  1049. * pre-DCE 3.0 r6xx hardware. This might need to be adjusted per
  1050. * family.
  1051. */
  1052. p1pll->pll_out_min = 64800;
  1053. }
  1054. p1pll->pll_in_min =
  1055. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  1056. p1pll->pll_in_max =
  1057. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  1058. *p2pll = *p1pll;
  1059. /* system clock */
  1060. if (ASIC_IS_DCE4(rdev))
  1061. spll->reference_freq =
  1062. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  1063. else
  1064. spll->reference_freq =
  1065. le16_to_cpu(firmware_info->info.usReferenceClock);
  1066. spll->reference_div = 0;
  1067. spll->pll_out_min =
  1068. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  1069. spll->pll_out_max =
  1070. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  1071. /* ??? */
  1072. if (spll->pll_out_min == 0) {
  1073. if (ASIC_IS_AVIVO(rdev))
  1074. spll->pll_out_min = 64800;
  1075. else
  1076. spll->pll_out_min = 20000;
  1077. }
  1078. spll->pll_in_min =
  1079. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  1080. spll->pll_in_max =
  1081. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  1082. /* memory clock */
  1083. if (ASIC_IS_DCE4(rdev))
  1084. mpll->reference_freq =
  1085. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  1086. else
  1087. mpll->reference_freq =
  1088. le16_to_cpu(firmware_info->info.usReferenceClock);
  1089. mpll->reference_div = 0;
  1090. mpll->pll_out_min =
  1091. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  1092. mpll->pll_out_max =
  1093. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  1094. /* ??? */
  1095. if (mpll->pll_out_min == 0) {
  1096. if (ASIC_IS_AVIVO(rdev))
  1097. mpll->pll_out_min = 64800;
  1098. else
  1099. mpll->pll_out_min = 20000;
  1100. }
  1101. mpll->pll_in_min =
  1102. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  1103. mpll->pll_in_max =
  1104. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  1105. rdev->clock.default_sclk =
  1106. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  1107. rdev->clock.default_mclk =
  1108. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  1109. if (ASIC_IS_DCE4(rdev)) {
  1110. rdev->clock.default_dispclk =
  1111. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  1112. if (rdev->clock.default_dispclk == 0) {
  1113. if (ASIC_IS_DCE5(rdev))
  1114. rdev->clock.default_dispclk = 54000; /* 540 Mhz */
  1115. else
  1116. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  1117. }
  1118. rdev->clock.dp_extclk =
  1119. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  1120. }
  1121. *dcpll = *p1pll;
  1122. return true;
  1123. }
  1124. return false;
  1125. }
  1126. union igp_info {
  1127. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1128. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1129. };
  1130. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  1131. {
  1132. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1133. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1134. union igp_info *igp_info;
  1135. u8 frev, crev;
  1136. u16 data_offset;
  1137. /* sideport is AMD only */
  1138. if (rdev->family == CHIP_RS600)
  1139. return false;
  1140. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1141. &frev, &crev, &data_offset)) {
  1142. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1143. data_offset);
  1144. switch (crev) {
  1145. case 1:
  1146. if (igp_info->info.ulBootUpMemoryClock)
  1147. return true;
  1148. break;
  1149. case 2:
  1150. if (igp_info->info_2.ulBootUpSidePortClock)
  1151. return true;
  1152. break;
  1153. default:
  1154. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1155. break;
  1156. }
  1157. }
  1158. return false;
  1159. }
  1160. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  1161. struct radeon_encoder_int_tmds *tmds)
  1162. {
  1163. struct drm_device *dev = encoder->base.dev;
  1164. struct radeon_device *rdev = dev->dev_private;
  1165. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1166. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  1167. uint16_t data_offset;
  1168. struct _ATOM_TMDS_INFO *tmds_info;
  1169. uint8_t frev, crev;
  1170. uint16_t maxfreq;
  1171. int i;
  1172. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1173. &frev, &crev, &data_offset)) {
  1174. tmds_info =
  1175. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  1176. data_offset);
  1177. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  1178. for (i = 0; i < 4; i++) {
  1179. tmds->tmds_pll[i].freq =
  1180. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  1181. tmds->tmds_pll[i].value =
  1182. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  1183. tmds->tmds_pll[i].value |=
  1184. (tmds_info->asMiscInfo[i].
  1185. ucPLL_VCO_Gain & 0x3f) << 6;
  1186. tmds->tmds_pll[i].value |=
  1187. (tmds_info->asMiscInfo[i].
  1188. ucPLL_DutyCycle & 0xf) << 12;
  1189. tmds->tmds_pll[i].value |=
  1190. (tmds_info->asMiscInfo[i].
  1191. ucPLL_VoltageSwing & 0xf) << 16;
  1192. DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
  1193. tmds->tmds_pll[i].freq,
  1194. tmds->tmds_pll[i].value);
  1195. if (maxfreq == tmds->tmds_pll[i].freq) {
  1196. tmds->tmds_pll[i].freq = 0xffffffff;
  1197. break;
  1198. }
  1199. }
  1200. return true;
  1201. }
  1202. return false;
  1203. }
  1204. bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  1205. struct radeon_atom_ss *ss,
  1206. int id)
  1207. {
  1208. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1209. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  1210. uint16_t data_offset, size;
  1211. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  1212. uint8_t frev, crev;
  1213. int i, num_indices;
  1214. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1215. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1216. &frev, &crev, &data_offset)) {
  1217. ss_info =
  1218. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  1219. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1220. sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
  1221. for (i = 0; i < num_indices; i++) {
  1222. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1223. ss->percentage =
  1224. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1225. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1226. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1227. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1228. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1229. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1230. return true;
  1231. }
  1232. }
  1233. }
  1234. return false;
  1235. }
  1236. static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
  1237. struct radeon_atom_ss *ss,
  1238. int id)
  1239. {
  1240. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1241. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1242. u16 data_offset, size;
  1243. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 *igp_info;
  1244. u8 frev, crev;
  1245. u16 percentage = 0, rate = 0;
  1246. /* get any igp specific overrides */
  1247. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1248. &frev, &crev, &data_offset)) {
  1249. igp_info = (struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 *)
  1250. (mode_info->atom_context->bios + data_offset);
  1251. switch (id) {
  1252. case ASIC_INTERNAL_SS_ON_TMDS:
  1253. percentage = le16_to_cpu(igp_info->usDVISSPercentage);
  1254. rate = le16_to_cpu(igp_info->usDVISSpreadRateIn10Hz);
  1255. break;
  1256. case ASIC_INTERNAL_SS_ON_HDMI:
  1257. percentage = le16_to_cpu(igp_info->usHDMISSPercentage);
  1258. rate = le16_to_cpu(igp_info->usHDMISSpreadRateIn10Hz);
  1259. break;
  1260. case ASIC_INTERNAL_SS_ON_LVDS:
  1261. percentage = le16_to_cpu(igp_info->usLvdsSSPercentage);
  1262. rate = le16_to_cpu(igp_info->usLvdsSSpreadRateIn10Hz);
  1263. break;
  1264. }
  1265. if (percentage)
  1266. ss->percentage = percentage;
  1267. if (rate)
  1268. ss->rate = rate;
  1269. }
  1270. }
  1271. union asic_ss_info {
  1272. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  1273. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  1274. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  1275. };
  1276. bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  1277. struct radeon_atom_ss *ss,
  1278. int id, u32 clock)
  1279. {
  1280. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1281. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  1282. uint16_t data_offset, size;
  1283. union asic_ss_info *ss_info;
  1284. uint8_t frev, crev;
  1285. int i, num_indices;
  1286. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1287. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1288. &frev, &crev, &data_offset)) {
  1289. ss_info =
  1290. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  1291. switch (frev) {
  1292. case 1:
  1293. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1294. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  1295. for (i = 0; i < num_indices; i++) {
  1296. if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
  1297. (clock <= ss_info->info.asSpreadSpectrum[i].ulTargetClockRange)) {
  1298. ss->percentage =
  1299. le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1300. ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1301. ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
  1302. return true;
  1303. }
  1304. }
  1305. break;
  1306. case 2:
  1307. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1308. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  1309. for (i = 0; i < num_indices; i++) {
  1310. if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
  1311. (clock <= ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange)) {
  1312. ss->percentage =
  1313. le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1314. ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1315. ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1316. return true;
  1317. }
  1318. }
  1319. break;
  1320. case 3:
  1321. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1322. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  1323. for (i = 0; i < num_indices; i++) {
  1324. if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
  1325. (clock <= ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange)) {
  1326. ss->percentage =
  1327. le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1328. ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1329. ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1330. if (rdev->flags & RADEON_IS_IGP)
  1331. radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
  1332. return true;
  1333. }
  1334. }
  1335. break;
  1336. default:
  1337. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  1338. break;
  1339. }
  1340. }
  1341. return false;
  1342. }
  1343. union lvds_info {
  1344. struct _ATOM_LVDS_INFO info;
  1345. struct _ATOM_LVDS_INFO_V12 info_12;
  1346. };
  1347. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1348. radeon_encoder
  1349. *encoder)
  1350. {
  1351. struct drm_device *dev = encoder->base.dev;
  1352. struct radeon_device *rdev = dev->dev_private;
  1353. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1354. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1355. uint16_t data_offset, misc;
  1356. union lvds_info *lvds_info;
  1357. uint8_t frev, crev;
  1358. struct radeon_encoder_atom_dig *lvds = NULL;
  1359. int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1360. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1361. &frev, &crev, &data_offset)) {
  1362. lvds_info =
  1363. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1364. lvds =
  1365. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1366. if (!lvds)
  1367. return NULL;
  1368. lvds->native_mode.clock =
  1369. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1370. lvds->native_mode.hdisplay =
  1371. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1372. lvds->native_mode.vdisplay =
  1373. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1374. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1375. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1376. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1377. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1378. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1379. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1380. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1381. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1382. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1383. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1384. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1385. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1386. lvds->panel_pwr_delay =
  1387. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1388. lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
  1389. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1390. if (misc & ATOM_VSYNC_POLARITY)
  1391. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1392. if (misc & ATOM_HSYNC_POLARITY)
  1393. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1394. if (misc & ATOM_COMPOSITESYNC)
  1395. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1396. if (misc & ATOM_INTERLACE)
  1397. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1398. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1399. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1400. lvds->native_mode.width_mm = lvds_info->info.sLCDTiming.usImageHSize;
  1401. lvds->native_mode.height_mm = lvds_info->info.sLCDTiming.usImageVSize;
  1402. /* set crtc values */
  1403. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1404. lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
  1405. encoder->native_mode = lvds->native_mode;
  1406. if (encoder_enum == 2)
  1407. lvds->linkb = true;
  1408. else
  1409. lvds->linkb = false;
  1410. /* parse the lcd record table */
  1411. if (lvds_info->info.usModePatchTableOffset) {
  1412. ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
  1413. ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
  1414. bool bad_record = false;
  1415. u8 *record = (u8 *)(mode_info->atom_context->bios +
  1416. data_offset +
  1417. lvds_info->info.usModePatchTableOffset);
  1418. while (*record != ATOM_RECORD_END_TYPE) {
  1419. switch (*record) {
  1420. case LCD_MODE_PATCH_RECORD_MODE_TYPE:
  1421. record += sizeof(ATOM_PATCH_RECORD_MODE);
  1422. break;
  1423. case LCD_RTS_RECORD_TYPE:
  1424. record += sizeof(ATOM_LCD_RTS_RECORD);
  1425. break;
  1426. case LCD_CAP_RECORD_TYPE:
  1427. record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
  1428. break;
  1429. case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
  1430. fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
  1431. if (fake_edid_record->ucFakeEDIDLength) {
  1432. struct edid *edid;
  1433. int edid_size =
  1434. max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
  1435. edid = kmalloc(edid_size, GFP_KERNEL);
  1436. if (edid) {
  1437. memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
  1438. fake_edid_record->ucFakeEDIDLength);
  1439. if (drm_edid_is_valid(edid))
  1440. rdev->mode_info.bios_hardcoded_edid = edid;
  1441. else
  1442. kfree(edid);
  1443. }
  1444. }
  1445. record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
  1446. break;
  1447. case LCD_PANEL_RESOLUTION_RECORD_TYPE:
  1448. panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
  1449. lvds->native_mode.width_mm = panel_res_record->usHSize;
  1450. lvds->native_mode.height_mm = panel_res_record->usVSize;
  1451. record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
  1452. break;
  1453. default:
  1454. DRM_ERROR("Bad LCD record %d\n", *record);
  1455. bad_record = true;
  1456. break;
  1457. }
  1458. if (bad_record)
  1459. break;
  1460. }
  1461. }
  1462. }
  1463. return lvds;
  1464. }
  1465. struct radeon_encoder_primary_dac *
  1466. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1467. {
  1468. struct drm_device *dev = encoder->base.dev;
  1469. struct radeon_device *rdev = dev->dev_private;
  1470. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1471. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1472. uint16_t data_offset;
  1473. struct _COMPASSIONATE_DATA *dac_info;
  1474. uint8_t frev, crev;
  1475. uint8_t bg, dac;
  1476. struct radeon_encoder_primary_dac *p_dac = NULL;
  1477. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1478. &frev, &crev, &data_offset)) {
  1479. dac_info = (struct _COMPASSIONATE_DATA *)
  1480. (mode_info->atom_context->bios + data_offset);
  1481. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1482. if (!p_dac)
  1483. return NULL;
  1484. bg = dac_info->ucDAC1_BG_Adjustment;
  1485. dac = dac_info->ucDAC1_DAC_Adjustment;
  1486. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1487. }
  1488. return p_dac;
  1489. }
  1490. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1491. struct drm_display_mode *mode)
  1492. {
  1493. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1494. ATOM_ANALOG_TV_INFO *tv_info;
  1495. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1496. ATOM_DTD_FORMAT *dtd_timings;
  1497. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1498. u8 frev, crev;
  1499. u16 data_offset, misc;
  1500. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1501. &frev, &crev, &data_offset))
  1502. return false;
  1503. switch (crev) {
  1504. case 1:
  1505. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1506. if (index >= MAX_SUPPORTED_TV_TIMING)
  1507. return false;
  1508. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1509. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1510. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1511. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1512. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1513. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1514. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1515. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1516. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1517. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1518. mode->flags = 0;
  1519. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1520. if (misc & ATOM_VSYNC_POLARITY)
  1521. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1522. if (misc & ATOM_HSYNC_POLARITY)
  1523. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1524. if (misc & ATOM_COMPOSITESYNC)
  1525. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1526. if (misc & ATOM_INTERLACE)
  1527. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1528. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1529. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1530. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1531. if (index == 1) {
  1532. /* PAL timings appear to have wrong values for totals */
  1533. mode->crtc_htotal -= 1;
  1534. mode->crtc_vtotal -= 1;
  1535. }
  1536. break;
  1537. case 2:
  1538. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1539. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1540. return false;
  1541. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1542. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1543. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1544. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1545. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1546. le16_to_cpu(dtd_timings->usHSyncOffset);
  1547. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1548. le16_to_cpu(dtd_timings->usHSyncWidth);
  1549. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1550. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1551. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1552. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1553. le16_to_cpu(dtd_timings->usVSyncOffset);
  1554. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1555. le16_to_cpu(dtd_timings->usVSyncWidth);
  1556. mode->flags = 0;
  1557. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1558. if (misc & ATOM_VSYNC_POLARITY)
  1559. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1560. if (misc & ATOM_HSYNC_POLARITY)
  1561. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1562. if (misc & ATOM_COMPOSITESYNC)
  1563. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1564. if (misc & ATOM_INTERLACE)
  1565. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1566. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1567. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1568. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1569. break;
  1570. }
  1571. return true;
  1572. }
  1573. enum radeon_tv_std
  1574. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1575. {
  1576. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1577. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1578. uint16_t data_offset;
  1579. uint8_t frev, crev;
  1580. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1581. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1582. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1583. &frev, &crev, &data_offset)) {
  1584. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1585. (mode_info->atom_context->bios + data_offset);
  1586. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1587. case ATOM_TV_NTSC:
  1588. tv_std = TV_STD_NTSC;
  1589. DRM_DEBUG_KMS("Default TV standard: NTSC\n");
  1590. break;
  1591. case ATOM_TV_NTSCJ:
  1592. tv_std = TV_STD_NTSC_J;
  1593. DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
  1594. break;
  1595. case ATOM_TV_PAL:
  1596. tv_std = TV_STD_PAL;
  1597. DRM_DEBUG_KMS("Default TV standard: PAL\n");
  1598. break;
  1599. case ATOM_TV_PALM:
  1600. tv_std = TV_STD_PAL_M;
  1601. DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
  1602. break;
  1603. case ATOM_TV_PALN:
  1604. tv_std = TV_STD_PAL_N;
  1605. DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
  1606. break;
  1607. case ATOM_TV_PALCN:
  1608. tv_std = TV_STD_PAL_CN;
  1609. DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
  1610. break;
  1611. case ATOM_TV_PAL60:
  1612. tv_std = TV_STD_PAL_60;
  1613. DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
  1614. break;
  1615. case ATOM_TV_SECAM:
  1616. tv_std = TV_STD_SECAM;
  1617. DRM_DEBUG_KMS("Default TV standard: SECAM\n");
  1618. break;
  1619. default:
  1620. tv_std = TV_STD_NTSC;
  1621. DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
  1622. break;
  1623. }
  1624. }
  1625. return tv_std;
  1626. }
  1627. struct radeon_encoder_tv_dac *
  1628. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1629. {
  1630. struct drm_device *dev = encoder->base.dev;
  1631. struct radeon_device *rdev = dev->dev_private;
  1632. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1633. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1634. uint16_t data_offset;
  1635. struct _COMPASSIONATE_DATA *dac_info;
  1636. uint8_t frev, crev;
  1637. uint8_t bg, dac;
  1638. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1639. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1640. &frev, &crev, &data_offset)) {
  1641. dac_info = (struct _COMPASSIONATE_DATA *)
  1642. (mode_info->atom_context->bios + data_offset);
  1643. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1644. if (!tv_dac)
  1645. return NULL;
  1646. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1647. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1648. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1649. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1650. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1651. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1652. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1653. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1654. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1655. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1656. }
  1657. return tv_dac;
  1658. }
  1659. static const char *thermal_controller_names[] = {
  1660. "NONE",
  1661. "lm63",
  1662. "adm1032",
  1663. "adm1030",
  1664. "max6649",
  1665. "lm64",
  1666. "f75375",
  1667. "asc7xxx",
  1668. };
  1669. static const char *pp_lib_thermal_controller_names[] = {
  1670. "NONE",
  1671. "lm63",
  1672. "adm1032",
  1673. "adm1030",
  1674. "max6649",
  1675. "lm64",
  1676. "f75375",
  1677. "RV6xx",
  1678. "RV770",
  1679. "adt7473",
  1680. "NONE",
  1681. "External GPIO",
  1682. "Evergreen",
  1683. "emc2103",
  1684. "Sumo",
  1685. "Northern Islands",
  1686. };
  1687. union power_info {
  1688. struct _ATOM_POWERPLAY_INFO info;
  1689. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1690. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1691. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1692. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1693. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1694. };
  1695. union pplib_clock_info {
  1696. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1697. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1698. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1699. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1700. };
  1701. union pplib_power_state {
  1702. struct _ATOM_PPLIB_STATE v1;
  1703. struct _ATOM_PPLIB_STATE_V2 v2;
  1704. };
  1705. static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
  1706. int state_index,
  1707. u32 misc, u32 misc2)
  1708. {
  1709. rdev->pm.power_state[state_index].misc = misc;
  1710. rdev->pm.power_state[state_index].misc2 = misc2;
  1711. /* order matters! */
  1712. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1713. rdev->pm.power_state[state_index].type =
  1714. POWER_STATE_TYPE_POWERSAVE;
  1715. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1716. rdev->pm.power_state[state_index].type =
  1717. POWER_STATE_TYPE_BATTERY;
  1718. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1719. rdev->pm.power_state[state_index].type =
  1720. POWER_STATE_TYPE_BATTERY;
  1721. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1722. rdev->pm.power_state[state_index].type =
  1723. POWER_STATE_TYPE_BALANCED;
  1724. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1725. rdev->pm.power_state[state_index].type =
  1726. POWER_STATE_TYPE_PERFORMANCE;
  1727. rdev->pm.power_state[state_index].flags &=
  1728. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1729. }
  1730. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1731. rdev->pm.power_state[state_index].type =
  1732. POWER_STATE_TYPE_BALANCED;
  1733. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1734. rdev->pm.power_state[state_index].type =
  1735. POWER_STATE_TYPE_DEFAULT;
  1736. rdev->pm.default_power_state_index = state_index;
  1737. rdev->pm.power_state[state_index].default_clock_mode =
  1738. &rdev->pm.power_state[state_index].clock_info[0];
  1739. } else if (state_index == 0) {
  1740. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1741. RADEON_PM_MODE_NO_DISPLAY;
  1742. }
  1743. }
  1744. static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
  1745. {
  1746. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1747. u32 misc, misc2 = 0;
  1748. int num_modes = 0, i;
  1749. int state_index = 0;
  1750. struct radeon_i2c_bus_rec i2c_bus;
  1751. union power_info *power_info;
  1752. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1753. u16 data_offset;
  1754. u8 frev, crev;
  1755. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1756. &frev, &crev, &data_offset))
  1757. return state_index;
  1758. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1759. /* add the i2c bus for thermal/fan chip */
  1760. if (power_info->info.ucOverdriveThermalController > 0) {
  1761. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1762. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1763. power_info->info.ucOverdriveControllerAddress >> 1);
  1764. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1765. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1766. if (rdev->pm.i2c_bus) {
  1767. struct i2c_board_info info = { };
  1768. const char *name = thermal_controller_names[power_info->info.
  1769. ucOverdriveThermalController];
  1770. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1771. strlcpy(info.type, name, sizeof(info.type));
  1772. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1773. }
  1774. }
  1775. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1776. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1777. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1778. /* last mode is usually default, array is low to high */
  1779. for (i = 0; i < num_modes; i++) {
  1780. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1781. switch (frev) {
  1782. case 1:
  1783. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1784. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1785. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1786. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1787. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1788. /* skip invalid modes */
  1789. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1790. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1791. continue;
  1792. rdev->pm.power_state[state_index].pcie_lanes =
  1793. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1794. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1795. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1796. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1797. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1798. VOLTAGE_GPIO;
  1799. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1800. radeon_lookup_gpio(rdev,
  1801. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1802. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1803. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1804. true;
  1805. else
  1806. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1807. false;
  1808. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1809. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1810. VOLTAGE_VDDC;
  1811. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1812. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1813. }
  1814. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1815. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
  1816. state_index++;
  1817. break;
  1818. case 2:
  1819. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1820. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1821. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1822. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1823. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1824. /* skip invalid modes */
  1825. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1826. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1827. continue;
  1828. rdev->pm.power_state[state_index].pcie_lanes =
  1829. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1830. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1831. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1832. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1833. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1834. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1835. VOLTAGE_GPIO;
  1836. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1837. radeon_lookup_gpio(rdev,
  1838. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1839. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1840. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1841. true;
  1842. else
  1843. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1844. false;
  1845. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1846. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1847. VOLTAGE_VDDC;
  1848. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1849. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1850. }
  1851. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1852. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1853. state_index++;
  1854. break;
  1855. case 3:
  1856. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1857. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1858. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1859. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1860. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1861. /* skip invalid modes */
  1862. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1863. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1864. continue;
  1865. rdev->pm.power_state[state_index].pcie_lanes =
  1866. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1867. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1868. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1869. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1870. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1871. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1872. VOLTAGE_GPIO;
  1873. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1874. radeon_lookup_gpio(rdev,
  1875. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1876. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1877. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1878. true;
  1879. else
  1880. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1881. false;
  1882. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1883. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1884. VOLTAGE_VDDC;
  1885. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1886. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1887. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1888. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1889. true;
  1890. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1891. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1892. }
  1893. }
  1894. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1895. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1896. state_index++;
  1897. break;
  1898. }
  1899. }
  1900. /* last mode is usually default */
  1901. if (rdev->pm.default_power_state_index == -1) {
  1902. rdev->pm.power_state[state_index - 1].type =
  1903. POWER_STATE_TYPE_DEFAULT;
  1904. rdev->pm.default_power_state_index = state_index - 1;
  1905. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1906. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1907. rdev->pm.power_state[state_index].flags &=
  1908. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1909. rdev->pm.power_state[state_index].misc = 0;
  1910. rdev->pm.power_state[state_index].misc2 = 0;
  1911. }
  1912. return state_index;
  1913. }
  1914. static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
  1915. ATOM_PPLIB_THERMALCONTROLLER *controller)
  1916. {
  1917. struct radeon_i2c_bus_rec i2c_bus;
  1918. /* add the i2c bus for thermal/fan chip */
  1919. if (controller->ucType > 0) {
  1920. if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
  1921. DRM_INFO("Internal thermal controller %s fan control\n",
  1922. (controller->ucFanParameters &
  1923. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1924. rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
  1925. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
  1926. DRM_INFO("Internal thermal controller %s fan control\n",
  1927. (controller->ucFanParameters &
  1928. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1929. rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
  1930. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
  1931. DRM_INFO("Internal thermal controller %s fan control\n",
  1932. (controller->ucFanParameters &
  1933. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1934. rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
  1935. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
  1936. DRM_INFO("Internal thermal controller %s fan control\n",
  1937. (controller->ucFanParameters &
  1938. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1939. rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
  1940. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
  1941. DRM_INFO("Internal thermal controller %s fan control\n",
  1942. (controller->ucFanParameters &
  1943. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1944. rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
  1945. } else if ((controller->ucType ==
  1946. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  1947. (controller->ucType ==
  1948. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
  1949. (controller->ucType ==
  1950. ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
  1951. DRM_INFO("Special thermal controller config\n");
  1952. } else {
  1953. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  1954. pp_lib_thermal_controller_names[controller->ucType],
  1955. controller->ucI2cAddress >> 1,
  1956. (controller->ucFanParameters &
  1957. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1958. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  1959. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1960. if (rdev->pm.i2c_bus) {
  1961. struct i2c_board_info info = { };
  1962. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  1963. info.addr = controller->ucI2cAddress >> 1;
  1964. strlcpy(info.type, name, sizeof(info.type));
  1965. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1966. }
  1967. }
  1968. }
  1969. }
  1970. static u16 radeon_atombios_get_default_vddc(struct radeon_device *rdev)
  1971. {
  1972. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1973. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1974. u8 frev, crev;
  1975. u16 data_offset;
  1976. union firmware_info *firmware_info;
  1977. u16 vddc = 0;
  1978. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1979. &frev, &crev, &data_offset)) {
  1980. firmware_info =
  1981. (union firmware_info *)(mode_info->atom_context->bios +
  1982. data_offset);
  1983. vddc = firmware_info->info_14.usBootUpVDDCVoltage;
  1984. }
  1985. return vddc;
  1986. }
  1987. static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1988. int state_index, int mode_index,
  1989. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
  1990. {
  1991. int j;
  1992. u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1993. u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
  1994. u16 vddc = radeon_atombios_get_default_vddc(rdev);
  1995. rdev->pm.power_state[state_index].misc = misc;
  1996. rdev->pm.power_state[state_index].misc2 = misc2;
  1997. rdev->pm.power_state[state_index].pcie_lanes =
  1998. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  1999. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  2000. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  2001. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  2002. rdev->pm.power_state[state_index].type =
  2003. POWER_STATE_TYPE_BATTERY;
  2004. break;
  2005. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  2006. rdev->pm.power_state[state_index].type =
  2007. POWER_STATE_TYPE_BALANCED;
  2008. break;
  2009. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  2010. rdev->pm.power_state[state_index].type =
  2011. POWER_STATE_TYPE_PERFORMANCE;
  2012. break;
  2013. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  2014. if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  2015. rdev->pm.power_state[state_index].type =
  2016. POWER_STATE_TYPE_PERFORMANCE;
  2017. break;
  2018. }
  2019. rdev->pm.power_state[state_index].flags = 0;
  2020. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  2021. rdev->pm.power_state[state_index].flags |=
  2022. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  2023. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  2024. rdev->pm.power_state[state_index].type =
  2025. POWER_STATE_TYPE_DEFAULT;
  2026. rdev->pm.default_power_state_index = state_index;
  2027. rdev->pm.power_state[state_index].default_clock_mode =
  2028. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  2029. /* patch the table values with the default slck/mclk from firmware info */
  2030. for (j = 0; j < mode_index; j++) {
  2031. rdev->pm.power_state[state_index].clock_info[j].mclk =
  2032. rdev->clock.default_mclk;
  2033. rdev->pm.power_state[state_index].clock_info[j].sclk =
  2034. rdev->clock.default_sclk;
  2035. if (vddc)
  2036. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  2037. vddc;
  2038. }
  2039. }
  2040. }
  2041. static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
  2042. int state_index, int mode_index,
  2043. union pplib_clock_info *clock_info)
  2044. {
  2045. u32 sclk, mclk;
  2046. if (rdev->flags & RADEON_IS_IGP) {
  2047. if (rdev->family >= CHIP_PALM) {
  2048. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  2049. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  2050. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2051. } else {
  2052. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  2053. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  2054. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2055. }
  2056. } else if (ASIC_IS_DCE4(rdev)) {
  2057. sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  2058. sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  2059. mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  2060. mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  2061. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2062. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2063. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2064. VOLTAGE_SW;
  2065. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2066. clock_info->evergreen.usVDDC;
  2067. } else {
  2068. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  2069. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  2070. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  2071. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  2072. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2073. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2074. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2075. VOLTAGE_SW;
  2076. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2077. clock_info->r600.usVDDC;
  2078. }
  2079. if (rdev->flags & RADEON_IS_IGP) {
  2080. /* skip invalid modes */
  2081. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  2082. return false;
  2083. } else {
  2084. /* skip invalid modes */
  2085. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  2086. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  2087. return false;
  2088. }
  2089. return true;
  2090. }
  2091. static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
  2092. {
  2093. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2094. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2095. union pplib_power_state *power_state;
  2096. int i, j;
  2097. int state_index = 0, mode_index = 0;
  2098. union pplib_clock_info *clock_info;
  2099. bool valid;
  2100. union power_info *power_info;
  2101. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2102. u16 data_offset;
  2103. u8 frev, crev;
  2104. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2105. &frev, &crev, &data_offset))
  2106. return state_index;
  2107. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2108. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2109. /* first mode is usually default, followed by low to high */
  2110. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  2111. mode_index = 0;
  2112. power_state = (union pplib_power_state *)
  2113. (mode_info->atom_context->bios + data_offset +
  2114. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  2115. i * power_info->pplib.ucStateEntrySize);
  2116. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2117. (mode_info->atom_context->bios + data_offset +
  2118. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  2119. (power_state->v1.ucNonClockStateIndex *
  2120. power_info->pplib.ucNonClockSize));
  2121. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  2122. clock_info = (union pplib_clock_info *)
  2123. (mode_info->atom_context->bios + data_offset +
  2124. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  2125. (power_state->v1.ucClockStateIndices[j] *
  2126. power_info->pplib.ucClockInfoSize));
  2127. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2128. state_index, mode_index,
  2129. clock_info);
  2130. if (valid)
  2131. mode_index++;
  2132. }
  2133. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2134. if (mode_index) {
  2135. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2136. non_clock_info);
  2137. state_index++;
  2138. }
  2139. }
  2140. /* if multiple clock modes, mark the lowest as no display */
  2141. for (i = 0; i < state_index; i++) {
  2142. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2143. rdev->pm.power_state[i].clock_info[0].flags |=
  2144. RADEON_PM_MODE_NO_DISPLAY;
  2145. }
  2146. /* first mode is usually default */
  2147. if (rdev->pm.default_power_state_index == -1) {
  2148. rdev->pm.power_state[0].type =
  2149. POWER_STATE_TYPE_DEFAULT;
  2150. rdev->pm.default_power_state_index = 0;
  2151. rdev->pm.power_state[0].default_clock_mode =
  2152. &rdev->pm.power_state[0].clock_info[0];
  2153. }
  2154. return state_index;
  2155. }
  2156. static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
  2157. {
  2158. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2159. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2160. union pplib_power_state *power_state;
  2161. int i, j, non_clock_array_index, clock_array_index;
  2162. int state_index = 0, mode_index = 0;
  2163. union pplib_clock_info *clock_info;
  2164. struct StateArray *state_array;
  2165. struct ClockInfoArray *clock_info_array;
  2166. struct NonClockInfoArray *non_clock_info_array;
  2167. bool valid;
  2168. union power_info *power_info;
  2169. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2170. u16 data_offset;
  2171. u8 frev, crev;
  2172. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2173. &frev, &crev, &data_offset))
  2174. return state_index;
  2175. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2176. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2177. state_array = (struct StateArray *)
  2178. (mode_info->atom_context->bios + data_offset +
  2179. power_info->pplib.usStateArrayOffset);
  2180. clock_info_array = (struct ClockInfoArray *)
  2181. (mode_info->atom_context->bios + data_offset +
  2182. power_info->pplib.usClockInfoArrayOffset);
  2183. non_clock_info_array = (struct NonClockInfoArray *)
  2184. (mode_info->atom_context->bios + data_offset +
  2185. power_info->pplib.usNonClockInfoArrayOffset);
  2186. for (i = 0; i < state_array->ucNumEntries; i++) {
  2187. mode_index = 0;
  2188. power_state = (union pplib_power_state *)&state_array->states[i];
  2189. /* XXX this might be an inagua bug... */
  2190. non_clock_array_index = i; /* power_state->v2.nonClockInfoIndex */
  2191. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2192. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  2193. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  2194. clock_array_index = power_state->v2.clockInfoIndex[j];
  2195. /* XXX this might be an inagua bug... */
  2196. if (clock_array_index >= clock_info_array->ucNumEntries)
  2197. continue;
  2198. clock_info = (union pplib_clock_info *)
  2199. &clock_info_array->clockInfo[clock_array_index];
  2200. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2201. state_index, mode_index,
  2202. clock_info);
  2203. if (valid)
  2204. mode_index++;
  2205. }
  2206. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2207. if (mode_index) {
  2208. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2209. non_clock_info);
  2210. state_index++;
  2211. }
  2212. }
  2213. /* if multiple clock modes, mark the lowest as no display */
  2214. for (i = 0; i < state_index; i++) {
  2215. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2216. rdev->pm.power_state[i].clock_info[0].flags |=
  2217. RADEON_PM_MODE_NO_DISPLAY;
  2218. }
  2219. /* first mode is usually default */
  2220. if (rdev->pm.default_power_state_index == -1) {
  2221. rdev->pm.power_state[0].type =
  2222. POWER_STATE_TYPE_DEFAULT;
  2223. rdev->pm.default_power_state_index = 0;
  2224. rdev->pm.power_state[0].default_clock_mode =
  2225. &rdev->pm.power_state[0].clock_info[0];
  2226. }
  2227. return state_index;
  2228. }
  2229. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  2230. {
  2231. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2232. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2233. u16 data_offset;
  2234. u8 frev, crev;
  2235. int state_index = 0;
  2236. rdev->pm.default_power_state_index = -1;
  2237. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2238. &frev, &crev, &data_offset)) {
  2239. switch (frev) {
  2240. case 1:
  2241. case 2:
  2242. case 3:
  2243. state_index = radeon_atombios_parse_power_table_1_3(rdev);
  2244. break;
  2245. case 4:
  2246. case 5:
  2247. state_index = radeon_atombios_parse_power_table_4_5(rdev);
  2248. break;
  2249. case 6:
  2250. state_index = radeon_atombios_parse_power_table_6(rdev);
  2251. break;
  2252. default:
  2253. break;
  2254. }
  2255. } else {
  2256. /* add the default mode */
  2257. rdev->pm.power_state[state_index].type =
  2258. POWER_STATE_TYPE_DEFAULT;
  2259. rdev->pm.power_state[state_index].num_clock_modes = 1;
  2260. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  2261. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  2262. rdev->pm.power_state[state_index].default_clock_mode =
  2263. &rdev->pm.power_state[state_index].clock_info[0];
  2264. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  2265. rdev->pm.power_state[state_index].pcie_lanes = 16;
  2266. rdev->pm.default_power_state_index = state_index;
  2267. rdev->pm.power_state[state_index].flags = 0;
  2268. state_index++;
  2269. }
  2270. rdev->pm.num_power_states = state_index;
  2271. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  2272. rdev->pm.current_clock_mode_index = 0;
  2273. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  2274. }
  2275. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  2276. {
  2277. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  2278. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  2279. args.ucEnable = enable;
  2280. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2281. }
  2282. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  2283. {
  2284. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  2285. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  2286. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2287. return args.ulReturnEngineClock;
  2288. }
  2289. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  2290. {
  2291. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  2292. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  2293. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2294. return args.ulReturnMemoryClock;
  2295. }
  2296. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  2297. uint32_t eng_clock)
  2298. {
  2299. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  2300. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  2301. args.ulTargetEngineClock = eng_clock; /* 10 khz */
  2302. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2303. }
  2304. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  2305. uint32_t mem_clock)
  2306. {
  2307. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  2308. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  2309. if (rdev->flags & RADEON_IS_IGP)
  2310. return;
  2311. args.ulTargetMemoryClock = mem_clock; /* 10 khz */
  2312. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2313. }
  2314. union set_voltage {
  2315. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  2316. struct _SET_VOLTAGE_PARAMETERS v1;
  2317. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  2318. };
  2319. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
  2320. {
  2321. union set_voltage args;
  2322. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2323. u8 frev, crev, volt_index = level;
  2324. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2325. return;
  2326. switch (crev) {
  2327. case 1:
  2328. args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  2329. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  2330. args.v1.ucVoltageIndex = volt_index;
  2331. break;
  2332. case 2:
  2333. args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  2334. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  2335. args.v2.usVoltageLevel = cpu_to_le16(level);
  2336. break;
  2337. default:
  2338. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2339. return;
  2340. }
  2341. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2342. }
  2343. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  2344. {
  2345. struct radeon_device *rdev = dev->dev_private;
  2346. uint32_t bios_2_scratch, bios_6_scratch;
  2347. if (rdev->family >= CHIP_R600) {
  2348. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2349. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2350. } else {
  2351. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2352. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2353. }
  2354. /* let the bios control the backlight */
  2355. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  2356. /* tell the bios not to handle mode switching */
  2357. bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | ATOM_S6_ACC_MODE);
  2358. if (rdev->family >= CHIP_R600) {
  2359. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2360. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2361. } else {
  2362. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2363. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2364. }
  2365. }
  2366. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  2367. {
  2368. uint32_t scratch_reg;
  2369. int i;
  2370. if (rdev->family >= CHIP_R600)
  2371. scratch_reg = R600_BIOS_0_SCRATCH;
  2372. else
  2373. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2374. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2375. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  2376. }
  2377. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  2378. {
  2379. uint32_t scratch_reg;
  2380. int i;
  2381. if (rdev->family >= CHIP_R600)
  2382. scratch_reg = R600_BIOS_0_SCRATCH;
  2383. else
  2384. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2385. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2386. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  2387. }
  2388. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  2389. {
  2390. struct drm_device *dev = encoder->dev;
  2391. struct radeon_device *rdev = dev->dev_private;
  2392. uint32_t bios_6_scratch;
  2393. if (rdev->family >= CHIP_R600)
  2394. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2395. else
  2396. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2397. if (lock)
  2398. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  2399. else
  2400. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  2401. if (rdev->family >= CHIP_R600)
  2402. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2403. else
  2404. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2405. }
  2406. /* at some point we may want to break this out into individual functions */
  2407. void
  2408. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  2409. struct drm_encoder *encoder,
  2410. bool connected)
  2411. {
  2412. struct drm_device *dev = connector->dev;
  2413. struct radeon_device *rdev = dev->dev_private;
  2414. struct radeon_connector *radeon_connector =
  2415. to_radeon_connector(connector);
  2416. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2417. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  2418. if (rdev->family >= CHIP_R600) {
  2419. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2420. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2421. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2422. } else {
  2423. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2424. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2425. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2426. }
  2427. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  2428. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  2429. if (connected) {
  2430. DRM_DEBUG_KMS("TV1 connected\n");
  2431. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  2432. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  2433. } else {
  2434. DRM_DEBUG_KMS("TV1 disconnected\n");
  2435. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  2436. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  2437. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  2438. }
  2439. }
  2440. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  2441. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  2442. if (connected) {
  2443. DRM_DEBUG_KMS("CV connected\n");
  2444. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  2445. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  2446. } else {
  2447. DRM_DEBUG_KMS("CV disconnected\n");
  2448. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  2449. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  2450. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  2451. }
  2452. }
  2453. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  2454. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  2455. if (connected) {
  2456. DRM_DEBUG_KMS("LCD1 connected\n");
  2457. bios_0_scratch |= ATOM_S0_LCD1;
  2458. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  2459. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  2460. } else {
  2461. DRM_DEBUG_KMS("LCD1 disconnected\n");
  2462. bios_0_scratch &= ~ATOM_S0_LCD1;
  2463. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  2464. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  2465. }
  2466. }
  2467. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  2468. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  2469. if (connected) {
  2470. DRM_DEBUG_KMS("CRT1 connected\n");
  2471. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  2472. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  2473. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  2474. } else {
  2475. DRM_DEBUG_KMS("CRT1 disconnected\n");
  2476. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  2477. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  2478. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  2479. }
  2480. }
  2481. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  2482. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  2483. if (connected) {
  2484. DRM_DEBUG_KMS("CRT2 connected\n");
  2485. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  2486. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  2487. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  2488. } else {
  2489. DRM_DEBUG_KMS("CRT2 disconnected\n");
  2490. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  2491. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  2492. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  2493. }
  2494. }
  2495. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2496. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2497. if (connected) {
  2498. DRM_DEBUG_KMS("DFP1 connected\n");
  2499. bios_0_scratch |= ATOM_S0_DFP1;
  2500. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  2501. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  2502. } else {
  2503. DRM_DEBUG_KMS("DFP1 disconnected\n");
  2504. bios_0_scratch &= ~ATOM_S0_DFP1;
  2505. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  2506. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  2507. }
  2508. }
  2509. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2510. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2511. if (connected) {
  2512. DRM_DEBUG_KMS("DFP2 connected\n");
  2513. bios_0_scratch |= ATOM_S0_DFP2;
  2514. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  2515. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  2516. } else {
  2517. DRM_DEBUG_KMS("DFP2 disconnected\n");
  2518. bios_0_scratch &= ~ATOM_S0_DFP2;
  2519. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  2520. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  2521. }
  2522. }
  2523. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  2524. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  2525. if (connected) {
  2526. DRM_DEBUG_KMS("DFP3 connected\n");
  2527. bios_0_scratch |= ATOM_S0_DFP3;
  2528. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  2529. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  2530. } else {
  2531. DRM_DEBUG_KMS("DFP3 disconnected\n");
  2532. bios_0_scratch &= ~ATOM_S0_DFP3;
  2533. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  2534. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  2535. }
  2536. }
  2537. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  2538. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  2539. if (connected) {
  2540. DRM_DEBUG_KMS("DFP4 connected\n");
  2541. bios_0_scratch |= ATOM_S0_DFP4;
  2542. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  2543. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  2544. } else {
  2545. DRM_DEBUG_KMS("DFP4 disconnected\n");
  2546. bios_0_scratch &= ~ATOM_S0_DFP4;
  2547. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  2548. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  2549. }
  2550. }
  2551. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  2552. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  2553. if (connected) {
  2554. DRM_DEBUG_KMS("DFP5 connected\n");
  2555. bios_0_scratch |= ATOM_S0_DFP5;
  2556. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  2557. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  2558. } else {
  2559. DRM_DEBUG_KMS("DFP5 disconnected\n");
  2560. bios_0_scratch &= ~ATOM_S0_DFP5;
  2561. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  2562. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  2563. }
  2564. }
  2565. if (rdev->family >= CHIP_R600) {
  2566. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  2567. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2568. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2569. } else {
  2570. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2571. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2572. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2573. }
  2574. }
  2575. void
  2576. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2577. {
  2578. struct drm_device *dev = encoder->dev;
  2579. struct radeon_device *rdev = dev->dev_private;
  2580. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2581. uint32_t bios_3_scratch;
  2582. if (rdev->family >= CHIP_R600)
  2583. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2584. else
  2585. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2586. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2587. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  2588. bios_3_scratch |= (crtc << 18);
  2589. }
  2590. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2591. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  2592. bios_3_scratch |= (crtc << 24);
  2593. }
  2594. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2595. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  2596. bios_3_scratch |= (crtc << 16);
  2597. }
  2598. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2599. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  2600. bios_3_scratch |= (crtc << 20);
  2601. }
  2602. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2603. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  2604. bios_3_scratch |= (crtc << 17);
  2605. }
  2606. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2607. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  2608. bios_3_scratch |= (crtc << 19);
  2609. }
  2610. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2611. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  2612. bios_3_scratch |= (crtc << 23);
  2613. }
  2614. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2615. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  2616. bios_3_scratch |= (crtc << 25);
  2617. }
  2618. if (rdev->family >= CHIP_R600)
  2619. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2620. else
  2621. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2622. }
  2623. void
  2624. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2625. {
  2626. struct drm_device *dev = encoder->dev;
  2627. struct radeon_device *rdev = dev->dev_private;
  2628. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2629. uint32_t bios_2_scratch;
  2630. if (rdev->family >= CHIP_R600)
  2631. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2632. else
  2633. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2634. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2635. if (on)
  2636. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  2637. else
  2638. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  2639. }
  2640. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2641. if (on)
  2642. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  2643. else
  2644. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  2645. }
  2646. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2647. if (on)
  2648. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  2649. else
  2650. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  2651. }
  2652. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2653. if (on)
  2654. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  2655. else
  2656. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  2657. }
  2658. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2659. if (on)
  2660. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  2661. else
  2662. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  2663. }
  2664. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2665. if (on)
  2666. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  2667. else
  2668. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  2669. }
  2670. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2671. if (on)
  2672. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  2673. else
  2674. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  2675. }
  2676. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2677. if (on)
  2678. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  2679. else
  2680. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  2681. }
  2682. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  2683. if (on)
  2684. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  2685. else
  2686. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  2687. }
  2688. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  2689. if (on)
  2690. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  2691. else
  2692. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  2693. }
  2694. if (rdev->family >= CHIP_R600)
  2695. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2696. else
  2697. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2698. }