spi_bfin5xx.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449
  1. /*
  2. * File: drivers/spi/bfin5xx_spi.c
  3. * Maintainer:
  4. * Bryan Wu <bryan.wu@analog.com>
  5. * Original Author:
  6. * Luke Yang (Analog Devices Inc.)
  7. *
  8. * Created: March. 10th 2006
  9. * Description: SPI controller driver for Blackfin BF5xx
  10. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  11. *
  12. * Modified:
  13. * March 10, 2006 bfin5xx_spi.c Created. (Luke Yang)
  14. * August 7, 2006 added full duplex mode (Axel Weiss & Luke Yang)
  15. * July 17, 2007 add support for BF54x SPI0 controller (Bryan Wu)
  16. * July 30, 2007 add platfrom_resource interface to support multi-port
  17. * SPI controller (Bryan Wu)
  18. *
  19. * Copyright 2004-2007 Analog Devices Inc.
  20. *
  21. * This program is free software ; you can redistribute it and/or modify
  22. * it under the terms of the GNU General Public License as published by
  23. * the Free Software Foundation ; either version 2, or (at your option)
  24. * any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY ; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program ; see the file COPYING.
  33. * If not, write to the Free Software Foundation,
  34. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  35. */
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/delay.h>
  39. #include <linux/device.h>
  40. #include <linux/io.h>
  41. #include <linux/ioport.h>
  42. #include <linux/irq.h>
  43. #include <linux/errno.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/spi/spi.h>
  48. #include <linux/workqueue.h>
  49. #include <asm/dma.h>
  50. #include <asm/portmux.h>
  51. #include <asm/bfin5xx_spi.h>
  52. #define DRV_NAME "bfin-spi"
  53. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  54. #define DRV_DESC "Blackfin BF5xx on-chip SPI Controller Driver"
  55. #define DRV_VERSION "1.0"
  56. MODULE_AUTHOR(DRV_AUTHOR);
  57. MODULE_DESCRIPTION(DRV_DESC);
  58. MODULE_LICENSE("GPL");
  59. #define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
  60. #define START_STATE ((void *)0)
  61. #define RUNNING_STATE ((void *)1)
  62. #define DONE_STATE ((void *)2)
  63. #define ERROR_STATE ((void *)-1)
  64. #define QUEUE_RUNNING 0
  65. #define QUEUE_STOPPED 1
  66. struct driver_data {
  67. /* Driver model hookup */
  68. struct platform_device *pdev;
  69. /* SPI framework hookup */
  70. struct spi_master *master;
  71. /* Regs base of SPI controller */
  72. void __iomem *regs_base;
  73. /* Pin request list */
  74. u16 *pin_req;
  75. /* BFIN hookup */
  76. struct bfin5xx_spi_master *master_info;
  77. /* Driver message queue */
  78. struct workqueue_struct *workqueue;
  79. struct work_struct pump_messages;
  80. spinlock_t lock;
  81. struct list_head queue;
  82. int busy;
  83. int run;
  84. /* Message Transfer pump */
  85. struct tasklet_struct pump_transfers;
  86. /* Current message transfer state info */
  87. struct spi_message *cur_msg;
  88. struct spi_transfer *cur_transfer;
  89. struct chip_data *cur_chip;
  90. size_t len_in_bytes;
  91. size_t len;
  92. void *tx;
  93. void *tx_end;
  94. void *rx;
  95. void *rx_end;
  96. /* DMA stuffs */
  97. int dma_channel;
  98. int dma_mapped;
  99. int dma_requested;
  100. dma_addr_t rx_dma;
  101. dma_addr_t tx_dma;
  102. size_t rx_map_len;
  103. size_t tx_map_len;
  104. u8 n_bytes;
  105. int cs_change;
  106. void (*write) (struct driver_data *);
  107. void (*read) (struct driver_data *);
  108. void (*duplex) (struct driver_data *);
  109. };
  110. struct chip_data {
  111. u16 ctl_reg;
  112. u16 baud;
  113. u16 flag;
  114. u8 chip_select_num;
  115. u8 n_bytes;
  116. u8 width; /* 0 or 1 */
  117. u8 enable_dma;
  118. u8 bits_per_word; /* 8 or 16 */
  119. u8 cs_change_per_word;
  120. u16 cs_chg_udelay; /* Some devices require > 255usec delay */
  121. void (*write) (struct driver_data *);
  122. void (*read) (struct driver_data *);
  123. void (*duplex) (struct driver_data *);
  124. };
  125. #define DEFINE_SPI_REG(reg, off) \
  126. static inline u16 read_##reg(struct driver_data *drv_data) \
  127. { return bfin_read16(drv_data->regs_base + off); } \
  128. static inline void write_##reg(struct driver_data *drv_data, u16 v) \
  129. { bfin_write16(drv_data->regs_base + off, v); }
  130. DEFINE_SPI_REG(CTRL, 0x00)
  131. DEFINE_SPI_REG(FLAG, 0x04)
  132. DEFINE_SPI_REG(STAT, 0x08)
  133. DEFINE_SPI_REG(TDBR, 0x0C)
  134. DEFINE_SPI_REG(RDBR, 0x10)
  135. DEFINE_SPI_REG(BAUD, 0x14)
  136. DEFINE_SPI_REG(SHAW, 0x18)
  137. static void bfin_spi_enable(struct driver_data *drv_data)
  138. {
  139. u16 cr;
  140. cr = read_CTRL(drv_data);
  141. write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
  142. }
  143. static void bfin_spi_disable(struct driver_data *drv_data)
  144. {
  145. u16 cr;
  146. cr = read_CTRL(drv_data);
  147. write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
  148. }
  149. /* Caculate the SPI_BAUD register value based on input HZ */
  150. static u16 hz_to_spi_baud(u32 speed_hz)
  151. {
  152. u_long sclk = get_sclk();
  153. u16 spi_baud = (sclk / (2 * speed_hz));
  154. if ((sclk % (2 * speed_hz)) > 0)
  155. spi_baud++;
  156. return spi_baud;
  157. }
  158. static int flush(struct driver_data *drv_data)
  159. {
  160. unsigned long limit = loops_per_jiffy << 1;
  161. /* wait for stop and clear stat */
  162. while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
  163. cpu_relax();
  164. write_STAT(drv_data, BIT_STAT_CLR);
  165. return limit;
  166. }
  167. /* Chip select operation functions for cs_change flag */
  168. static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
  169. {
  170. u16 flag = read_FLAG(drv_data);
  171. flag |= chip->flag;
  172. flag &= ~(chip->flag << 8);
  173. write_FLAG(drv_data, flag);
  174. }
  175. static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
  176. {
  177. u16 flag = read_FLAG(drv_data);
  178. flag |= (chip->flag << 8);
  179. write_FLAG(drv_data, flag);
  180. /* Move delay here for consistency */
  181. if (chip->cs_chg_udelay)
  182. udelay(chip->cs_chg_udelay);
  183. }
  184. #define MAX_SPI_SSEL 7
  185. /* stop controller and re-config current chip*/
  186. static void restore_state(struct driver_data *drv_data)
  187. {
  188. struct chip_data *chip = drv_data->cur_chip;
  189. /* Clear status and disable clock */
  190. write_STAT(drv_data, BIT_STAT_CLR);
  191. bfin_spi_disable(drv_data);
  192. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  193. /* Load the registers */
  194. write_CTRL(drv_data, chip->ctl_reg);
  195. write_BAUD(drv_data, chip->baud);
  196. bfin_spi_enable(drv_data);
  197. cs_active(drv_data, chip);
  198. }
  199. /* used to kick off transfer in rx mode */
  200. static unsigned short dummy_read(struct driver_data *drv_data)
  201. {
  202. unsigned short tmp;
  203. tmp = read_RDBR(drv_data);
  204. return tmp;
  205. }
  206. static void null_writer(struct driver_data *drv_data)
  207. {
  208. u8 n_bytes = drv_data->n_bytes;
  209. while (drv_data->tx < drv_data->tx_end) {
  210. write_TDBR(drv_data, 0);
  211. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  212. cpu_relax();
  213. drv_data->tx += n_bytes;
  214. }
  215. }
  216. static void null_reader(struct driver_data *drv_data)
  217. {
  218. u8 n_bytes = drv_data->n_bytes;
  219. dummy_read(drv_data);
  220. while (drv_data->rx < drv_data->rx_end) {
  221. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  222. cpu_relax();
  223. dummy_read(drv_data);
  224. drv_data->rx += n_bytes;
  225. }
  226. }
  227. static void u8_writer(struct driver_data *drv_data)
  228. {
  229. dev_dbg(&drv_data->pdev->dev,
  230. "cr8-s is 0x%x\n", read_STAT(drv_data));
  231. /* poll for SPI completion before start */
  232. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  233. cpu_relax();
  234. while (drv_data->tx < drv_data->tx_end) {
  235. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  236. while (read_STAT(drv_data) & BIT_STAT_TXS)
  237. cpu_relax();
  238. ++drv_data->tx;
  239. }
  240. }
  241. static void u8_cs_chg_writer(struct driver_data *drv_data)
  242. {
  243. struct chip_data *chip = drv_data->cur_chip;
  244. while (drv_data->tx < drv_data->tx_end) {
  245. cs_active(drv_data, chip);
  246. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  247. while (read_STAT(drv_data) & BIT_STAT_TXS)
  248. cpu_relax();
  249. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  250. cpu_relax();
  251. cs_deactive(drv_data, chip);
  252. ++drv_data->tx;
  253. }
  254. }
  255. static void u8_reader(struct driver_data *drv_data)
  256. {
  257. dev_dbg(&drv_data->pdev->dev,
  258. "cr-8 is 0x%x\n", read_STAT(drv_data));
  259. /* poll for SPI completion before start */
  260. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  261. cpu_relax();
  262. /* clear TDBR buffer before read(else it will be shifted out) */
  263. write_TDBR(drv_data, 0xFFFF);
  264. dummy_read(drv_data);
  265. while (drv_data->rx < drv_data->rx_end - 1) {
  266. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  267. cpu_relax();
  268. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  269. ++drv_data->rx;
  270. }
  271. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  272. cpu_relax();
  273. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  274. ++drv_data->rx;
  275. }
  276. static void u8_cs_chg_reader(struct driver_data *drv_data)
  277. {
  278. struct chip_data *chip = drv_data->cur_chip;
  279. while (drv_data->rx < drv_data->rx_end) {
  280. cs_active(drv_data, chip);
  281. read_RDBR(drv_data); /* kick off */
  282. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  283. cpu_relax();
  284. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  285. cpu_relax();
  286. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  287. cs_deactive(drv_data, chip);
  288. ++drv_data->rx;
  289. }
  290. }
  291. static void u8_duplex(struct driver_data *drv_data)
  292. {
  293. /* in duplex mode, clk is triggered by writing of TDBR */
  294. while (drv_data->rx < drv_data->rx_end) {
  295. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  296. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  297. cpu_relax();
  298. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  299. cpu_relax();
  300. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  301. ++drv_data->rx;
  302. ++drv_data->tx;
  303. }
  304. }
  305. static void u8_cs_chg_duplex(struct driver_data *drv_data)
  306. {
  307. struct chip_data *chip = drv_data->cur_chip;
  308. while (drv_data->rx < drv_data->rx_end) {
  309. cs_active(drv_data, chip);
  310. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  311. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  312. cpu_relax();
  313. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  314. cpu_relax();
  315. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  316. cs_deactive(drv_data, chip);
  317. ++drv_data->rx;
  318. ++drv_data->tx;
  319. }
  320. }
  321. static void u16_writer(struct driver_data *drv_data)
  322. {
  323. dev_dbg(&drv_data->pdev->dev,
  324. "cr16 is 0x%x\n", read_STAT(drv_data));
  325. /* poll for SPI completion before start */
  326. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  327. cpu_relax();
  328. while (drv_data->tx < drv_data->tx_end) {
  329. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  330. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  331. cpu_relax();
  332. drv_data->tx += 2;
  333. }
  334. }
  335. static void u16_cs_chg_writer(struct driver_data *drv_data)
  336. {
  337. struct chip_data *chip = drv_data->cur_chip;
  338. /* poll for SPI completion before start */
  339. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  340. cpu_relax();
  341. while (drv_data->tx < drv_data->tx_end) {
  342. cs_active(drv_data, chip);
  343. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  344. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  345. cpu_relax();
  346. cs_deactive(drv_data, chip);
  347. drv_data->tx += 2;
  348. }
  349. }
  350. static void u16_reader(struct driver_data *drv_data)
  351. {
  352. dev_dbg(&drv_data->pdev->dev,
  353. "cr-16 is 0x%x\n", read_STAT(drv_data));
  354. /* poll for SPI completion before start */
  355. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  356. cpu_relax();
  357. /* clear TDBR buffer before read(else it will be shifted out) */
  358. write_TDBR(drv_data, 0xFFFF);
  359. dummy_read(drv_data);
  360. while (drv_data->rx < (drv_data->rx_end - 2)) {
  361. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  362. cpu_relax();
  363. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  364. drv_data->rx += 2;
  365. }
  366. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  367. cpu_relax();
  368. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  369. drv_data->rx += 2;
  370. }
  371. static void u16_cs_chg_reader(struct driver_data *drv_data)
  372. {
  373. struct chip_data *chip = drv_data->cur_chip;
  374. /* poll for SPI completion before start */
  375. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  376. cpu_relax();
  377. /* clear TDBR buffer before read(else it will be shifted out) */
  378. write_TDBR(drv_data, 0xFFFF);
  379. cs_active(drv_data, chip);
  380. dummy_read(drv_data);
  381. while (drv_data->rx < drv_data->rx_end - 2) {
  382. cs_deactive(drv_data, chip);
  383. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  384. cpu_relax();
  385. cs_active(drv_data, chip);
  386. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  387. drv_data->rx += 2;
  388. }
  389. cs_deactive(drv_data, chip);
  390. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  391. cpu_relax();
  392. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  393. drv_data->rx += 2;
  394. }
  395. static void u16_duplex(struct driver_data *drv_data)
  396. {
  397. /* in duplex mode, clk is triggered by writing of TDBR */
  398. while (drv_data->tx < drv_data->tx_end) {
  399. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  400. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  401. cpu_relax();
  402. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  403. cpu_relax();
  404. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  405. drv_data->rx += 2;
  406. drv_data->tx += 2;
  407. }
  408. }
  409. static void u16_cs_chg_duplex(struct driver_data *drv_data)
  410. {
  411. struct chip_data *chip = drv_data->cur_chip;
  412. while (drv_data->tx < drv_data->tx_end) {
  413. cs_active(drv_data, chip);
  414. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  415. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  416. cpu_relax();
  417. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  418. cpu_relax();
  419. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  420. cs_deactive(drv_data, chip);
  421. drv_data->rx += 2;
  422. drv_data->tx += 2;
  423. }
  424. }
  425. /* test if ther is more transfer to be done */
  426. static void *next_transfer(struct driver_data *drv_data)
  427. {
  428. struct spi_message *msg = drv_data->cur_msg;
  429. struct spi_transfer *trans = drv_data->cur_transfer;
  430. /* Move to next transfer */
  431. if (trans->transfer_list.next != &msg->transfers) {
  432. drv_data->cur_transfer =
  433. list_entry(trans->transfer_list.next,
  434. struct spi_transfer, transfer_list);
  435. return RUNNING_STATE;
  436. } else
  437. return DONE_STATE;
  438. }
  439. /*
  440. * caller already set message->status;
  441. * dma and pio irqs are blocked give finished message back
  442. */
  443. static void giveback(struct driver_data *drv_data)
  444. {
  445. struct chip_data *chip = drv_data->cur_chip;
  446. struct spi_transfer *last_transfer;
  447. unsigned long flags;
  448. struct spi_message *msg;
  449. spin_lock_irqsave(&drv_data->lock, flags);
  450. msg = drv_data->cur_msg;
  451. drv_data->cur_msg = NULL;
  452. drv_data->cur_transfer = NULL;
  453. drv_data->cur_chip = NULL;
  454. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  455. spin_unlock_irqrestore(&drv_data->lock, flags);
  456. last_transfer = list_entry(msg->transfers.prev,
  457. struct spi_transfer, transfer_list);
  458. msg->state = NULL;
  459. /* disable chip select signal. And not stop spi in autobuffer mode */
  460. if (drv_data->tx_dma != 0xFFFF) {
  461. cs_deactive(drv_data, chip);
  462. bfin_spi_disable(drv_data);
  463. }
  464. if (!drv_data->cs_change)
  465. cs_deactive(drv_data, chip);
  466. if (msg->complete)
  467. msg->complete(msg->context);
  468. }
  469. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  470. {
  471. struct driver_data *drv_data = dev_id;
  472. struct chip_data *chip = drv_data->cur_chip;
  473. struct spi_message *msg = drv_data->cur_msg;
  474. dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
  475. clear_dma_irqstat(drv_data->dma_channel);
  476. /* Wait for DMA to complete */
  477. while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
  478. cpu_relax();
  479. /*
  480. * wait for the last transaction shifted out. HRM states:
  481. * at this point there may still be data in the SPI DMA FIFO waiting
  482. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  483. * register until it goes low for 2 successive reads
  484. */
  485. if (drv_data->tx != NULL) {
  486. while ((read_STAT(drv_data) & TXS) ||
  487. (read_STAT(drv_data) & TXS))
  488. cpu_relax();
  489. }
  490. while (!(read_STAT(drv_data) & SPIF))
  491. cpu_relax();
  492. msg->actual_length += drv_data->len_in_bytes;
  493. if (drv_data->cs_change)
  494. cs_deactive(drv_data, chip);
  495. /* Move to next transfer */
  496. msg->state = next_transfer(drv_data);
  497. /* Schedule transfer tasklet */
  498. tasklet_schedule(&drv_data->pump_transfers);
  499. /* free the irq handler before next transfer */
  500. dev_dbg(&drv_data->pdev->dev,
  501. "disable dma channel irq%d\n",
  502. drv_data->dma_channel);
  503. dma_disable_irq(drv_data->dma_channel);
  504. return IRQ_HANDLED;
  505. }
  506. static void pump_transfers(unsigned long data)
  507. {
  508. struct driver_data *drv_data = (struct driver_data *)data;
  509. struct spi_message *message = NULL;
  510. struct spi_transfer *transfer = NULL;
  511. struct spi_transfer *previous = NULL;
  512. struct chip_data *chip = NULL;
  513. u8 width;
  514. u16 cr, dma_width, dma_config;
  515. u32 tranf_success = 1;
  516. /* Get current state information */
  517. message = drv_data->cur_msg;
  518. transfer = drv_data->cur_transfer;
  519. chip = drv_data->cur_chip;
  520. /*
  521. * if msg is error or done, report it back using complete() callback
  522. */
  523. /* Handle for abort */
  524. if (message->state == ERROR_STATE) {
  525. message->status = -EIO;
  526. giveback(drv_data);
  527. return;
  528. }
  529. /* Handle end of message */
  530. if (message->state == DONE_STATE) {
  531. message->status = 0;
  532. giveback(drv_data);
  533. return;
  534. }
  535. /* Delay if requested at end of transfer */
  536. if (message->state == RUNNING_STATE) {
  537. previous = list_entry(transfer->transfer_list.prev,
  538. struct spi_transfer, transfer_list);
  539. if (previous->delay_usecs)
  540. udelay(previous->delay_usecs);
  541. }
  542. /* Setup the transfer state based on the type of transfer */
  543. if (flush(drv_data) == 0) {
  544. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  545. message->status = -EIO;
  546. giveback(drv_data);
  547. return;
  548. }
  549. if (transfer->tx_buf != NULL) {
  550. drv_data->tx = (void *)transfer->tx_buf;
  551. drv_data->tx_end = drv_data->tx + transfer->len;
  552. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  553. transfer->tx_buf, drv_data->tx_end);
  554. } else {
  555. drv_data->tx = NULL;
  556. }
  557. if (transfer->rx_buf != NULL) {
  558. drv_data->rx = transfer->rx_buf;
  559. drv_data->rx_end = drv_data->rx + transfer->len;
  560. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  561. transfer->rx_buf, drv_data->rx_end);
  562. } else {
  563. drv_data->rx = NULL;
  564. }
  565. drv_data->rx_dma = transfer->rx_dma;
  566. drv_data->tx_dma = transfer->tx_dma;
  567. drv_data->len_in_bytes = transfer->len;
  568. drv_data->cs_change = transfer->cs_change;
  569. /* Bits per word setup */
  570. switch (transfer->bits_per_word) {
  571. case 8:
  572. drv_data->n_bytes = 1;
  573. width = CFG_SPI_WORDSIZE8;
  574. drv_data->read = chip->cs_change_per_word ?
  575. u8_cs_chg_reader : u8_reader;
  576. drv_data->write = chip->cs_change_per_word ?
  577. u8_cs_chg_writer : u8_writer;
  578. drv_data->duplex = chip->cs_change_per_word ?
  579. u8_cs_chg_duplex : u8_duplex;
  580. break;
  581. case 16:
  582. drv_data->n_bytes = 2;
  583. width = CFG_SPI_WORDSIZE16;
  584. drv_data->read = chip->cs_change_per_word ?
  585. u16_cs_chg_reader : u16_reader;
  586. drv_data->write = chip->cs_change_per_word ?
  587. u16_cs_chg_writer : u16_writer;
  588. drv_data->duplex = chip->cs_change_per_word ?
  589. u16_cs_chg_duplex : u16_duplex;
  590. break;
  591. default:
  592. /* No change, the same as default setting */
  593. drv_data->n_bytes = chip->n_bytes;
  594. width = chip->width;
  595. drv_data->write = drv_data->tx ? chip->write : null_writer;
  596. drv_data->read = drv_data->rx ? chip->read : null_reader;
  597. drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
  598. break;
  599. }
  600. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  601. cr |= (width << 8);
  602. write_CTRL(drv_data, cr);
  603. if (width == CFG_SPI_WORDSIZE16) {
  604. drv_data->len = (transfer->len) >> 1;
  605. } else {
  606. drv_data->len = transfer->len;
  607. }
  608. dev_dbg(&drv_data->pdev->dev, "transfer: ",
  609. "drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  610. drv_data->write, chip->write, null_writer);
  611. /* speed and width has been set on per message */
  612. message->state = RUNNING_STATE;
  613. dma_config = 0;
  614. /* Speed setup (surely valid because already checked) */
  615. if (transfer->speed_hz)
  616. write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
  617. else
  618. write_BAUD(drv_data, chip->baud);
  619. write_STAT(drv_data, BIT_STAT_CLR);
  620. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  621. cs_active(drv_data, chip);
  622. dev_dbg(&drv_data->pdev->dev,
  623. "now pumping a transfer: width is %d, len is %d\n",
  624. width, transfer->len);
  625. /*
  626. * Try to map dma buffer and do a dma transfer if
  627. * successful use different way to r/w according to
  628. * drv_data->cur_chip->enable_dma
  629. */
  630. if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {
  631. disable_dma(drv_data->dma_channel);
  632. clear_dma_irqstat(drv_data->dma_channel);
  633. bfin_spi_disable(drv_data);
  634. /* config dma channel */
  635. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  636. if (width == CFG_SPI_WORDSIZE16) {
  637. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  638. set_dma_x_modify(drv_data->dma_channel, 2);
  639. dma_width = WDSIZE_16;
  640. } else {
  641. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  642. set_dma_x_modify(drv_data->dma_channel, 1);
  643. dma_width = WDSIZE_8;
  644. }
  645. /* poll for SPI completion before start */
  646. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  647. cpu_relax();
  648. /* dirty hack for autobuffer DMA mode */
  649. if (drv_data->tx_dma == 0xFFFF) {
  650. dev_dbg(&drv_data->pdev->dev,
  651. "doing autobuffer DMA out.\n");
  652. /* no irq in autobuffer mode */
  653. dma_config =
  654. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  655. set_dma_config(drv_data->dma_channel, dma_config);
  656. set_dma_start_addr(drv_data->dma_channel,
  657. (unsigned long)drv_data->tx);
  658. enable_dma(drv_data->dma_channel);
  659. /* start SPI transfer */
  660. write_CTRL(drv_data,
  661. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  662. /* just return here, there can only be one transfer
  663. * in this mode
  664. */
  665. message->status = 0;
  666. giveback(drv_data);
  667. return;
  668. }
  669. /* In dma mode, rx or tx must be NULL in one transfer */
  670. if (drv_data->rx != NULL) {
  671. /* set transfer mode, and enable SPI */
  672. dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
  673. /* clear tx reg soformer data is not shifted out */
  674. write_TDBR(drv_data, 0xFFFF);
  675. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  676. /* start dma */
  677. dma_enable_irq(drv_data->dma_channel);
  678. dma_config = (WNR | RESTART | dma_width | DI_EN);
  679. set_dma_config(drv_data->dma_channel, dma_config);
  680. set_dma_start_addr(drv_data->dma_channel,
  681. (unsigned long)drv_data->rx);
  682. enable_dma(drv_data->dma_channel);
  683. /* start SPI transfer */
  684. write_CTRL(drv_data,
  685. (cr | CFG_SPI_DMAREAD | BIT_CTL_ENABLE));
  686. } else if (drv_data->tx != NULL) {
  687. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  688. /* start dma */
  689. dma_enable_irq(drv_data->dma_channel);
  690. dma_config = (RESTART | dma_width | DI_EN);
  691. set_dma_config(drv_data->dma_channel, dma_config);
  692. set_dma_start_addr(drv_data->dma_channel,
  693. (unsigned long)drv_data->tx);
  694. enable_dma(drv_data->dma_channel);
  695. /* start SPI transfer */
  696. write_CTRL(drv_data,
  697. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  698. }
  699. } else {
  700. /* IO mode write then read */
  701. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  702. if (drv_data->tx != NULL && drv_data->rx != NULL) {
  703. /* full duplex mode */
  704. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  705. (drv_data->rx_end - drv_data->rx));
  706. dev_dbg(&drv_data->pdev->dev,
  707. "IO duplex: cr is 0x%x\n", cr);
  708. /* set SPI transfer mode */
  709. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  710. drv_data->duplex(drv_data);
  711. if (drv_data->tx != drv_data->tx_end)
  712. tranf_success = 0;
  713. } else if (drv_data->tx != NULL) {
  714. /* write only half duplex */
  715. dev_dbg(&drv_data->pdev->dev,
  716. "IO write: cr is 0x%x\n", cr);
  717. /* set SPI transfer mode */
  718. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  719. drv_data->write(drv_data);
  720. if (drv_data->tx != drv_data->tx_end)
  721. tranf_success = 0;
  722. } else if (drv_data->rx != NULL) {
  723. /* read only half duplex */
  724. dev_dbg(&drv_data->pdev->dev,
  725. "IO read: cr is 0x%x\n", cr);
  726. /* set SPI transfer mode */
  727. write_CTRL(drv_data, (cr | CFG_SPI_READ));
  728. drv_data->read(drv_data);
  729. if (drv_data->rx != drv_data->rx_end)
  730. tranf_success = 0;
  731. }
  732. if (!tranf_success) {
  733. dev_dbg(&drv_data->pdev->dev,
  734. "IO write error!\n");
  735. message->state = ERROR_STATE;
  736. } else {
  737. /* Update total byte transfered */
  738. message->actual_length += drv_data->len;
  739. /* Move to next transfer of this msg */
  740. message->state = next_transfer(drv_data);
  741. }
  742. /* Schedule next transfer tasklet */
  743. tasklet_schedule(&drv_data->pump_transfers);
  744. }
  745. }
  746. /* pop a msg from queue and kick off real transfer */
  747. static void pump_messages(struct work_struct *work)
  748. {
  749. struct driver_data *drv_data;
  750. unsigned long flags;
  751. drv_data = container_of(work, struct driver_data, pump_messages);
  752. /* Lock queue and check for queue work */
  753. spin_lock_irqsave(&drv_data->lock, flags);
  754. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  755. /* pumper kicked off but no work to do */
  756. drv_data->busy = 0;
  757. spin_unlock_irqrestore(&drv_data->lock, flags);
  758. return;
  759. }
  760. /* Make sure we are not already running a message */
  761. if (drv_data->cur_msg) {
  762. spin_unlock_irqrestore(&drv_data->lock, flags);
  763. return;
  764. }
  765. /* Extract head of queue */
  766. drv_data->cur_msg = list_entry(drv_data->queue.next,
  767. struct spi_message, queue);
  768. /* Setup the SSP using the per chip configuration */
  769. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  770. restore_state(drv_data);
  771. list_del_init(&drv_data->cur_msg->queue);
  772. /* Initial message state */
  773. drv_data->cur_msg->state = START_STATE;
  774. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  775. struct spi_transfer, transfer_list);
  776. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  777. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  778. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  779. drv_data->cur_chip->ctl_reg);
  780. dev_dbg(&drv_data->pdev->dev,
  781. "the first transfer len is %d\n",
  782. drv_data->cur_transfer->len);
  783. /* Mark as busy and launch transfers */
  784. tasklet_schedule(&drv_data->pump_transfers);
  785. drv_data->busy = 1;
  786. spin_unlock_irqrestore(&drv_data->lock, flags);
  787. }
  788. /*
  789. * got a msg to transfer, queue it in drv_data->queue.
  790. * And kick off message pumper
  791. */
  792. static int transfer(struct spi_device *spi, struct spi_message *msg)
  793. {
  794. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  795. unsigned long flags;
  796. spin_lock_irqsave(&drv_data->lock, flags);
  797. if (drv_data->run == QUEUE_STOPPED) {
  798. spin_unlock_irqrestore(&drv_data->lock, flags);
  799. return -ESHUTDOWN;
  800. }
  801. msg->actual_length = 0;
  802. msg->status = -EINPROGRESS;
  803. msg->state = START_STATE;
  804. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  805. list_add_tail(&msg->queue, &drv_data->queue);
  806. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  807. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  808. spin_unlock_irqrestore(&drv_data->lock, flags);
  809. return 0;
  810. }
  811. #define MAX_SPI_SSEL 7
  812. static u16 ssel[3][MAX_SPI_SSEL] = {
  813. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  814. P_SPI0_SSEL4, P_SPI0_SSEL5,
  815. P_SPI0_SSEL6, P_SPI0_SSEL7},
  816. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  817. P_SPI1_SSEL4, P_SPI1_SSEL5,
  818. P_SPI1_SSEL6, P_SPI1_SSEL7},
  819. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  820. P_SPI2_SSEL4, P_SPI2_SSEL5,
  821. P_SPI2_SSEL6, P_SPI2_SSEL7},
  822. };
  823. /* first setup for new devices */
  824. static int setup(struct spi_device *spi)
  825. {
  826. struct bfin5xx_spi_chip *chip_info = NULL;
  827. struct chip_data *chip;
  828. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  829. u8 spi_flg;
  830. /* Abort device setup if requested features are not supported */
  831. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  832. dev_err(&spi->dev, "requested mode not fully supported\n");
  833. return -EINVAL;
  834. }
  835. /* Zero (the default) here means 8 bits */
  836. if (!spi->bits_per_word)
  837. spi->bits_per_word = 8;
  838. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  839. return -EINVAL;
  840. /* Only alloc (or use chip_info) on first setup */
  841. chip = spi_get_ctldata(spi);
  842. if (chip == NULL) {
  843. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  844. if (!chip)
  845. return -ENOMEM;
  846. chip->enable_dma = 0;
  847. chip_info = spi->controller_data;
  848. }
  849. /* chip_info isn't always needed */
  850. if (chip_info) {
  851. /* Make sure people stop trying to set fields via ctl_reg
  852. * when they should actually be using common SPI framework.
  853. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  854. * Not sure if a user actually needs/uses any of these,
  855. * but let's assume (for now) they do.
  856. */
  857. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  858. dev_err(&spi->dev, "do not set bits in ctl_reg "
  859. "that the SPI framework manages\n");
  860. return -EINVAL;
  861. }
  862. chip->enable_dma = chip_info->enable_dma != 0
  863. && drv_data->master_info->enable_dma;
  864. chip->ctl_reg = chip_info->ctl_reg;
  865. chip->bits_per_word = chip_info->bits_per_word;
  866. chip->cs_change_per_word = chip_info->cs_change_per_word;
  867. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  868. }
  869. /* translate common spi framework into our register */
  870. if (spi->mode & SPI_CPOL)
  871. chip->ctl_reg |= CPOL;
  872. if (spi->mode & SPI_CPHA)
  873. chip->ctl_reg |= CPHA;
  874. if (spi->mode & SPI_LSB_FIRST)
  875. chip->ctl_reg |= LSBF;
  876. /* we dont support running in slave mode (yet?) */
  877. chip->ctl_reg |= MSTR;
  878. /*
  879. * if any one SPI chip is registered and wants DMA, request the
  880. * DMA channel for it
  881. */
  882. if (chip->enable_dma && !drv_data->dma_requested) {
  883. /* register dma irq handler */
  884. if (request_dma(drv_data->dma_channel, "BF53x_SPI_DMA") < 0) {
  885. dev_dbg(&spi->dev,
  886. "Unable to request BlackFin SPI DMA channel\n");
  887. return -ENODEV;
  888. }
  889. if (set_dma_callback(drv_data->dma_channel,
  890. (void *)dma_irq_handler, drv_data) < 0) {
  891. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  892. return -EPERM;
  893. }
  894. dma_disable_irq(drv_data->dma_channel);
  895. drv_data->dma_requested = 1;
  896. }
  897. /*
  898. * Notice: for blackfin, the speed_hz is the value of register
  899. * SPI_BAUD, not the real baudrate
  900. */
  901. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  902. spi_flg = ~(1 << (spi->chip_select));
  903. chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
  904. chip->chip_select_num = spi->chip_select;
  905. switch (chip->bits_per_word) {
  906. case 8:
  907. chip->n_bytes = 1;
  908. chip->width = CFG_SPI_WORDSIZE8;
  909. chip->read = chip->cs_change_per_word ?
  910. u8_cs_chg_reader : u8_reader;
  911. chip->write = chip->cs_change_per_word ?
  912. u8_cs_chg_writer : u8_writer;
  913. chip->duplex = chip->cs_change_per_word ?
  914. u8_cs_chg_duplex : u8_duplex;
  915. break;
  916. case 16:
  917. chip->n_bytes = 2;
  918. chip->width = CFG_SPI_WORDSIZE16;
  919. chip->read = chip->cs_change_per_word ?
  920. u16_cs_chg_reader : u16_reader;
  921. chip->write = chip->cs_change_per_word ?
  922. u16_cs_chg_writer : u16_writer;
  923. chip->duplex = chip->cs_change_per_word ?
  924. u16_cs_chg_duplex : u16_duplex;
  925. break;
  926. default:
  927. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  928. chip->bits_per_word);
  929. kfree(chip);
  930. return -ENODEV;
  931. }
  932. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  933. spi->modalias, chip->width, chip->enable_dma);
  934. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  935. chip->ctl_reg, chip->flag);
  936. spi_set_ctldata(spi, chip);
  937. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  938. if ((chip->chip_select_num > 0)
  939. && (chip->chip_select_num <= spi->master->num_chipselect))
  940. peripheral_request(ssel[spi->master->bus_num]
  941. [chip->chip_select_num-1], spi->modalias);
  942. cs_deactive(drv_data, chip);
  943. return 0;
  944. }
  945. /*
  946. * callback for spi framework.
  947. * clean driver specific data
  948. */
  949. static void cleanup(struct spi_device *spi)
  950. {
  951. struct chip_data *chip = spi_get_ctldata(spi);
  952. if ((chip->chip_select_num > 0)
  953. && (chip->chip_select_num <= spi->master->num_chipselect))
  954. peripheral_free(ssel[spi->master->bus_num]
  955. [chip->chip_select_num-1]);
  956. kfree(chip);
  957. }
  958. static inline int init_queue(struct driver_data *drv_data)
  959. {
  960. INIT_LIST_HEAD(&drv_data->queue);
  961. spin_lock_init(&drv_data->lock);
  962. drv_data->run = QUEUE_STOPPED;
  963. drv_data->busy = 0;
  964. /* init transfer tasklet */
  965. tasklet_init(&drv_data->pump_transfers,
  966. pump_transfers, (unsigned long)drv_data);
  967. /* init messages workqueue */
  968. INIT_WORK(&drv_data->pump_messages, pump_messages);
  969. drv_data->workqueue =
  970. create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
  971. if (drv_data->workqueue == NULL)
  972. return -EBUSY;
  973. return 0;
  974. }
  975. static inline int start_queue(struct driver_data *drv_data)
  976. {
  977. unsigned long flags;
  978. spin_lock_irqsave(&drv_data->lock, flags);
  979. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  980. spin_unlock_irqrestore(&drv_data->lock, flags);
  981. return -EBUSY;
  982. }
  983. drv_data->run = QUEUE_RUNNING;
  984. drv_data->cur_msg = NULL;
  985. drv_data->cur_transfer = NULL;
  986. drv_data->cur_chip = NULL;
  987. spin_unlock_irqrestore(&drv_data->lock, flags);
  988. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  989. return 0;
  990. }
  991. static inline int stop_queue(struct driver_data *drv_data)
  992. {
  993. unsigned long flags;
  994. unsigned limit = 500;
  995. int status = 0;
  996. spin_lock_irqsave(&drv_data->lock, flags);
  997. /*
  998. * This is a bit lame, but is optimized for the common execution path.
  999. * A wait_queue on the drv_data->busy could be used, but then the common
  1000. * execution path (pump_messages) would be required to call wake_up or
  1001. * friends on every SPI message. Do this instead
  1002. */
  1003. drv_data->run = QUEUE_STOPPED;
  1004. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1005. spin_unlock_irqrestore(&drv_data->lock, flags);
  1006. msleep(10);
  1007. spin_lock_irqsave(&drv_data->lock, flags);
  1008. }
  1009. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1010. status = -EBUSY;
  1011. spin_unlock_irqrestore(&drv_data->lock, flags);
  1012. return status;
  1013. }
  1014. static inline int destroy_queue(struct driver_data *drv_data)
  1015. {
  1016. int status;
  1017. status = stop_queue(drv_data);
  1018. if (status != 0)
  1019. return status;
  1020. destroy_workqueue(drv_data->workqueue);
  1021. return 0;
  1022. }
  1023. static int __init bfin5xx_spi_probe(struct platform_device *pdev)
  1024. {
  1025. struct device *dev = &pdev->dev;
  1026. struct bfin5xx_spi_master *platform_info;
  1027. struct spi_master *master;
  1028. struct driver_data *drv_data = 0;
  1029. struct resource *res;
  1030. int status = 0;
  1031. platform_info = dev->platform_data;
  1032. /* Allocate master with space for drv_data */
  1033. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1034. if (!master) {
  1035. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1036. return -ENOMEM;
  1037. }
  1038. drv_data = spi_master_get_devdata(master);
  1039. drv_data->master = master;
  1040. drv_data->master_info = platform_info;
  1041. drv_data->pdev = pdev;
  1042. drv_data->pin_req = platform_info->pin_req;
  1043. master->bus_num = pdev->id;
  1044. master->num_chipselect = platform_info->num_chipselect;
  1045. master->cleanup = cleanup;
  1046. master->setup = setup;
  1047. master->transfer = transfer;
  1048. /* Find and map our resources */
  1049. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1050. if (res == NULL) {
  1051. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1052. status = -ENOENT;
  1053. goto out_error_get_res;
  1054. }
  1055. drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
  1056. if (drv_data->regs_base == NULL) {
  1057. dev_err(dev, "Cannot map IO\n");
  1058. status = -ENXIO;
  1059. goto out_error_ioremap;
  1060. }
  1061. drv_data->dma_channel = platform_get_irq(pdev, 0);
  1062. if (drv_data->dma_channel < 0) {
  1063. dev_err(dev, "No DMA channel specified\n");
  1064. status = -ENOENT;
  1065. goto out_error_no_dma_ch;
  1066. }
  1067. /* Initial and start queue */
  1068. status = init_queue(drv_data);
  1069. if (status != 0) {
  1070. dev_err(dev, "problem initializing queue\n");
  1071. goto out_error_queue_alloc;
  1072. }
  1073. status = start_queue(drv_data);
  1074. if (status != 0) {
  1075. dev_err(dev, "problem starting queue\n");
  1076. goto out_error_queue_alloc;
  1077. }
  1078. /* Register with the SPI framework */
  1079. platform_set_drvdata(pdev, drv_data);
  1080. status = spi_register_master(master);
  1081. if (status != 0) {
  1082. dev_err(dev, "problem registering spi master\n");
  1083. goto out_error_queue_alloc;
  1084. }
  1085. status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
  1086. if (status != 0) {
  1087. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1088. goto out_error;
  1089. }
  1090. dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
  1091. DRV_DESC, DRV_VERSION, drv_data->regs_base,
  1092. drv_data->dma_channel);
  1093. return status;
  1094. out_error_queue_alloc:
  1095. destroy_queue(drv_data);
  1096. out_error_no_dma_ch:
  1097. iounmap((void *) drv_data->regs_base);
  1098. out_error_ioremap:
  1099. out_error_get_res:
  1100. out_error:
  1101. spi_master_put(master);
  1102. return status;
  1103. }
  1104. /* stop hardware and remove the driver */
  1105. static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
  1106. {
  1107. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1108. int status = 0;
  1109. if (!drv_data)
  1110. return 0;
  1111. /* Remove the queue */
  1112. status = destroy_queue(drv_data);
  1113. if (status != 0)
  1114. return status;
  1115. /* Disable the SSP at the peripheral and SOC level */
  1116. bfin_spi_disable(drv_data);
  1117. /* Release DMA */
  1118. if (drv_data->master_info->enable_dma) {
  1119. if (dma_channel_active(drv_data->dma_channel))
  1120. free_dma(drv_data->dma_channel);
  1121. }
  1122. /* Disconnect from the SPI framework */
  1123. spi_unregister_master(drv_data->master);
  1124. peripheral_free_list(drv_data->pin_req);
  1125. /* Prevent double remove */
  1126. platform_set_drvdata(pdev, NULL);
  1127. return 0;
  1128. }
  1129. #ifdef CONFIG_PM
  1130. static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1131. {
  1132. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1133. int status = 0;
  1134. status = stop_queue(drv_data);
  1135. if (status != 0)
  1136. return status;
  1137. /* stop hardware */
  1138. bfin_spi_disable(drv_data);
  1139. return 0;
  1140. }
  1141. static int bfin5xx_spi_resume(struct platform_device *pdev)
  1142. {
  1143. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1144. int status = 0;
  1145. /* Enable the SPI interface */
  1146. bfin_spi_enable(drv_data);
  1147. /* Start the queue running */
  1148. status = start_queue(drv_data);
  1149. if (status != 0) {
  1150. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1151. return status;
  1152. }
  1153. return 0;
  1154. }
  1155. #else
  1156. #define bfin5xx_spi_suspend NULL
  1157. #define bfin5xx_spi_resume NULL
  1158. #endif /* CONFIG_PM */
  1159. MODULE_ALIAS("bfin-spi-master"); /* for platform bus hotplug */
  1160. static struct platform_driver bfin5xx_spi_driver = {
  1161. .driver = {
  1162. .name = DRV_NAME,
  1163. .owner = THIS_MODULE,
  1164. },
  1165. .suspend = bfin5xx_spi_suspend,
  1166. .resume = bfin5xx_spi_resume,
  1167. .remove = __devexit_p(bfin5xx_spi_remove),
  1168. };
  1169. static int __init bfin5xx_spi_init(void)
  1170. {
  1171. return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
  1172. }
  1173. module_init(bfin5xx_spi_init);
  1174. static void __exit bfin5xx_spi_exit(void)
  1175. {
  1176. platform_driver_unregister(&bfin5xx_spi_driver);
  1177. }
  1178. module_exit(bfin5xx_spi_exit);