intel_ips.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709
  1. /*
  2. * Copyright (c) 2009-2010 Intel Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc.,
  15. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. *
  17. * The full GNU General Public License is included in this distribution in
  18. * the file called "COPYING".
  19. *
  20. * Authors:
  21. * Jesse Barnes <jbarnes@virtuousgeek.org>
  22. */
  23. /*
  24. * Some Intel Ibex Peak based platforms support so-called "intelligent
  25. * power sharing", which allows the CPU and GPU to cooperate to maximize
  26. * performance within a given TDP (thermal design point). This driver
  27. * performs the coordination between the CPU and GPU, monitors thermal and
  28. * power statistics in the platform, and initializes power monitoring
  29. * hardware. It also provides a few tunables to control behavior. Its
  30. * primary purpose is to safely allow CPU and GPU turbo modes to be enabled
  31. * by tracking power and thermal budget; secondarily it can boost turbo
  32. * performance by allocating more power or thermal budget to the CPU or GPU
  33. * based on available headroom and activity.
  34. *
  35. * The basic algorithm is driven by a 5s moving average of tempurature. If
  36. * thermal headroom is available, the CPU and/or GPU power clamps may be
  37. * adjusted upwards. If we hit the thermal ceiling or a thermal trigger,
  38. * we scale back the clamp. Aside from trigger events (when we're critically
  39. * close or over our TDP) we don't adjust the clamps more than once every
  40. * five seconds.
  41. *
  42. * The thermal device (device 31, function 6) has a set of registers that
  43. * are updated by the ME firmware. The ME should also take the clamp values
  44. * written to those registers and write them to the CPU, but we currently
  45. * bypass that functionality and write the CPU MSR directly.
  46. *
  47. * UNSUPPORTED:
  48. * - dual MCP configs
  49. *
  50. * TODO:
  51. * - handle CPU hotplug
  52. * - provide turbo enable/disable api
  53. *
  54. * Related documents:
  55. * - CDI 403777, 403778 - Auburndale EDS vol 1 & 2
  56. * - CDI 401376 - Ibex Peak EDS
  57. * - ref 26037, 26641 - IPS BIOS spec
  58. * - ref 26489 - Nehalem BIOS writer's guide
  59. * - ref 26921 - Ibex Peak BIOS Specification
  60. */
  61. #include <linux/debugfs.h>
  62. #include <linux/delay.h>
  63. #include <linux/interrupt.h>
  64. #include <linux/kernel.h>
  65. #include <linux/kthread.h>
  66. #include <linux/module.h>
  67. #include <linux/pci.h>
  68. #include <linux/sched.h>
  69. #include <linux/seq_file.h>
  70. #include <linux/string.h>
  71. #include <linux/tick.h>
  72. #include <linux/timer.h>
  73. #include <drm/i915_drm.h>
  74. #include <asm/msr.h>
  75. #include <asm/processor.h>
  76. #define PCI_DEVICE_ID_INTEL_THERMAL_SENSOR 0x3b32
  77. /*
  78. * Package level MSRs for monitor/control
  79. */
  80. #define PLATFORM_INFO 0xce
  81. #define PLATFORM_TDP (1<<29)
  82. #define PLATFORM_RATIO (1<<28)
  83. #define IA32_MISC_ENABLE 0x1a0
  84. #define IA32_MISC_TURBO_EN (1ULL<<38)
  85. #define TURBO_POWER_CURRENT_LIMIT 0x1ac
  86. #define TURBO_TDC_OVR_EN (1UL<<31)
  87. #define TURBO_TDC_MASK (0x000000007fff0000UL)
  88. #define TURBO_TDC_SHIFT (16)
  89. #define TURBO_TDP_OVR_EN (1UL<<15)
  90. #define TURBO_TDP_MASK (0x0000000000003fffUL)
  91. /*
  92. * Core/thread MSRs for monitoring
  93. */
  94. #define IA32_PERF_CTL 0x199
  95. #define IA32_PERF_TURBO_DIS (1ULL<<32)
  96. /*
  97. * Thermal PCI device regs
  98. */
  99. #define THM_CFG_TBAR 0x10
  100. #define THM_CFG_TBAR_HI 0x14
  101. #define THM_TSIU 0x00
  102. #define THM_TSE 0x01
  103. #define TSE_EN 0xb8
  104. #define THM_TSS 0x02
  105. #define THM_TSTR 0x03
  106. #define THM_TSTTP 0x04
  107. #define THM_TSCO 0x08
  108. #define THM_TSES 0x0c
  109. #define THM_TSGPEN 0x0d
  110. #define TSGPEN_HOT_LOHI (1<<1)
  111. #define TSGPEN_CRIT_LOHI (1<<2)
  112. #define THM_TSPC 0x0e
  113. #define THM_PPEC 0x10
  114. #define THM_CTA 0x12
  115. #define THM_PTA 0x14
  116. #define PTA_SLOPE_MASK (0xff00)
  117. #define PTA_SLOPE_SHIFT 8
  118. #define PTA_OFFSET_MASK (0x00ff)
  119. #define THM_MGTA 0x16
  120. #define MGTA_SLOPE_MASK (0xff00)
  121. #define MGTA_SLOPE_SHIFT 8
  122. #define MGTA_OFFSET_MASK (0x00ff)
  123. #define THM_TRC 0x1a
  124. #define TRC_CORE2_EN (1<<15)
  125. #define TRC_THM_EN (1<<12)
  126. #define TRC_C6_WAR (1<<8)
  127. #define TRC_CORE1_EN (1<<7)
  128. #define TRC_CORE_PWR (1<<6)
  129. #define TRC_PCH_EN (1<<5)
  130. #define TRC_MCH_EN (1<<4)
  131. #define TRC_DIMM4 (1<<3)
  132. #define TRC_DIMM3 (1<<2)
  133. #define TRC_DIMM2 (1<<1)
  134. #define TRC_DIMM1 (1<<0)
  135. #define THM_TES 0x20
  136. #define THM_TEN 0x21
  137. #define TEN_UPDATE_EN 1
  138. #define THM_PSC 0x24
  139. #define PSC_NTG (1<<0) /* No GFX turbo support */
  140. #define PSC_NTPC (1<<1) /* No CPU turbo support */
  141. #define PSC_PP_DEF (0<<2) /* Perf policy up to driver */
  142. #define PSP_PP_PC (1<<2) /* BIOS prefers CPU perf */
  143. #define PSP_PP_BAL (2<<2) /* BIOS wants balanced perf */
  144. #define PSP_PP_GFX (3<<2) /* BIOS prefers GFX perf */
  145. #define PSP_PBRT (1<<4) /* BIOS run time support */
  146. #define THM_CTV1 0x30
  147. #define CTV_TEMP_ERROR (1<<15)
  148. #define CTV_TEMP_MASK 0x3f
  149. #define CTV_
  150. #define THM_CTV2 0x32
  151. #define THM_CEC 0x34 /* undocumented power accumulator in joules */
  152. #define THM_AE 0x3f
  153. #define THM_HTS 0x50 /* 32 bits */
  154. #define HTS_PCPL_MASK (0x7fe00000)
  155. #define HTS_PCPL_SHIFT 21
  156. #define HTS_GPL_MASK (0x001ff000)
  157. #define HTS_GPL_SHIFT 12
  158. #define HTS_PP_MASK (0x00000c00)
  159. #define HTS_PP_SHIFT 10
  160. #define HTS_PP_DEF 0
  161. #define HTS_PP_PROC 1
  162. #define HTS_PP_BAL 2
  163. #define HTS_PP_GFX 3
  164. #define HTS_PCTD_DIS (1<<9)
  165. #define HTS_GTD_DIS (1<<8)
  166. #define HTS_PTL_MASK (0x000000fe)
  167. #define HTS_PTL_SHIFT 1
  168. #define HTS_NVV (1<<0)
  169. #define THM_HTSHI 0x54 /* 16 bits */
  170. #define HTS2_PPL_MASK (0x03ff)
  171. #define HTS2_PRST_MASK (0x3c00)
  172. #define HTS2_PRST_SHIFT 10
  173. #define HTS2_PRST_UNLOADED 0
  174. #define HTS2_PRST_RUNNING 1
  175. #define HTS2_PRST_TDISOP 2 /* turbo disabled due to power */
  176. #define HTS2_PRST_TDISHT 3 /* turbo disabled due to high temp */
  177. #define HTS2_PRST_TDISUSR 4 /* user disabled turbo */
  178. #define HTS2_PRST_TDISPLAT 5 /* platform disabled turbo */
  179. #define HTS2_PRST_TDISPM 6 /* power management disabled turbo */
  180. #define HTS2_PRST_TDISERR 7 /* some kind of error disabled turbo */
  181. #define THM_PTL 0x56
  182. #define THM_MGTV 0x58
  183. #define TV_MASK 0x000000000000ff00
  184. #define TV_SHIFT 8
  185. #define THM_PTV 0x60
  186. #define PTV_MASK 0x00ff
  187. #define THM_MMGPC 0x64
  188. #define THM_MPPC 0x66
  189. #define THM_MPCPC 0x68
  190. #define THM_TSPIEN 0x82
  191. #define TSPIEN_AUX_LOHI (1<<0)
  192. #define TSPIEN_HOT_LOHI (1<<1)
  193. #define TSPIEN_CRIT_LOHI (1<<2)
  194. #define TSPIEN_AUX2_LOHI (1<<3)
  195. #define THM_TSLOCK 0x83
  196. #define THM_ATR 0x84
  197. #define THM_TOF 0x87
  198. #define THM_STS 0x98
  199. #define STS_PCPL_MASK (0x7fe00000)
  200. #define STS_PCPL_SHIFT 21
  201. #define STS_GPL_MASK (0x001ff000)
  202. #define STS_GPL_SHIFT 12
  203. #define STS_PP_MASK (0x00000c00)
  204. #define STS_PP_SHIFT 10
  205. #define STS_PP_DEF 0
  206. #define STS_PP_PROC 1
  207. #define STS_PP_BAL 2
  208. #define STS_PP_GFX 3
  209. #define STS_PCTD_DIS (1<<9)
  210. #define STS_GTD_DIS (1<<8)
  211. #define STS_PTL_MASK (0x000000fe)
  212. #define STS_PTL_SHIFT 1
  213. #define STS_NVV (1<<0)
  214. #define THM_SEC 0x9c
  215. #define SEC_ACK (1<<0)
  216. #define THM_TC3 0xa4
  217. #define THM_TC1 0xa8
  218. #define STS_PPL_MASK (0x0003ff00)
  219. #define STS_PPL_SHIFT 16
  220. #define THM_TC2 0xac
  221. #define THM_DTV 0xb0
  222. #define THM_ITV 0xd8
  223. #define ITV_ME_SEQNO_MASK 0x00ff0000 /* ME should update every ~200ms */
  224. #define ITV_ME_SEQNO_SHIFT (16)
  225. #define ITV_MCH_TEMP_MASK 0x0000ff00
  226. #define ITV_MCH_TEMP_SHIFT (8)
  227. #define ITV_PCH_TEMP_MASK 0x000000ff
  228. #define thm_readb(off) readb(ips->regmap + (off))
  229. #define thm_readw(off) readw(ips->regmap + (off))
  230. #define thm_readl(off) readl(ips->regmap + (off))
  231. #define thm_readq(off) readq(ips->regmap + (off))
  232. #define thm_writeb(off, val) writeb((val), ips->regmap + (off))
  233. #define thm_writew(off, val) writew((val), ips->regmap + (off))
  234. #define thm_writel(off, val) writel((val), ips->regmap + (off))
  235. static const int IPS_ADJUST_PERIOD = 5000; /* ms */
  236. /* For initial average collection */
  237. static const int IPS_SAMPLE_PERIOD = 200; /* ms */
  238. static const int IPS_SAMPLE_WINDOW = 5000; /* 5s moving window of samples */
  239. #define IPS_SAMPLE_COUNT (IPS_SAMPLE_WINDOW / IPS_SAMPLE_PERIOD)
  240. /* Per-SKU limits */
  241. struct ips_mcp_limits {
  242. int cpu_family;
  243. int cpu_model; /* includes extended model... */
  244. int mcp_power_limit; /* mW units */
  245. int core_power_limit;
  246. int mch_power_limit;
  247. int core_temp_limit; /* degrees C */
  248. int mch_temp_limit;
  249. };
  250. /* Max temps are -10 degrees C to avoid PROCHOT# */
  251. struct ips_mcp_limits ips_sv_limits = {
  252. .mcp_power_limit = 35000,
  253. .core_power_limit = 29000,
  254. .mch_power_limit = 20000,
  255. .core_temp_limit = 95,
  256. .mch_temp_limit = 90
  257. };
  258. struct ips_mcp_limits ips_lv_limits = {
  259. .mcp_power_limit = 25000,
  260. .core_power_limit = 21000,
  261. .mch_power_limit = 13000,
  262. .core_temp_limit = 95,
  263. .mch_temp_limit = 90
  264. };
  265. struct ips_mcp_limits ips_ulv_limits = {
  266. .mcp_power_limit = 18000,
  267. .core_power_limit = 14000,
  268. .mch_power_limit = 11000,
  269. .core_temp_limit = 95,
  270. .mch_temp_limit = 90
  271. };
  272. struct ips_driver {
  273. struct pci_dev *dev;
  274. void *regmap;
  275. struct task_struct *monitor;
  276. struct task_struct *adjust;
  277. struct dentry *debug_root;
  278. /* Average CPU core temps (all averages in .01 degrees C for precision) */
  279. u16 ctv1_avg_temp;
  280. u16 ctv2_avg_temp;
  281. /* GMCH average */
  282. u16 mch_avg_temp;
  283. /* Average for the CPU (both cores?) */
  284. u16 mcp_avg_temp;
  285. /* Average power consumption (in mW) */
  286. u32 cpu_avg_power;
  287. u32 mch_avg_power;
  288. /* Offset values */
  289. u16 cta_val;
  290. u16 pta_val;
  291. u16 mgta_val;
  292. /* Maximums & prefs, protected by turbo status lock */
  293. spinlock_t turbo_status_lock;
  294. u16 mcp_temp_limit;
  295. u16 mcp_power_limit;
  296. u16 core_power_limit;
  297. u16 mch_power_limit;
  298. bool cpu_turbo_enabled;
  299. bool __cpu_turbo_on;
  300. bool gpu_turbo_enabled;
  301. bool __gpu_turbo_on;
  302. bool gpu_preferred;
  303. bool poll_turbo_status;
  304. bool second_cpu;
  305. bool turbo_toggle_allowed;
  306. struct ips_mcp_limits *limits;
  307. /* Optional MCH interfaces for if i915 is in use */
  308. unsigned long (*read_mch_val)(void);
  309. bool (*gpu_raise)(void);
  310. bool (*gpu_lower)(void);
  311. bool (*gpu_busy)(void);
  312. bool (*gpu_turbo_disable)(void);
  313. /* For restoration at unload */
  314. u64 orig_turbo_limit;
  315. u64 orig_turbo_ratios;
  316. };
  317. /**
  318. * ips_cpu_busy - is CPU busy?
  319. * @ips: IPS driver struct
  320. *
  321. * Check CPU for load to see whether we should increase its thermal budget.
  322. *
  323. * RETURNS:
  324. * True if the CPU could use more power, false otherwise.
  325. */
  326. static bool ips_cpu_busy(struct ips_driver *ips)
  327. {
  328. if ((avenrun[0] >> FSHIFT) > 1)
  329. return true;
  330. return false;
  331. }
  332. /**
  333. * ips_cpu_raise - raise CPU power clamp
  334. * @ips: IPS driver struct
  335. *
  336. * Raise the CPU power clamp by %IPS_CPU_STEP, in accordance with TDP for
  337. * this platform.
  338. *
  339. * We do this by adjusting the TURBO_POWER_CURRENT_LIMIT MSR upwards (as
  340. * long as we haven't hit the TDP limit for the SKU).
  341. */
  342. static void ips_cpu_raise(struct ips_driver *ips)
  343. {
  344. u64 turbo_override;
  345. u16 cur_tdp_limit, new_tdp_limit;
  346. if (!ips->cpu_turbo_enabled)
  347. return;
  348. rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  349. cur_tdp_limit = turbo_override & TURBO_TDP_MASK;
  350. new_tdp_limit = cur_tdp_limit + 8; /* 1W increase */
  351. /* Clamp to SKU TDP limit */
  352. if (((new_tdp_limit * 10) / 8) > ips->core_power_limit)
  353. new_tdp_limit = cur_tdp_limit;
  354. thm_writew(THM_MPCPC, (new_tdp_limit * 10) / 8);
  355. turbo_override |= TURBO_TDC_OVR_EN | TURBO_TDC_OVR_EN;
  356. wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  357. turbo_override &= ~TURBO_TDP_MASK;
  358. turbo_override |= new_tdp_limit;
  359. wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  360. }
  361. /**
  362. * ips_cpu_lower - lower CPU power clamp
  363. * @ips: IPS driver struct
  364. *
  365. * Lower CPU power clamp b %IPS_CPU_STEP if possible.
  366. *
  367. * We do this by adjusting the TURBO_POWER_CURRENT_LIMIT MSR down, going
  368. * as low as the platform limits will allow (though we could go lower there
  369. * wouldn't be much point).
  370. */
  371. static void ips_cpu_lower(struct ips_driver *ips)
  372. {
  373. u64 turbo_override;
  374. u16 cur_limit, new_limit;
  375. rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  376. cur_limit = turbo_override & TURBO_TDP_MASK;
  377. new_limit = cur_limit - 8; /* 1W decrease */
  378. /* Clamp to SKU TDP limit */
  379. if (((new_limit * 10) / 8) < (ips->orig_turbo_limit & TURBO_TDP_MASK))
  380. new_limit = ips->orig_turbo_limit & TURBO_TDP_MASK;
  381. thm_writew(THM_MPCPC, (new_limit * 10) / 8);
  382. turbo_override |= TURBO_TDC_OVR_EN | TURBO_TDC_OVR_EN;
  383. wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  384. turbo_override &= ~TURBO_TDP_MASK;
  385. turbo_override |= new_limit;
  386. wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  387. }
  388. /**
  389. * do_enable_cpu_turbo - internal turbo enable function
  390. * @data: unused
  391. *
  392. * Internal function for actually updating MSRs. When we enable/disable
  393. * turbo, we need to do it on each CPU; this function is the one called
  394. * by on_each_cpu() when needed.
  395. */
  396. static void do_enable_cpu_turbo(void *data)
  397. {
  398. u64 perf_ctl;
  399. rdmsrl(IA32_PERF_CTL, perf_ctl);
  400. if (perf_ctl & IA32_PERF_TURBO_DIS) {
  401. perf_ctl &= ~IA32_PERF_TURBO_DIS;
  402. wrmsrl(IA32_PERF_CTL, perf_ctl);
  403. }
  404. }
  405. /**
  406. * ips_enable_cpu_turbo - enable turbo mode on all CPUs
  407. * @ips: IPS driver struct
  408. *
  409. * Enable turbo mode by clearing the disable bit in IA32_PERF_CTL on
  410. * all logical threads.
  411. */
  412. static void ips_enable_cpu_turbo(struct ips_driver *ips)
  413. {
  414. /* Already on, no need to mess with MSRs */
  415. if (ips->__cpu_turbo_on)
  416. return;
  417. if (ips->turbo_toggle_allowed)
  418. on_each_cpu(do_enable_cpu_turbo, ips, 1);
  419. ips->__cpu_turbo_on = true;
  420. }
  421. /**
  422. * do_disable_cpu_turbo - internal turbo disable function
  423. * @data: unused
  424. *
  425. * Internal function for actually updating MSRs. When we enable/disable
  426. * turbo, we need to do it on each CPU; this function is the one called
  427. * by on_each_cpu() when needed.
  428. */
  429. static void do_disable_cpu_turbo(void *data)
  430. {
  431. u64 perf_ctl;
  432. rdmsrl(IA32_PERF_CTL, perf_ctl);
  433. if (!(perf_ctl & IA32_PERF_TURBO_DIS)) {
  434. perf_ctl |= IA32_PERF_TURBO_DIS;
  435. wrmsrl(IA32_PERF_CTL, perf_ctl);
  436. }
  437. }
  438. /**
  439. * ips_disable_cpu_turbo - disable turbo mode on all CPUs
  440. * @ips: IPS driver struct
  441. *
  442. * Disable turbo mode by setting the disable bit in IA32_PERF_CTL on
  443. * all logical threads.
  444. */
  445. static void ips_disable_cpu_turbo(struct ips_driver *ips)
  446. {
  447. /* Already off, leave it */
  448. if (!ips->__cpu_turbo_on)
  449. return;
  450. if (ips->turbo_toggle_allowed)
  451. on_each_cpu(do_disable_cpu_turbo, ips, 1);
  452. ips->__cpu_turbo_on = false;
  453. }
  454. /**
  455. * ips_gpu_busy - is GPU busy?
  456. * @ips: IPS driver struct
  457. *
  458. * Check GPU for load to see whether we should increase its thermal budget.
  459. * We need to call into the i915 driver in this case.
  460. *
  461. * RETURNS:
  462. * True if the GPU could use more power, false otherwise.
  463. */
  464. static bool ips_gpu_busy(struct ips_driver *ips)
  465. {
  466. if (!ips->gpu_turbo_enabled)
  467. return false;
  468. return ips->gpu_busy();
  469. }
  470. /**
  471. * ips_gpu_raise - raise GPU power clamp
  472. * @ips: IPS driver struct
  473. *
  474. * Raise the GPU frequency/power if possible. We need to call into the
  475. * i915 driver in this case.
  476. */
  477. static void ips_gpu_raise(struct ips_driver *ips)
  478. {
  479. if (!ips->gpu_turbo_enabled)
  480. return;
  481. if (!ips->gpu_raise())
  482. ips->gpu_turbo_enabled = false;
  483. return;
  484. }
  485. /**
  486. * ips_gpu_lower - lower GPU power clamp
  487. * @ips: IPS driver struct
  488. *
  489. * Lower GPU frequency/power if possible. Need to call i915.
  490. */
  491. static void ips_gpu_lower(struct ips_driver *ips)
  492. {
  493. if (!ips->gpu_turbo_enabled)
  494. return;
  495. if (!ips->gpu_lower())
  496. ips->gpu_turbo_enabled = false;
  497. return;
  498. }
  499. /**
  500. * ips_enable_gpu_turbo - notify the gfx driver turbo is available
  501. * @ips: IPS driver struct
  502. *
  503. * Call into the graphics driver indicating that it can safely use
  504. * turbo mode.
  505. */
  506. static void ips_enable_gpu_turbo(struct ips_driver *ips)
  507. {
  508. if (ips->__gpu_turbo_on)
  509. return;
  510. ips->__gpu_turbo_on = true;
  511. }
  512. /**
  513. * ips_disable_gpu_turbo - notify the gfx driver to disable turbo mode
  514. * @ips: IPS driver struct
  515. *
  516. * Request that the graphics driver disable turbo mode.
  517. */
  518. static void ips_disable_gpu_turbo(struct ips_driver *ips)
  519. {
  520. /* Avoid calling i915 if turbo is already disabled */
  521. if (!ips->__gpu_turbo_on)
  522. return;
  523. if (!ips->gpu_turbo_disable())
  524. dev_err(&ips->dev->dev, "failed to disable graphis turbo\n");
  525. else
  526. ips->__gpu_turbo_on = false;
  527. }
  528. /**
  529. * mcp_exceeded - check whether we're outside our thermal & power limits
  530. * @ips: IPS driver struct
  531. *
  532. * Check whether the MCP is over its thermal or power budget.
  533. */
  534. static bool mcp_exceeded(struct ips_driver *ips)
  535. {
  536. unsigned long flags;
  537. bool ret = false;
  538. u32 temp_limit;
  539. u32 avg_power;
  540. const char *msg = "MCP limit exceeded: ";
  541. spin_lock_irqsave(&ips->turbo_status_lock, flags);
  542. temp_limit = ips->mcp_temp_limit * 100;
  543. if (ips->mcp_avg_temp > temp_limit) {
  544. dev_info(&ips->dev->dev,
  545. "%sAvg temp %u, limit %u\n", msg, ips->mcp_avg_temp,
  546. temp_limit);
  547. ret = true;
  548. }
  549. avg_power = ips->cpu_avg_power + ips->mch_avg_power;
  550. if (avg_power > ips->mcp_power_limit) {
  551. dev_info(&ips->dev->dev,
  552. "%sAvg power %u, limit %u\n", msg, avg_power,
  553. ips->mcp_power_limit);
  554. ret = true;
  555. }
  556. spin_unlock_irqrestore(&ips->turbo_status_lock, flags);
  557. return ret;
  558. }
  559. /**
  560. * cpu_exceeded - check whether a CPU core is outside its limits
  561. * @ips: IPS driver struct
  562. * @cpu: CPU number to check
  563. *
  564. * Check a given CPU's average temp or power is over its limit.
  565. */
  566. static bool cpu_exceeded(struct ips_driver *ips, int cpu)
  567. {
  568. unsigned long flags;
  569. int avg;
  570. bool ret = false;
  571. spin_lock_irqsave(&ips->turbo_status_lock, flags);
  572. avg = cpu ? ips->ctv2_avg_temp : ips->ctv1_avg_temp;
  573. if (avg > (ips->limits->core_temp_limit * 100))
  574. ret = true;
  575. if (ips->cpu_avg_power > ips->core_power_limit * 100)
  576. ret = true;
  577. spin_unlock_irqrestore(&ips->turbo_status_lock, flags);
  578. if (ret)
  579. dev_info(&ips->dev->dev,
  580. "CPU power or thermal limit exceeded\n");
  581. return ret;
  582. }
  583. /**
  584. * mch_exceeded - check whether the GPU is over budget
  585. * @ips: IPS driver struct
  586. *
  587. * Check the MCH temp & power against their maximums.
  588. */
  589. static bool mch_exceeded(struct ips_driver *ips)
  590. {
  591. unsigned long flags;
  592. bool ret = false;
  593. spin_lock_irqsave(&ips->turbo_status_lock, flags);
  594. if (ips->mch_avg_temp > (ips->limits->mch_temp_limit * 100))
  595. ret = true;
  596. if (ips->mch_avg_power > ips->mch_power_limit)
  597. ret = true;
  598. spin_unlock_irqrestore(&ips->turbo_status_lock, flags);
  599. return ret;
  600. }
  601. /**
  602. * verify_limits - verify BIOS provided limits
  603. * @ips: IPS structure
  604. *
  605. * BIOS can optionally provide non-default limits for power and temp. Check
  606. * them here and use the defaults if the BIOS values are not provided or
  607. * are otherwise unusable.
  608. */
  609. static void verify_limits(struct ips_driver *ips)
  610. {
  611. if (ips->mcp_power_limit < ips->limits->mcp_power_limit ||
  612. ips->mcp_power_limit > 35000)
  613. ips->mcp_power_limit = ips->limits->mcp_power_limit;
  614. if (ips->mcp_temp_limit < ips->limits->core_temp_limit ||
  615. ips->mcp_temp_limit < ips->limits->mch_temp_limit ||
  616. ips->mcp_temp_limit > 150)
  617. ips->mcp_temp_limit = min(ips->limits->core_temp_limit,
  618. ips->limits->mch_temp_limit);
  619. }
  620. /**
  621. * update_turbo_limits - get various limits & settings from regs
  622. * @ips: IPS driver struct
  623. *
  624. * Update the IPS power & temp limits, along with turbo enable flags,
  625. * based on latest register contents.
  626. *
  627. * Used at init time and for runtime BIOS support, which requires polling
  628. * the regs for updates (as a result of AC->DC transition for example).
  629. *
  630. * LOCKING:
  631. * Caller must hold turbo_status_lock (outside of init)
  632. */
  633. static void update_turbo_limits(struct ips_driver *ips)
  634. {
  635. u32 hts = thm_readl(THM_HTS);
  636. ips->cpu_turbo_enabled = !(hts & HTS_PCTD_DIS);
  637. if (ips->gpu_busy)
  638. ips->gpu_turbo_enabled = !(hts & HTS_GTD_DIS);
  639. ips->core_power_limit = thm_readw(THM_MPCPC);
  640. ips->mch_power_limit = thm_readw(THM_MMGPC);
  641. ips->mcp_temp_limit = thm_readw(THM_PTL);
  642. ips->mcp_power_limit = thm_readw(THM_MPPC);
  643. verify_limits(ips);
  644. /* Ignore BIOS CPU vs GPU pref */
  645. }
  646. /**
  647. * ips_adjust - adjust power clamp based on thermal state
  648. * @data: ips driver structure
  649. *
  650. * Wake up every 5s or so and check whether we should adjust the power clamp.
  651. * Check CPU and GPU load to determine which needs adjustment. There are
  652. * several things to consider here:
  653. * - do we need to adjust up or down?
  654. * - is CPU busy?
  655. * - is GPU busy?
  656. * - is CPU in turbo?
  657. * - is GPU in turbo?
  658. * - is CPU or GPU preferred? (CPU is default)
  659. *
  660. * So, given the above, we do the following:
  661. * - up (TDP available)
  662. * - CPU not busy, GPU not busy - nothing
  663. * - CPU busy, GPU not busy - adjust CPU up
  664. * - CPU not busy, GPU busy - adjust GPU up
  665. * - CPU busy, GPU busy - adjust preferred unit up, taking headroom from
  666. * non-preferred unit if necessary
  667. * - down (at TDP limit)
  668. * - adjust both CPU and GPU down if possible
  669. *
  670. cpu+ gpu+ cpu+gpu- cpu-gpu+ cpu-gpu-
  671. cpu < gpu < cpu+gpu+ cpu+ gpu+ nothing
  672. cpu < gpu >= cpu+gpu-(mcp<) cpu+gpu-(mcp<) gpu- gpu-
  673. cpu >= gpu < cpu-gpu+(mcp<) cpu- cpu-gpu+(mcp<) cpu-
  674. cpu >= gpu >= cpu-gpu- cpu-gpu- cpu-gpu- cpu-gpu-
  675. *
  676. */
  677. static int ips_adjust(void *data)
  678. {
  679. struct ips_driver *ips = data;
  680. unsigned long flags;
  681. dev_dbg(&ips->dev->dev, "starting ips-adjust thread\n");
  682. /*
  683. * Adjust CPU and GPU clamps every 5s if needed. Doing it more
  684. * often isn't recommended due to ME interaction.
  685. */
  686. do {
  687. bool cpu_busy = ips_cpu_busy(ips);
  688. bool gpu_busy = ips_gpu_busy(ips);
  689. spin_lock_irqsave(&ips->turbo_status_lock, flags);
  690. if (ips->poll_turbo_status)
  691. update_turbo_limits(ips);
  692. spin_unlock_irqrestore(&ips->turbo_status_lock, flags);
  693. /* Update turbo status if necessary */
  694. if (ips->cpu_turbo_enabled)
  695. ips_enable_cpu_turbo(ips);
  696. else
  697. ips_disable_cpu_turbo(ips);
  698. if (ips->gpu_turbo_enabled)
  699. ips_enable_gpu_turbo(ips);
  700. else
  701. ips_disable_gpu_turbo(ips);
  702. /* We're outside our comfort zone, crank them down */
  703. if (mcp_exceeded(ips)) {
  704. ips_cpu_lower(ips);
  705. ips_gpu_lower(ips);
  706. goto sleep;
  707. }
  708. if (!cpu_exceeded(ips, 0) && cpu_busy)
  709. ips_cpu_raise(ips);
  710. else
  711. ips_cpu_lower(ips);
  712. if (!mch_exceeded(ips) && gpu_busy)
  713. ips_gpu_raise(ips);
  714. else
  715. ips_gpu_lower(ips);
  716. sleep:
  717. schedule_timeout_interruptible(msecs_to_jiffies(IPS_ADJUST_PERIOD));
  718. } while (!kthread_should_stop());
  719. dev_dbg(&ips->dev->dev, "ips-adjust thread stopped\n");
  720. return 0;
  721. }
  722. /*
  723. * Helpers for reading out temp/power values and calculating their
  724. * averages for the decision making and monitoring functions.
  725. */
  726. static u16 calc_avg_temp(struct ips_driver *ips, u16 *array)
  727. {
  728. u64 total = 0;
  729. int i;
  730. u16 avg;
  731. for (i = 0; i < IPS_SAMPLE_COUNT; i++)
  732. total += (u64)(array[i] * 100);
  733. do_div(total, IPS_SAMPLE_COUNT);
  734. avg = (u16)total;
  735. return avg;
  736. }
  737. static u16 read_mgtv(struct ips_driver *ips)
  738. {
  739. u16 ret;
  740. u64 slope, offset;
  741. u64 val;
  742. val = thm_readq(THM_MGTV);
  743. val = (val & TV_MASK) >> TV_SHIFT;
  744. slope = offset = thm_readw(THM_MGTA);
  745. slope = (slope & MGTA_SLOPE_MASK) >> MGTA_SLOPE_SHIFT;
  746. offset = offset & MGTA_OFFSET_MASK;
  747. ret = ((val * slope + 0x40) >> 7) + offset;
  748. return 0; /* MCH temp reporting buggy */
  749. }
  750. static u16 read_ptv(struct ips_driver *ips)
  751. {
  752. u16 val, slope, offset;
  753. slope = (ips->pta_val & PTA_SLOPE_MASK) >> PTA_SLOPE_SHIFT;
  754. offset = ips->pta_val & PTA_OFFSET_MASK;
  755. val = thm_readw(THM_PTV) & PTV_MASK;
  756. return val;
  757. }
  758. static u16 read_ctv(struct ips_driver *ips, int cpu)
  759. {
  760. int reg = cpu ? THM_CTV2 : THM_CTV1;
  761. u16 val;
  762. val = thm_readw(reg);
  763. if (!(val & CTV_TEMP_ERROR))
  764. val = (val) >> 6; /* discard fractional component */
  765. else
  766. val = 0;
  767. return val;
  768. }
  769. static u32 get_cpu_power(struct ips_driver *ips, u32 *last, int period)
  770. {
  771. u32 val;
  772. u32 ret;
  773. /*
  774. * CEC is in joules/65535. Take difference over time to
  775. * get watts.
  776. */
  777. val = thm_readl(THM_CEC);
  778. /* period is in ms and we want mW */
  779. ret = (((val - *last) * 1000) / period);
  780. ret = (ret * 1000) / 65535;
  781. *last = val;
  782. return ret;
  783. }
  784. static const u16 temp_decay_factor = 2;
  785. static u16 update_average_temp(u16 avg, u16 val)
  786. {
  787. u16 ret;
  788. /* Multiply by 100 for extra precision */
  789. ret = (val * 100 / temp_decay_factor) +
  790. (((temp_decay_factor - 1) * avg) / temp_decay_factor);
  791. return ret;
  792. }
  793. static const u16 power_decay_factor = 2;
  794. static u16 update_average_power(u32 avg, u32 val)
  795. {
  796. u32 ret;
  797. ret = (val / power_decay_factor) +
  798. (((power_decay_factor - 1) * avg) / power_decay_factor);
  799. return ret;
  800. }
  801. static u32 calc_avg_power(struct ips_driver *ips, u32 *array)
  802. {
  803. u64 total = 0;
  804. u32 avg;
  805. int i;
  806. for (i = 0; i < IPS_SAMPLE_COUNT; i++)
  807. total += array[i];
  808. do_div(total, IPS_SAMPLE_COUNT);
  809. avg = (u32)total;
  810. return avg;
  811. }
  812. static void monitor_timeout(unsigned long arg)
  813. {
  814. wake_up_process((struct task_struct *)arg);
  815. }
  816. /**
  817. * ips_monitor - temp/power monitoring thread
  818. * @data: ips driver structure
  819. *
  820. * This is the main function for the IPS driver. It monitors power and
  821. * tempurature in the MCP and adjusts CPU and GPU power clams accordingly.
  822. *
  823. * We keep a 5s moving average of power consumption and tempurature. Using
  824. * that data, along with CPU vs GPU preference, we adjust the power clamps
  825. * up or down.
  826. */
  827. static int ips_monitor(void *data)
  828. {
  829. struct ips_driver *ips = data;
  830. struct timer_list timer;
  831. unsigned long seqno_timestamp, expire, last_msecs, last_sample_period;
  832. int i;
  833. u32 *cpu_samples, *mchp_samples, old_cpu_power;
  834. u16 *mcp_samples, *ctv1_samples, *ctv2_samples, *mch_samples;
  835. u8 cur_seqno, last_seqno;
  836. mcp_samples = kzalloc(sizeof(u16) * IPS_SAMPLE_COUNT, GFP_KERNEL);
  837. ctv1_samples = kzalloc(sizeof(u16) * IPS_SAMPLE_COUNT, GFP_KERNEL);
  838. ctv2_samples = kzalloc(sizeof(u16) * IPS_SAMPLE_COUNT, GFP_KERNEL);
  839. mch_samples = kzalloc(sizeof(u16) * IPS_SAMPLE_COUNT, GFP_KERNEL);
  840. cpu_samples = kzalloc(sizeof(u32) * IPS_SAMPLE_COUNT, GFP_KERNEL);
  841. mchp_samples = kzalloc(sizeof(u32) * IPS_SAMPLE_COUNT, GFP_KERNEL);
  842. if (!mcp_samples || !ctv1_samples || !ctv2_samples || !mch_samples ||
  843. !cpu_samples || !mchp_samples) {
  844. dev_err(&ips->dev->dev,
  845. "failed to allocate sample array, ips disabled\n");
  846. kfree(mcp_samples);
  847. kfree(ctv1_samples);
  848. kfree(ctv2_samples);
  849. kfree(mch_samples);
  850. kfree(cpu_samples);
  851. kfree(mchp_samples);
  852. return -ENOMEM;
  853. }
  854. last_seqno = (thm_readl(THM_ITV) & ITV_ME_SEQNO_MASK) >>
  855. ITV_ME_SEQNO_SHIFT;
  856. seqno_timestamp = get_jiffies_64();
  857. old_cpu_power = thm_readl(THM_CEC);
  858. schedule_timeout_interruptible(msecs_to_jiffies(IPS_SAMPLE_PERIOD));
  859. /* Collect an initial average */
  860. for (i = 0; i < IPS_SAMPLE_COUNT; i++) {
  861. u32 mchp, cpu_power;
  862. u16 val;
  863. mcp_samples[i] = read_ptv(ips);
  864. val = read_ctv(ips, 0);
  865. ctv1_samples[i] = val;
  866. val = read_ctv(ips, 1);
  867. ctv2_samples[i] = val;
  868. val = read_mgtv(ips);
  869. mch_samples[i] = val;
  870. cpu_power = get_cpu_power(ips, &old_cpu_power,
  871. IPS_SAMPLE_PERIOD);
  872. cpu_samples[i] = cpu_power;
  873. if (ips->read_mch_val) {
  874. mchp = ips->read_mch_val();
  875. mchp_samples[i] = mchp;
  876. }
  877. schedule_timeout_interruptible(msecs_to_jiffies(IPS_SAMPLE_PERIOD));
  878. if (kthread_should_stop())
  879. break;
  880. }
  881. ips->mcp_avg_temp = calc_avg_temp(ips, mcp_samples);
  882. ips->ctv1_avg_temp = calc_avg_temp(ips, ctv1_samples);
  883. ips->ctv2_avg_temp = calc_avg_temp(ips, ctv2_samples);
  884. ips->mch_avg_temp = calc_avg_temp(ips, mch_samples);
  885. ips->cpu_avg_power = calc_avg_power(ips, cpu_samples);
  886. ips->mch_avg_power = calc_avg_power(ips, mchp_samples);
  887. kfree(mcp_samples);
  888. kfree(ctv1_samples);
  889. kfree(ctv2_samples);
  890. kfree(mch_samples);
  891. kfree(cpu_samples);
  892. kfree(mchp_samples);
  893. /* Start the adjustment thread now that we have data */
  894. wake_up_process(ips->adjust);
  895. /*
  896. * Ok, now we have an initial avg. From here on out, we track the
  897. * running avg using a decaying average calculation. This allows
  898. * us to reduce the sample frequency if the CPU and GPU are idle.
  899. */
  900. old_cpu_power = thm_readl(THM_CEC);
  901. schedule_timeout_interruptible(msecs_to_jiffies(IPS_SAMPLE_PERIOD));
  902. last_sample_period = IPS_SAMPLE_PERIOD;
  903. setup_deferrable_timer_on_stack(&timer, monitor_timeout,
  904. (unsigned long)current);
  905. do {
  906. u32 cpu_val, mch_val;
  907. u16 val;
  908. /* MCP itself */
  909. val = read_ptv(ips);
  910. ips->mcp_avg_temp = update_average_temp(ips->mcp_avg_temp, val);
  911. /* Processor 0 */
  912. val = read_ctv(ips, 0);
  913. ips->ctv1_avg_temp =
  914. update_average_temp(ips->ctv1_avg_temp, val);
  915. /* Power */
  916. cpu_val = get_cpu_power(ips, &old_cpu_power,
  917. last_sample_period);
  918. ips->cpu_avg_power =
  919. update_average_power(ips->cpu_avg_power, cpu_val);
  920. if (ips->second_cpu) {
  921. /* Processor 1 */
  922. val = read_ctv(ips, 1);
  923. ips->ctv2_avg_temp =
  924. update_average_temp(ips->ctv2_avg_temp, val);
  925. }
  926. /* MCH */
  927. val = read_mgtv(ips);
  928. ips->mch_avg_temp = update_average_temp(ips->mch_avg_temp, val);
  929. /* Power */
  930. if (ips->read_mch_val) {
  931. mch_val = ips->read_mch_val();
  932. ips->mch_avg_power =
  933. update_average_power(ips->mch_avg_power,
  934. mch_val);
  935. }
  936. /*
  937. * Make sure ME is updating thermal regs.
  938. * Note:
  939. * If it's been more than a second since the last update,
  940. * the ME is probably hung.
  941. */
  942. cur_seqno = (thm_readl(THM_ITV) & ITV_ME_SEQNO_MASK) >>
  943. ITV_ME_SEQNO_SHIFT;
  944. if (cur_seqno == last_seqno &&
  945. time_after(jiffies, seqno_timestamp + HZ)) {
  946. dev_warn(&ips->dev->dev, "ME failed to update for more than 1s, likely hung\n");
  947. } else {
  948. seqno_timestamp = get_jiffies_64();
  949. last_seqno = cur_seqno;
  950. }
  951. last_msecs = jiffies_to_msecs(jiffies);
  952. expire = jiffies + msecs_to_jiffies(IPS_SAMPLE_PERIOD);
  953. __set_current_state(TASK_UNINTERRUPTIBLE);
  954. mod_timer(&timer, expire);
  955. schedule();
  956. /* Calculate actual sample period for power averaging */
  957. last_sample_period = jiffies_to_msecs(jiffies) - last_msecs;
  958. if (!last_sample_period)
  959. last_sample_period = 1;
  960. } while (!kthread_should_stop());
  961. del_timer_sync(&timer);
  962. destroy_timer_on_stack(&timer);
  963. dev_dbg(&ips->dev->dev, "ips-monitor thread stopped\n");
  964. return 0;
  965. }
  966. #if 0
  967. #define THM_DUMPW(reg) \
  968. { \
  969. u16 val = thm_readw(reg); \
  970. dev_dbg(&ips->dev->dev, #reg ": 0x%04x\n", val); \
  971. }
  972. #define THM_DUMPL(reg) \
  973. { \
  974. u32 val = thm_readl(reg); \
  975. dev_dbg(&ips->dev->dev, #reg ": 0x%08x\n", val); \
  976. }
  977. #define THM_DUMPQ(reg) \
  978. { \
  979. u64 val = thm_readq(reg); \
  980. dev_dbg(&ips->dev->dev, #reg ": 0x%016x\n", val); \
  981. }
  982. static void dump_thermal_info(struct ips_driver *ips)
  983. {
  984. u16 ptl;
  985. ptl = thm_readw(THM_PTL);
  986. dev_dbg(&ips->dev->dev, "Processor temp limit: %d\n", ptl);
  987. THM_DUMPW(THM_CTA);
  988. THM_DUMPW(THM_TRC);
  989. THM_DUMPW(THM_CTV1);
  990. THM_DUMPL(THM_STS);
  991. THM_DUMPW(THM_PTV);
  992. THM_DUMPQ(THM_MGTV);
  993. }
  994. #endif
  995. /**
  996. * ips_irq_handler - handle temperature triggers and other IPS events
  997. * @irq: irq number
  998. * @arg: unused
  999. *
  1000. * Handle temperature limit trigger events, generally by lowering the clamps.
  1001. * If we're at a critical limit, we clamp back to the lowest possible value
  1002. * to prevent emergency shutdown.
  1003. */
  1004. static irqreturn_t ips_irq_handler(int irq, void *arg)
  1005. {
  1006. struct ips_driver *ips = arg;
  1007. u8 tses = thm_readb(THM_TSES);
  1008. u8 tes = thm_readb(THM_TES);
  1009. if (!tses && !tes)
  1010. return IRQ_NONE;
  1011. dev_info(&ips->dev->dev, "TSES: 0x%02x\n", tses);
  1012. dev_info(&ips->dev->dev, "TES: 0x%02x\n", tes);
  1013. /* STS update from EC? */
  1014. if (tes & 1) {
  1015. u32 sts, tc1;
  1016. sts = thm_readl(THM_STS);
  1017. tc1 = thm_readl(THM_TC1);
  1018. if (sts & STS_NVV) {
  1019. spin_lock(&ips->turbo_status_lock);
  1020. ips->core_power_limit = (sts & STS_PCPL_MASK) >>
  1021. STS_PCPL_SHIFT;
  1022. ips->mch_power_limit = (sts & STS_GPL_MASK) >>
  1023. STS_GPL_SHIFT;
  1024. /* ignore EC CPU vs GPU pref */
  1025. ips->cpu_turbo_enabled = !(sts & STS_PCTD_DIS);
  1026. if (ips->gpu_busy)
  1027. ips->gpu_turbo_enabled = !(sts & STS_GTD_DIS);
  1028. ips->mcp_temp_limit = (sts & STS_PTL_MASK) >>
  1029. STS_PTL_SHIFT;
  1030. ips->mcp_power_limit = (tc1 & STS_PPL_MASK) >>
  1031. STS_PPL_SHIFT;
  1032. verify_limits(ips);
  1033. spin_unlock(&ips->turbo_status_lock);
  1034. thm_writeb(THM_SEC, SEC_ACK);
  1035. }
  1036. thm_writeb(THM_TES, tes);
  1037. }
  1038. /* Thermal trip */
  1039. if (tses) {
  1040. dev_warn(&ips->dev->dev,
  1041. "thermal trip occurred, tses: 0x%04x\n", tses);
  1042. thm_writeb(THM_TSES, tses);
  1043. }
  1044. return IRQ_HANDLED;
  1045. }
  1046. #ifndef CONFIG_DEBUG_FS
  1047. static void ips_debugfs_init(struct ips_driver *ips) { return; }
  1048. static void ips_debugfs_cleanup(struct ips_driver *ips) { return; }
  1049. #else
  1050. /* Expose current state and limits in debugfs if possible */
  1051. struct ips_debugfs_node {
  1052. struct ips_driver *ips;
  1053. char *name;
  1054. int (*show)(struct seq_file *m, void *data);
  1055. };
  1056. static int show_cpu_temp(struct seq_file *m, void *data)
  1057. {
  1058. struct ips_driver *ips = m->private;
  1059. seq_printf(m, "%d.%02d\n", ips->ctv1_avg_temp / 100,
  1060. ips->ctv1_avg_temp % 100);
  1061. return 0;
  1062. }
  1063. static int show_cpu_power(struct seq_file *m, void *data)
  1064. {
  1065. struct ips_driver *ips = m->private;
  1066. seq_printf(m, "%dmW\n", ips->cpu_avg_power);
  1067. return 0;
  1068. }
  1069. static int show_cpu_clamp(struct seq_file *m, void *data)
  1070. {
  1071. u64 turbo_override;
  1072. int tdp, tdc;
  1073. rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  1074. tdp = (int)(turbo_override & TURBO_TDP_MASK);
  1075. tdc = (int)((turbo_override & TURBO_TDC_MASK) >> TURBO_TDC_SHIFT);
  1076. /* Convert to .1W/A units */
  1077. tdp = tdp * 10 / 8;
  1078. tdc = tdc * 10 / 8;
  1079. /* Watts Amperes */
  1080. seq_printf(m, "%d.%dW %d.%dA\n", tdp / 10, tdp % 10,
  1081. tdc / 10, tdc % 10);
  1082. return 0;
  1083. }
  1084. static int show_mch_temp(struct seq_file *m, void *data)
  1085. {
  1086. struct ips_driver *ips = m->private;
  1087. seq_printf(m, "%d.%02d\n", ips->mch_avg_temp / 100,
  1088. ips->mch_avg_temp % 100);
  1089. return 0;
  1090. }
  1091. static int show_mch_power(struct seq_file *m, void *data)
  1092. {
  1093. struct ips_driver *ips = m->private;
  1094. seq_printf(m, "%dmW\n", ips->mch_avg_power);
  1095. return 0;
  1096. }
  1097. static struct ips_debugfs_node ips_debug_files[] = {
  1098. { NULL, "cpu_temp", show_cpu_temp },
  1099. { NULL, "cpu_power", show_cpu_power },
  1100. { NULL, "cpu_clamp", show_cpu_clamp },
  1101. { NULL, "mch_temp", show_mch_temp },
  1102. { NULL, "mch_power", show_mch_power },
  1103. };
  1104. static int ips_debugfs_open(struct inode *inode, struct file *file)
  1105. {
  1106. struct ips_debugfs_node *node = inode->i_private;
  1107. return single_open(file, node->show, node->ips);
  1108. }
  1109. static const struct file_operations ips_debugfs_ops = {
  1110. .owner = THIS_MODULE,
  1111. .open = ips_debugfs_open,
  1112. .read = seq_read,
  1113. .llseek = seq_lseek,
  1114. .release = single_release,
  1115. };
  1116. static void ips_debugfs_cleanup(struct ips_driver *ips)
  1117. {
  1118. if (ips->debug_root)
  1119. debugfs_remove_recursive(ips->debug_root);
  1120. return;
  1121. }
  1122. static void ips_debugfs_init(struct ips_driver *ips)
  1123. {
  1124. int i;
  1125. ips->debug_root = debugfs_create_dir("ips", NULL);
  1126. if (!ips->debug_root) {
  1127. dev_err(&ips->dev->dev,
  1128. "failed to create debugfs entries: %ld\n",
  1129. PTR_ERR(ips->debug_root));
  1130. return;
  1131. }
  1132. for (i = 0; i < ARRAY_SIZE(ips_debug_files); i++) {
  1133. struct dentry *ent;
  1134. struct ips_debugfs_node *node = &ips_debug_files[i];
  1135. node->ips = ips;
  1136. ent = debugfs_create_file(node->name, S_IFREG | S_IRUGO,
  1137. ips->debug_root, node,
  1138. &ips_debugfs_ops);
  1139. if (!ent) {
  1140. dev_err(&ips->dev->dev,
  1141. "failed to create debug file: %ld\n",
  1142. PTR_ERR(ent));
  1143. goto err_cleanup;
  1144. }
  1145. }
  1146. return;
  1147. err_cleanup:
  1148. ips_debugfs_cleanup(ips);
  1149. return;
  1150. }
  1151. #endif /* CONFIG_DEBUG_FS */
  1152. /**
  1153. * ips_detect_cpu - detect whether CPU supports IPS
  1154. *
  1155. * Walk our list and see if we're on a supported CPU. If we find one,
  1156. * return the limits for it.
  1157. */
  1158. static struct ips_mcp_limits *ips_detect_cpu(struct ips_driver *ips)
  1159. {
  1160. u64 turbo_power, misc_en;
  1161. struct ips_mcp_limits *limits = NULL;
  1162. u16 tdp;
  1163. if (!(boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model == 37)) {
  1164. dev_info(&ips->dev->dev, "Non-IPS CPU detected.\n");
  1165. goto out;
  1166. }
  1167. rdmsrl(IA32_MISC_ENABLE, misc_en);
  1168. /*
  1169. * If the turbo enable bit isn't set, we shouldn't try to enable/disable
  1170. * turbo manually or we'll get an illegal MSR access, even though
  1171. * turbo will still be available.
  1172. */
  1173. if (misc_en & IA32_MISC_TURBO_EN)
  1174. ips->turbo_toggle_allowed = true;
  1175. else
  1176. ips->turbo_toggle_allowed = false;
  1177. if (strstr(boot_cpu_data.x86_model_id, "CPU M"))
  1178. limits = &ips_sv_limits;
  1179. else if (strstr(boot_cpu_data.x86_model_id, "CPU L"))
  1180. limits = &ips_lv_limits;
  1181. else if (strstr(boot_cpu_data.x86_model_id, "CPU U"))
  1182. limits = &ips_ulv_limits;
  1183. else {
  1184. dev_info(&ips->dev->dev, "No CPUID match found.\n");
  1185. goto out;
  1186. }
  1187. rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_power);
  1188. tdp = turbo_power & TURBO_TDP_MASK;
  1189. /* Sanity check TDP against CPU */
  1190. if (limits->core_power_limit != (tdp / 8) * 1000) {
  1191. dev_info(&ips->dev->dev, "CPU TDP doesn't match expected value (found %d, expected %d)\n",
  1192. tdp / 8, limits->core_power_limit / 1000);
  1193. limits->core_power_limit = (tdp / 8) * 1000;
  1194. }
  1195. out:
  1196. return limits;
  1197. }
  1198. /**
  1199. * ips_get_i915_syms - try to get GPU control methods from i915 driver
  1200. * @ips: IPS driver
  1201. *
  1202. * The i915 driver exports several interfaces to allow the IPS driver to
  1203. * monitor and control graphics turbo mode. If we can find them, we can
  1204. * enable graphics turbo, otherwise we must disable it to avoid exceeding
  1205. * thermal and power limits in the MCP.
  1206. */
  1207. static bool ips_get_i915_syms(struct ips_driver *ips)
  1208. {
  1209. ips->read_mch_val = symbol_get(i915_read_mch_val);
  1210. if (!ips->read_mch_val)
  1211. goto out_err;
  1212. ips->gpu_raise = symbol_get(i915_gpu_raise);
  1213. if (!ips->gpu_raise)
  1214. goto out_put_mch;
  1215. ips->gpu_lower = symbol_get(i915_gpu_lower);
  1216. if (!ips->gpu_lower)
  1217. goto out_put_raise;
  1218. ips->gpu_busy = symbol_get(i915_gpu_busy);
  1219. if (!ips->gpu_busy)
  1220. goto out_put_lower;
  1221. ips->gpu_turbo_disable = symbol_get(i915_gpu_turbo_disable);
  1222. if (!ips->gpu_turbo_disable)
  1223. goto out_put_busy;
  1224. return true;
  1225. out_put_busy:
  1226. symbol_put(i915_gpu_busy);
  1227. out_put_lower:
  1228. symbol_put(i915_gpu_lower);
  1229. out_put_raise:
  1230. symbol_put(i915_gpu_raise);
  1231. out_put_mch:
  1232. symbol_put(i915_read_mch_val);
  1233. out_err:
  1234. return false;
  1235. }
  1236. static DEFINE_PCI_DEVICE_TABLE(ips_id_table) = {
  1237. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  1238. PCI_DEVICE_ID_INTEL_THERMAL_SENSOR), },
  1239. { 0, }
  1240. };
  1241. MODULE_DEVICE_TABLE(pci, ips_id_table);
  1242. static int ips_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1243. {
  1244. u64 platform_info;
  1245. struct ips_driver *ips;
  1246. u32 hts;
  1247. int ret = 0;
  1248. u16 htshi, trc, trc_required_mask;
  1249. u8 tse;
  1250. ips = kzalloc(sizeof(struct ips_driver), GFP_KERNEL);
  1251. if (!ips)
  1252. return -ENOMEM;
  1253. pci_set_drvdata(dev, ips);
  1254. ips->dev = dev;
  1255. ips->limits = ips_detect_cpu(ips);
  1256. if (!ips->limits) {
  1257. dev_info(&dev->dev, "IPS not supported on this CPU\n");
  1258. ret = -ENXIO;
  1259. goto error_free;
  1260. }
  1261. spin_lock_init(&ips->turbo_status_lock);
  1262. ret = pci_enable_device(dev);
  1263. if (ret) {
  1264. dev_err(&dev->dev, "can't enable PCI device, aborting\n");
  1265. goto error_free;
  1266. }
  1267. if (!pci_resource_start(dev, 0)) {
  1268. dev_err(&dev->dev, "TBAR not assigned, aborting\n");
  1269. ret = -ENXIO;
  1270. goto error_free;
  1271. }
  1272. ret = pci_request_regions(dev, "ips thermal sensor");
  1273. if (ret) {
  1274. dev_err(&dev->dev, "thermal resource busy, aborting\n");
  1275. goto error_free;
  1276. }
  1277. ips->regmap = ioremap(pci_resource_start(dev, 0),
  1278. pci_resource_len(dev, 0));
  1279. if (!ips->regmap) {
  1280. dev_err(&dev->dev, "failed to map thermal regs, aborting\n");
  1281. ret = -EBUSY;
  1282. goto error_release;
  1283. }
  1284. tse = thm_readb(THM_TSE);
  1285. if (tse != TSE_EN) {
  1286. dev_err(&dev->dev, "thermal device not enabled (0x%02x), aborting\n", tse);
  1287. ret = -ENXIO;
  1288. goto error_unmap;
  1289. }
  1290. trc = thm_readw(THM_TRC);
  1291. trc_required_mask = TRC_CORE1_EN | TRC_CORE_PWR | TRC_MCH_EN;
  1292. if ((trc & trc_required_mask) != trc_required_mask) {
  1293. dev_err(&dev->dev, "thermal reporting for required devices not enabled, aborting\n");
  1294. ret = -ENXIO;
  1295. goto error_unmap;
  1296. }
  1297. if (trc & TRC_CORE2_EN)
  1298. ips->second_cpu = true;
  1299. update_turbo_limits(ips);
  1300. dev_dbg(&dev->dev, "max cpu power clamp: %dW\n",
  1301. ips->mcp_power_limit / 10);
  1302. dev_dbg(&dev->dev, "max core power clamp: %dW\n",
  1303. ips->core_power_limit / 10);
  1304. /* BIOS may update limits at runtime */
  1305. if (thm_readl(THM_PSC) & PSP_PBRT)
  1306. ips->poll_turbo_status = true;
  1307. if (!ips_get_i915_syms(ips)) {
  1308. dev_err(&dev->dev, "failed to get i915 symbols, graphics turbo disabled\n");
  1309. ips->gpu_turbo_enabled = false;
  1310. } else {
  1311. dev_dbg(&dev->dev, "graphics turbo enabled\n");
  1312. ips->gpu_turbo_enabled = true;
  1313. }
  1314. /*
  1315. * Check PLATFORM_INFO MSR to make sure this chip is
  1316. * turbo capable.
  1317. */
  1318. rdmsrl(PLATFORM_INFO, platform_info);
  1319. if (!(platform_info & PLATFORM_TDP)) {
  1320. dev_err(&dev->dev, "platform indicates TDP override unavailable, aborting\n");
  1321. ret = -ENODEV;
  1322. goto error_unmap;
  1323. }
  1324. /*
  1325. * IRQ handler for ME interaction
  1326. * Note: don't use MSI here as the PCH has bugs.
  1327. */
  1328. pci_disable_msi(dev);
  1329. ret = request_irq(dev->irq, ips_irq_handler, IRQF_SHARED, "ips",
  1330. ips);
  1331. if (ret) {
  1332. dev_err(&dev->dev, "request irq failed, aborting\n");
  1333. goto error_unmap;
  1334. }
  1335. /* Enable aux, hot & critical interrupts */
  1336. thm_writeb(THM_TSPIEN, TSPIEN_AUX2_LOHI | TSPIEN_CRIT_LOHI |
  1337. TSPIEN_HOT_LOHI | TSPIEN_AUX_LOHI);
  1338. thm_writeb(THM_TEN, TEN_UPDATE_EN);
  1339. /* Collect adjustment values */
  1340. ips->cta_val = thm_readw(THM_CTA);
  1341. ips->pta_val = thm_readw(THM_PTA);
  1342. ips->mgta_val = thm_readw(THM_MGTA);
  1343. /* Save turbo limits & ratios */
  1344. rdmsrl(TURBO_POWER_CURRENT_LIMIT, ips->orig_turbo_limit);
  1345. ips_enable_cpu_turbo(ips);
  1346. ips->cpu_turbo_enabled = true;
  1347. /* Create thermal adjust thread */
  1348. ips->adjust = kthread_create(ips_adjust, ips, "ips-adjust");
  1349. if (IS_ERR(ips->adjust)) {
  1350. dev_err(&dev->dev,
  1351. "failed to create thermal adjust thread, aborting\n");
  1352. ret = -ENOMEM;
  1353. goto error_free_irq;
  1354. }
  1355. /*
  1356. * Set up the work queue and monitor thread. The monitor thread
  1357. * will wake up ips_adjust thread.
  1358. */
  1359. ips->monitor = kthread_run(ips_monitor, ips, "ips-monitor");
  1360. if (IS_ERR(ips->monitor)) {
  1361. dev_err(&dev->dev,
  1362. "failed to create thermal monitor thread, aborting\n");
  1363. ret = -ENOMEM;
  1364. goto error_thread_cleanup;
  1365. }
  1366. hts = (ips->core_power_limit << HTS_PCPL_SHIFT) |
  1367. (ips->mcp_temp_limit << HTS_PTL_SHIFT) | HTS_NVV;
  1368. htshi = HTS2_PRST_RUNNING << HTS2_PRST_SHIFT;
  1369. thm_writew(THM_HTSHI, htshi);
  1370. thm_writel(THM_HTS, hts);
  1371. ips_debugfs_init(ips);
  1372. dev_info(&dev->dev, "IPS driver initialized, MCP temp limit %d\n",
  1373. ips->mcp_temp_limit);
  1374. return ret;
  1375. error_thread_cleanup:
  1376. kthread_stop(ips->adjust);
  1377. error_free_irq:
  1378. free_irq(ips->dev->irq, ips);
  1379. error_unmap:
  1380. iounmap(ips->regmap);
  1381. error_release:
  1382. pci_release_regions(dev);
  1383. error_free:
  1384. kfree(ips);
  1385. return ret;
  1386. }
  1387. static void ips_remove(struct pci_dev *dev)
  1388. {
  1389. struct ips_driver *ips = pci_get_drvdata(dev);
  1390. u64 turbo_override;
  1391. if (!ips)
  1392. return;
  1393. ips_debugfs_cleanup(ips);
  1394. /* Release i915 driver */
  1395. if (ips->read_mch_val)
  1396. symbol_put(i915_read_mch_val);
  1397. if (ips->gpu_raise)
  1398. symbol_put(i915_gpu_raise);
  1399. if (ips->gpu_lower)
  1400. symbol_put(i915_gpu_lower);
  1401. if (ips->gpu_busy)
  1402. symbol_put(i915_gpu_busy);
  1403. if (ips->gpu_turbo_disable)
  1404. symbol_put(i915_gpu_turbo_disable);
  1405. rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  1406. turbo_override &= ~(TURBO_TDC_OVR_EN | TURBO_TDP_OVR_EN);
  1407. wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
  1408. wrmsrl(TURBO_POWER_CURRENT_LIMIT, ips->orig_turbo_limit);
  1409. free_irq(ips->dev->irq, ips);
  1410. if (ips->adjust)
  1411. kthread_stop(ips->adjust);
  1412. if (ips->monitor)
  1413. kthread_stop(ips->monitor);
  1414. iounmap(ips->regmap);
  1415. pci_release_regions(dev);
  1416. kfree(ips);
  1417. dev_dbg(&dev->dev, "IPS driver removed\n");
  1418. }
  1419. #ifdef CONFIG_PM
  1420. static int ips_suspend(struct pci_dev *dev, pm_message_t state)
  1421. {
  1422. return 0;
  1423. }
  1424. static int ips_resume(struct pci_dev *dev)
  1425. {
  1426. return 0;
  1427. }
  1428. #else
  1429. #define ips_suspend NULL
  1430. #define ips_resume NULL
  1431. #endif /* CONFIG_PM */
  1432. static void ips_shutdown(struct pci_dev *dev)
  1433. {
  1434. }
  1435. static struct pci_driver ips_pci_driver = {
  1436. .name = "intel ips",
  1437. .id_table = ips_id_table,
  1438. .probe = ips_probe,
  1439. .remove = ips_remove,
  1440. .suspend = ips_suspend,
  1441. .resume = ips_resume,
  1442. .shutdown = ips_shutdown,
  1443. };
  1444. static int __init ips_init(void)
  1445. {
  1446. return pci_register_driver(&ips_pci_driver);
  1447. }
  1448. module_init(ips_init);
  1449. static void ips_exit(void)
  1450. {
  1451. pci_unregister_driver(&ips_pci_driver);
  1452. return;
  1453. }
  1454. module_exit(ips_exit);
  1455. MODULE_LICENSE("GPL");
  1456. MODULE_AUTHOR("Jesse Barnes <jbarnes@virtuousgeek.org>");
  1457. MODULE_DESCRIPTION("Intelligent Power Sharing Driver");