sky2.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/slab.h>
  35. #include <net/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/debugfs.h>
  43. #include <linux/mii.h>
  44. #include <asm/irq.h>
  45. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  46. #define SKY2_VLAN_TAG_USED 1
  47. #endif
  48. #include "sky2.h"
  49. #define DRV_NAME "sky2"
  50. #define DRV_VERSION "1.27"
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. /* This is the worst case number of transmit list elements for a single skb:
  61. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  62. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  63. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  64. #define TX_MAX_PENDING 4096
  65. #define TX_DEF_PENDING 127
  66. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  67. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  68. #define TX_WATCHDOG (5 * HZ)
  69. #define NAPI_WEIGHT 64
  70. #define PHY_RETRIES 1000
  71. #define SKY2_EEPROM_MAGIC 0x9955aabb
  72. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  73. static const u32 default_msg =
  74. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  75. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  76. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  77. static int debug = -1; /* defaults above */
  78. module_param(debug, int, 0);
  79. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  80. static int copybreak __read_mostly = 128;
  81. module_param(copybreak, int, 0);
  82. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  83. static int disable_msi = 0;
  84. module_param(disable_msi, int, 0);
  85. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  86. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  125. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  126. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  127. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  128. { 0 }
  129. };
  130. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  131. /* Avoid conditionals by using array */
  132. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  133. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  134. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  135. static void sky2_set_multicast(struct net_device *dev);
  136. /* Access to PHY via serial interconnect */
  137. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  138. {
  139. int i;
  140. gma_write16(hw, port, GM_SMI_DATA, val);
  141. gma_write16(hw, port, GM_SMI_CTRL,
  142. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  143. for (i = 0; i < PHY_RETRIES; i++) {
  144. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  145. if (ctrl == 0xffff)
  146. goto io_error;
  147. if (!(ctrl & GM_SMI_CT_BUSY))
  148. return 0;
  149. udelay(10);
  150. }
  151. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  152. return -ETIMEDOUT;
  153. io_error:
  154. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  155. return -EIO;
  156. }
  157. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  158. {
  159. int i;
  160. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  161. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  162. for (i = 0; i < PHY_RETRIES; i++) {
  163. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  164. if (ctrl == 0xffff)
  165. goto io_error;
  166. if (ctrl & GM_SMI_CT_RD_VAL) {
  167. *val = gma_read16(hw, port, GM_SMI_DATA);
  168. return 0;
  169. }
  170. udelay(10);
  171. }
  172. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  173. return -ETIMEDOUT;
  174. io_error:
  175. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  176. return -EIO;
  177. }
  178. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  179. {
  180. u16 v;
  181. __gm_phy_read(hw, port, reg, &v);
  182. return v;
  183. }
  184. static void sky2_power_on(struct sky2_hw *hw)
  185. {
  186. /* switch power to VCC (WA for VAUX problem) */
  187. sky2_write8(hw, B0_POWER_CTRL,
  188. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  189. /* disable Core Clock Division, */
  190. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  191. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  192. /* enable bits are inverted */
  193. sky2_write8(hw, B2_Y2_CLK_GATE,
  194. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  195. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  196. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  197. else
  198. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  199. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  200. u32 reg;
  201. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  202. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  203. /* set all bits to 0 except bits 15..12 and 8 */
  204. reg &= P_ASPM_CONTROL_MSK;
  205. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  206. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  207. /* set all bits to 0 except bits 28 & 27 */
  208. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  209. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  210. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  211. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  212. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  213. reg = sky2_read32(hw, B2_GP_IO);
  214. reg |= GLB_GPIO_STAT_RACE_DIS;
  215. sky2_write32(hw, B2_GP_IO, reg);
  216. sky2_read32(hw, B2_GP_IO);
  217. }
  218. /* Turn on "driver loaded" LED */
  219. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  220. }
  221. static void sky2_power_aux(struct sky2_hw *hw)
  222. {
  223. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  224. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  225. else
  226. /* enable bits are inverted */
  227. sky2_write8(hw, B2_Y2_CLK_GATE,
  228. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  229. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  230. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  231. /* switch power to VAUX if supported and PME from D3cold */
  232. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  233. pci_pme_capable(hw->pdev, PCI_D3cold))
  234. sky2_write8(hw, B0_POWER_CTRL,
  235. (PC_VAUX_ENA | PC_VCC_ENA |
  236. PC_VAUX_ON | PC_VCC_OFF));
  237. /* turn off "driver loaded LED" */
  238. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  239. }
  240. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  241. {
  242. u16 reg;
  243. /* disable all GMAC IRQ's */
  244. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  246. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  247. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  248. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  249. reg = gma_read16(hw, port, GM_RX_CTRL);
  250. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  251. gma_write16(hw, port, GM_RX_CTRL, reg);
  252. }
  253. /* flow control to advertise bits */
  254. static const u16 copper_fc_adv[] = {
  255. [FC_NONE] = 0,
  256. [FC_TX] = PHY_M_AN_ASP,
  257. [FC_RX] = PHY_M_AN_PC,
  258. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  259. };
  260. /* flow control to advertise bits when using 1000BaseX */
  261. static const u16 fiber_fc_adv[] = {
  262. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  263. [FC_TX] = PHY_M_P_ASYM_MD_X,
  264. [FC_RX] = PHY_M_P_SYM_MD_X,
  265. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  266. };
  267. /* flow control to GMA disable bits */
  268. static const u16 gm_fc_disable[] = {
  269. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  270. [FC_TX] = GM_GPCR_FC_RX_DIS,
  271. [FC_RX] = GM_GPCR_FC_TX_DIS,
  272. [FC_BOTH] = 0,
  273. };
  274. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  275. {
  276. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  277. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  278. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  279. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  280. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  281. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  282. PHY_M_EC_MAC_S_MSK);
  283. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  284. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  285. if (hw->chip_id == CHIP_ID_YUKON_EC)
  286. /* set downshift counter to 3x and enable downshift */
  287. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  288. else
  289. /* set master & slave downshift counter to 1x */
  290. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  291. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  292. }
  293. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  294. if (sky2_is_copper(hw)) {
  295. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  296. /* enable automatic crossover */
  297. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  298. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  299. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  300. u16 spec;
  301. /* Enable Class A driver for FE+ A0 */
  302. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  303. spec |= PHY_M_FESC_SEL_CL_A;
  304. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  305. }
  306. } else {
  307. /* disable energy detect */
  308. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  309. /* enable automatic crossover */
  310. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  311. /* downshift on PHY 88E1112 and 88E1149 is changed */
  312. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  313. (hw->flags & SKY2_HW_NEWER_PHY)) {
  314. /* set downshift counter to 3x and enable downshift */
  315. ctrl &= ~PHY_M_PC_DSC_MSK;
  316. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  317. }
  318. }
  319. } else {
  320. /* workaround for deviation #4.88 (CRC errors) */
  321. /* disable Automatic Crossover */
  322. ctrl &= ~PHY_M_PC_MDIX_MSK;
  323. }
  324. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  325. /* special setup for PHY 88E1112 Fiber */
  326. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  327. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  328. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  329. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  330. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  331. ctrl &= ~PHY_M_MAC_MD_MSK;
  332. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  333. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  334. if (hw->pmd_type == 'P') {
  335. /* select page 1 to access Fiber registers */
  336. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  337. /* for SFP-module set SIGDET polarity to low */
  338. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  339. ctrl |= PHY_M_FIB_SIGD_POL;
  340. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  341. }
  342. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  343. }
  344. ctrl = PHY_CT_RESET;
  345. ct1000 = 0;
  346. adv = PHY_AN_CSMA;
  347. reg = 0;
  348. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  349. if (sky2_is_copper(hw)) {
  350. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  351. ct1000 |= PHY_M_1000C_AFD;
  352. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  353. ct1000 |= PHY_M_1000C_AHD;
  354. if (sky2->advertising & ADVERTISED_100baseT_Full)
  355. adv |= PHY_M_AN_100_FD;
  356. if (sky2->advertising & ADVERTISED_100baseT_Half)
  357. adv |= PHY_M_AN_100_HD;
  358. if (sky2->advertising & ADVERTISED_10baseT_Full)
  359. adv |= PHY_M_AN_10_FD;
  360. if (sky2->advertising & ADVERTISED_10baseT_Half)
  361. adv |= PHY_M_AN_10_HD;
  362. } else { /* special defines for FIBER (88E1040S only) */
  363. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  364. adv |= PHY_M_AN_1000X_AFD;
  365. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  366. adv |= PHY_M_AN_1000X_AHD;
  367. }
  368. /* Restart Auto-negotiation */
  369. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  370. } else {
  371. /* forced speed/duplex settings */
  372. ct1000 = PHY_M_1000C_MSE;
  373. /* Disable auto update for duplex flow control and duplex */
  374. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  375. switch (sky2->speed) {
  376. case SPEED_1000:
  377. ctrl |= PHY_CT_SP1000;
  378. reg |= GM_GPCR_SPEED_1000;
  379. break;
  380. case SPEED_100:
  381. ctrl |= PHY_CT_SP100;
  382. reg |= GM_GPCR_SPEED_100;
  383. break;
  384. }
  385. if (sky2->duplex == DUPLEX_FULL) {
  386. reg |= GM_GPCR_DUP_FULL;
  387. ctrl |= PHY_CT_DUP_MD;
  388. } else if (sky2->speed < SPEED_1000)
  389. sky2->flow_mode = FC_NONE;
  390. }
  391. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  392. if (sky2_is_copper(hw))
  393. adv |= copper_fc_adv[sky2->flow_mode];
  394. else
  395. adv |= fiber_fc_adv[sky2->flow_mode];
  396. } else {
  397. reg |= GM_GPCR_AU_FCT_DIS;
  398. reg |= gm_fc_disable[sky2->flow_mode];
  399. /* Forward pause packets to GMAC? */
  400. if (sky2->flow_mode & FC_RX)
  401. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  402. else
  403. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  404. }
  405. gma_write16(hw, port, GM_GP_CTRL, reg);
  406. if (hw->flags & SKY2_HW_GIGABIT)
  407. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  408. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  409. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  410. /* Setup Phy LED's */
  411. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  412. ledover = 0;
  413. switch (hw->chip_id) {
  414. case CHIP_ID_YUKON_FE:
  415. /* on 88E3082 these bits are at 11..9 (shifted left) */
  416. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  417. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  418. /* delete ACT LED control bits */
  419. ctrl &= ~PHY_M_FELP_LED1_MSK;
  420. /* change ACT LED control to blink mode */
  421. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  422. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  423. break;
  424. case CHIP_ID_YUKON_FE_P:
  425. /* Enable Link Partner Next Page */
  426. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  427. ctrl |= PHY_M_PC_ENA_LIP_NP;
  428. /* disable Energy Detect and enable scrambler */
  429. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  430. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  431. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  432. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  433. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  434. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  435. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  436. break;
  437. case CHIP_ID_YUKON_XL:
  438. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  439. /* select page 3 to access LED control register */
  440. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  441. /* set LED Function Control register */
  442. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  443. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  444. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  445. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  446. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  447. /* set Polarity Control register */
  448. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  449. (PHY_M_POLC_LS1_P_MIX(4) |
  450. PHY_M_POLC_IS0_P_MIX(4) |
  451. PHY_M_POLC_LOS_CTRL(2) |
  452. PHY_M_POLC_INIT_CTRL(2) |
  453. PHY_M_POLC_STA1_CTRL(2) |
  454. PHY_M_POLC_STA0_CTRL(2)));
  455. /* restore page register */
  456. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  457. break;
  458. case CHIP_ID_YUKON_EC_U:
  459. case CHIP_ID_YUKON_EX:
  460. case CHIP_ID_YUKON_SUPR:
  461. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  462. /* select page 3 to access LED control register */
  463. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  464. /* set LED Function Control register */
  465. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  466. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  467. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  468. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  469. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  470. /* set Blink Rate in LED Timer Control Register */
  471. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  472. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  473. /* restore page register */
  474. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  475. break;
  476. default:
  477. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  478. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  479. /* turn off the Rx LED (LED_RX) */
  480. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  481. }
  482. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  483. /* apply fixes in PHY AFE */
  484. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  485. /* increase differential signal amplitude in 10BASE-T */
  486. gm_phy_write(hw, port, 0x18, 0xaa99);
  487. gm_phy_write(hw, port, 0x17, 0x2011);
  488. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  489. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  490. gm_phy_write(hw, port, 0x18, 0xa204);
  491. gm_phy_write(hw, port, 0x17, 0x2002);
  492. }
  493. /* set page register to 0 */
  494. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  495. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  496. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  497. /* apply workaround for integrated resistors calibration */
  498. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  499. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  500. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  501. /* apply fixes in PHY AFE */
  502. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  503. /* apply RDAC termination workaround */
  504. gm_phy_write(hw, port, 24, 0x2800);
  505. gm_phy_write(hw, port, 23, 0x2001);
  506. /* set page register back to 0 */
  507. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  508. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  509. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  510. /* no effect on Yukon-XL */
  511. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  512. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  513. sky2->speed == SPEED_100) {
  514. /* turn on 100 Mbps LED (LED_LINK100) */
  515. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  516. }
  517. if (ledover)
  518. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  519. }
  520. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  521. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  522. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  523. else
  524. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  525. }
  526. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  527. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  528. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  529. {
  530. u32 reg1;
  531. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  532. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  533. reg1 &= ~phy_power[port];
  534. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  535. reg1 |= coma_mode[port];
  536. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  537. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  538. sky2_pci_read32(hw, PCI_DEV_REG1);
  539. if (hw->chip_id == CHIP_ID_YUKON_FE)
  540. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  541. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  542. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  543. }
  544. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  545. {
  546. u32 reg1;
  547. u16 ctrl;
  548. /* release GPHY Control reset */
  549. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  550. /* release GMAC reset */
  551. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  552. if (hw->flags & SKY2_HW_NEWER_PHY) {
  553. /* select page 2 to access MAC control register */
  554. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  555. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  556. /* allow GMII Power Down */
  557. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  558. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  559. /* set page register back to 0 */
  560. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  561. }
  562. /* setup General Purpose Control Register */
  563. gma_write16(hw, port, GM_GP_CTRL,
  564. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  565. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  566. GM_GPCR_AU_SPD_DIS);
  567. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  568. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  569. /* select page 2 to access MAC control register */
  570. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  571. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  572. /* enable Power Down */
  573. ctrl |= PHY_M_PC_POW_D_ENA;
  574. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  575. /* set page register back to 0 */
  576. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  577. }
  578. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  579. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  580. }
  581. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  582. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  583. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  584. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  585. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  586. }
  587. /* Force a renegotiation */
  588. static void sky2_phy_reinit(struct sky2_port *sky2)
  589. {
  590. spin_lock_bh(&sky2->phy_lock);
  591. sky2_phy_init(sky2->hw, sky2->port);
  592. spin_unlock_bh(&sky2->phy_lock);
  593. }
  594. /* Put device in state to listen for Wake On Lan */
  595. static void sky2_wol_init(struct sky2_port *sky2)
  596. {
  597. struct sky2_hw *hw = sky2->hw;
  598. unsigned port = sky2->port;
  599. enum flow_control save_mode;
  600. u16 ctrl;
  601. /* Bring hardware out of reset */
  602. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  603. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  604. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  605. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  606. /* Force to 10/100
  607. * sky2_reset will re-enable on resume
  608. */
  609. save_mode = sky2->flow_mode;
  610. ctrl = sky2->advertising;
  611. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  612. sky2->flow_mode = FC_NONE;
  613. spin_lock_bh(&sky2->phy_lock);
  614. sky2_phy_power_up(hw, port);
  615. sky2_phy_init(hw, port);
  616. spin_unlock_bh(&sky2->phy_lock);
  617. sky2->flow_mode = save_mode;
  618. sky2->advertising = ctrl;
  619. /* Set GMAC to no flow control and auto update for speed/duplex */
  620. gma_write16(hw, port, GM_GP_CTRL,
  621. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  622. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  623. /* Set WOL address */
  624. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  625. sky2->netdev->dev_addr, ETH_ALEN);
  626. /* Turn on appropriate WOL control bits */
  627. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  628. ctrl = 0;
  629. if (sky2->wol & WAKE_PHY)
  630. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  631. else
  632. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  633. if (sky2->wol & WAKE_MAGIC)
  634. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  635. else
  636. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  637. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  638. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  639. /* Disable PiG firmware */
  640. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  641. /* block receiver */
  642. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  643. }
  644. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  645. {
  646. struct net_device *dev = hw->dev[port];
  647. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  648. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  649. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  650. /* Yukon-Extreme B0 and further Extreme devices */
  651. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  652. } else if (dev->mtu > ETH_DATA_LEN) {
  653. /* set Tx GMAC FIFO Almost Empty Threshold */
  654. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  655. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  656. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  657. } else
  658. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  659. }
  660. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  661. {
  662. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  663. u16 reg;
  664. u32 rx_reg;
  665. int i;
  666. const u8 *addr = hw->dev[port]->dev_addr;
  667. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  668. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  669. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  670. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  671. /* WA DEV_472 -- looks like crossed wires on port 2 */
  672. /* clear GMAC 1 Control reset */
  673. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  674. do {
  675. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  676. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  677. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  678. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  679. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  680. }
  681. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  682. /* Enable Transmit FIFO Underrun */
  683. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  684. spin_lock_bh(&sky2->phy_lock);
  685. sky2_phy_power_up(hw, port);
  686. sky2_phy_init(hw, port);
  687. spin_unlock_bh(&sky2->phy_lock);
  688. /* MIB clear */
  689. reg = gma_read16(hw, port, GM_PHY_ADDR);
  690. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  691. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  692. gma_read16(hw, port, i);
  693. gma_write16(hw, port, GM_PHY_ADDR, reg);
  694. /* transmit control */
  695. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  696. /* receive control reg: unicast + multicast + no FCS */
  697. gma_write16(hw, port, GM_RX_CTRL,
  698. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  699. /* transmit flow control */
  700. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  701. /* transmit parameter */
  702. gma_write16(hw, port, GM_TX_PARAM,
  703. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  704. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  705. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  706. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  707. /* serial mode register */
  708. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  709. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  710. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  711. reg |= GM_SMOD_JUMBO_ENA;
  712. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  713. /* virtual address for data */
  714. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  715. /* physical address: used for pause frames */
  716. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  717. /* ignore counter overflows */
  718. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  719. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  720. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  721. /* Configure Rx MAC FIFO */
  722. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  723. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  724. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  725. hw->chip_id == CHIP_ID_YUKON_FE_P)
  726. rx_reg |= GMF_RX_OVER_ON;
  727. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  728. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  729. /* Hardware errata - clear flush mask */
  730. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  731. } else {
  732. /* Flush Rx MAC FIFO on any flow control or error */
  733. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  734. }
  735. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  736. reg = RX_GMF_FL_THR_DEF + 1;
  737. /* Another magic mystery workaround from sk98lin */
  738. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  739. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  740. reg = 0x178;
  741. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  742. /* Configure Tx MAC FIFO */
  743. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  744. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  745. /* On chips without ram buffer, pause is controled by MAC level */
  746. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  747. /* Pause threshold is scaled by 8 in bytes */
  748. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  749. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  750. reg = 1568 / 8;
  751. else
  752. reg = 1024 / 8;
  753. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  754. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  755. sky2_set_tx_stfwd(hw, port);
  756. }
  757. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  758. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  759. /* disable dynamic watermark */
  760. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  761. reg &= ~TX_DYN_WM_ENA;
  762. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  763. }
  764. }
  765. /* Assign Ram Buffer allocation to queue */
  766. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  767. {
  768. u32 end;
  769. /* convert from K bytes to qwords used for hw register */
  770. start *= 1024/8;
  771. space *= 1024/8;
  772. end = start + space - 1;
  773. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  774. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  775. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  776. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  777. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  778. if (q == Q_R1 || q == Q_R2) {
  779. u32 tp = space - space/4;
  780. /* On receive queue's set the thresholds
  781. * give receiver priority when > 3/4 full
  782. * send pause when down to 2K
  783. */
  784. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  785. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  786. tp = space - 2048/8;
  787. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  788. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  789. } else {
  790. /* Enable store & forward on Tx queue's because
  791. * Tx FIFO is only 1K on Yukon
  792. */
  793. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  794. }
  795. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  796. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  797. }
  798. /* Setup Bus Memory Interface */
  799. static void sky2_qset(struct sky2_hw *hw, u16 q)
  800. {
  801. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  802. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  803. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  804. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  805. }
  806. /* Setup prefetch unit registers. This is the interface between
  807. * hardware and driver list elements
  808. */
  809. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  810. dma_addr_t addr, u32 last)
  811. {
  812. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  813. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  814. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  815. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  816. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  817. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  818. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  819. }
  820. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  821. {
  822. struct sky2_tx_le *le = sky2->tx_le + *slot;
  823. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  824. le->ctrl = 0;
  825. return le;
  826. }
  827. static void tx_init(struct sky2_port *sky2)
  828. {
  829. struct sky2_tx_le *le;
  830. sky2->tx_prod = sky2->tx_cons = 0;
  831. sky2->tx_tcpsum = 0;
  832. sky2->tx_last_mss = 0;
  833. le = get_tx_le(sky2, &sky2->tx_prod);
  834. le->addr = 0;
  835. le->opcode = OP_ADDR64 | HW_OWNER;
  836. sky2->tx_last_upper = 0;
  837. }
  838. /* Update chip's next pointer */
  839. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  840. {
  841. /* Make sure write' to descriptors are complete before we tell hardware */
  842. wmb();
  843. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  844. /* Synchronize I/O on since next processor may write to tail */
  845. mmiowb();
  846. }
  847. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  848. {
  849. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  850. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  851. le->ctrl = 0;
  852. return le;
  853. }
  854. static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
  855. {
  856. unsigned size;
  857. /* Space needed for frame data + headers rounded up */
  858. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  859. /* Stopping point for hardware truncation */
  860. return (size - 8) / sizeof(u32);
  861. }
  862. static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
  863. {
  864. struct rx_ring_info *re;
  865. unsigned size;
  866. /* Space needed for frame data + headers rounded up */
  867. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  868. sky2->rx_nfrags = size >> PAGE_SHIFT;
  869. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  870. /* Compute residue after pages */
  871. size -= sky2->rx_nfrags << PAGE_SHIFT;
  872. /* Optimize to handle small packets and headers */
  873. if (size < copybreak)
  874. size = copybreak;
  875. if (size < ETH_HLEN)
  876. size = ETH_HLEN;
  877. return size;
  878. }
  879. /* Build description to hardware for one receive segment */
  880. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  881. dma_addr_t map, unsigned len)
  882. {
  883. struct sky2_rx_le *le;
  884. if (sizeof(dma_addr_t) > sizeof(u32)) {
  885. le = sky2_next_rx(sky2);
  886. le->addr = cpu_to_le32(upper_32_bits(map));
  887. le->opcode = OP_ADDR64 | HW_OWNER;
  888. }
  889. le = sky2_next_rx(sky2);
  890. le->addr = cpu_to_le32(lower_32_bits(map));
  891. le->length = cpu_to_le16(len);
  892. le->opcode = op | HW_OWNER;
  893. }
  894. /* Build description to hardware for one possibly fragmented skb */
  895. static void sky2_rx_submit(struct sky2_port *sky2,
  896. const struct rx_ring_info *re)
  897. {
  898. int i;
  899. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  900. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  901. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  902. }
  903. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  904. unsigned size)
  905. {
  906. struct sk_buff *skb = re->skb;
  907. int i;
  908. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  909. if (pci_dma_mapping_error(pdev, re->data_addr))
  910. goto mapping_error;
  911. pci_unmap_len_set(re, data_size, size);
  912. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  913. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  914. re->frag_addr[i] = pci_map_page(pdev, frag->page,
  915. frag->page_offset,
  916. frag->size,
  917. PCI_DMA_FROMDEVICE);
  918. if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
  919. goto map_page_error;
  920. }
  921. return 0;
  922. map_page_error:
  923. while (--i >= 0) {
  924. pci_unmap_page(pdev, re->frag_addr[i],
  925. skb_shinfo(skb)->frags[i].size,
  926. PCI_DMA_FROMDEVICE);
  927. }
  928. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  929. PCI_DMA_FROMDEVICE);
  930. mapping_error:
  931. if (net_ratelimit())
  932. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  933. skb->dev->name);
  934. return -EIO;
  935. }
  936. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  937. {
  938. struct sk_buff *skb = re->skb;
  939. int i;
  940. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  941. PCI_DMA_FROMDEVICE);
  942. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  943. pci_unmap_page(pdev, re->frag_addr[i],
  944. skb_shinfo(skb)->frags[i].size,
  945. PCI_DMA_FROMDEVICE);
  946. }
  947. /* Tell chip where to start receive checksum.
  948. * Actually has two checksums, but set both same to avoid possible byte
  949. * order problems.
  950. */
  951. static void rx_set_checksum(struct sky2_port *sky2)
  952. {
  953. struct sky2_rx_le *le = sky2_next_rx(sky2);
  954. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  955. le->ctrl = 0;
  956. le->opcode = OP_TCPSTART | HW_OWNER;
  957. sky2_write32(sky2->hw,
  958. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  959. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  960. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  961. }
  962. /*
  963. * The RX Stop command will not work for Yukon-2 if the BMU does not
  964. * reach the end of packet and since we can't make sure that we have
  965. * incoming data, we must reset the BMU while it is not doing a DMA
  966. * transfer. Since it is possible that the RX path is still active,
  967. * the RX RAM buffer will be stopped first, so any possible incoming
  968. * data will not trigger a DMA. After the RAM buffer is stopped, the
  969. * BMU is polled until any DMA in progress is ended and only then it
  970. * will be reset.
  971. */
  972. static void sky2_rx_stop(struct sky2_port *sky2)
  973. {
  974. struct sky2_hw *hw = sky2->hw;
  975. unsigned rxq = rxqaddr[sky2->port];
  976. int i;
  977. /* disable the RAM Buffer receive queue */
  978. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  979. for (i = 0; i < 0xffff; i++)
  980. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  981. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  982. goto stopped;
  983. netdev_warn(sky2->netdev, "receiver stop failed\n");
  984. stopped:
  985. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  986. /* reset the Rx prefetch unit */
  987. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  988. mmiowb();
  989. }
  990. /* Clean out receive buffer area, assumes receiver hardware stopped */
  991. static void sky2_rx_clean(struct sky2_port *sky2)
  992. {
  993. unsigned i;
  994. memset(sky2->rx_le, 0, RX_LE_BYTES);
  995. for (i = 0; i < sky2->rx_pending; i++) {
  996. struct rx_ring_info *re = sky2->rx_ring + i;
  997. if (re->skb) {
  998. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  999. kfree_skb(re->skb);
  1000. re->skb = NULL;
  1001. }
  1002. }
  1003. }
  1004. /* Basic MII support */
  1005. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1006. {
  1007. struct mii_ioctl_data *data = if_mii(ifr);
  1008. struct sky2_port *sky2 = netdev_priv(dev);
  1009. struct sky2_hw *hw = sky2->hw;
  1010. int err = -EOPNOTSUPP;
  1011. if (!netif_running(dev))
  1012. return -ENODEV; /* Phy still in reset */
  1013. switch (cmd) {
  1014. case SIOCGMIIPHY:
  1015. data->phy_id = PHY_ADDR_MARV;
  1016. /* fallthru */
  1017. case SIOCGMIIREG: {
  1018. u16 val = 0;
  1019. spin_lock_bh(&sky2->phy_lock);
  1020. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1021. spin_unlock_bh(&sky2->phy_lock);
  1022. data->val_out = val;
  1023. break;
  1024. }
  1025. case SIOCSMIIREG:
  1026. spin_lock_bh(&sky2->phy_lock);
  1027. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1028. data->val_in);
  1029. spin_unlock_bh(&sky2->phy_lock);
  1030. break;
  1031. }
  1032. return err;
  1033. }
  1034. #ifdef SKY2_VLAN_TAG_USED
  1035. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1036. {
  1037. if (onoff) {
  1038. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1039. RX_VLAN_STRIP_ON);
  1040. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1041. TX_VLAN_TAG_ON);
  1042. } else {
  1043. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1044. RX_VLAN_STRIP_OFF);
  1045. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1046. TX_VLAN_TAG_OFF);
  1047. }
  1048. }
  1049. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1050. {
  1051. struct sky2_port *sky2 = netdev_priv(dev);
  1052. struct sky2_hw *hw = sky2->hw;
  1053. u16 port = sky2->port;
  1054. netif_tx_lock_bh(dev);
  1055. napi_disable(&hw->napi);
  1056. sky2->vlgrp = grp;
  1057. sky2_set_vlan_mode(hw, port, grp != NULL);
  1058. sky2_read32(hw, B0_Y2_SP_LISR);
  1059. napi_enable(&hw->napi);
  1060. netif_tx_unlock_bh(dev);
  1061. }
  1062. #endif
  1063. /* Amount of required worst case padding in rx buffer */
  1064. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1065. {
  1066. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1067. }
  1068. /*
  1069. * Allocate an skb for receiving. If the MTU is large enough
  1070. * make the skb non-linear with a fragment list of pages.
  1071. */
  1072. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1073. {
  1074. struct sk_buff *skb;
  1075. int i;
  1076. skb = netdev_alloc_skb(sky2->netdev,
  1077. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1078. if (!skb)
  1079. goto nomem;
  1080. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1081. unsigned char *start;
  1082. /*
  1083. * Workaround for a bug in FIFO that cause hang
  1084. * if the FIFO if the receive buffer is not 64 byte aligned.
  1085. * The buffer returned from netdev_alloc_skb is
  1086. * aligned except if slab debugging is enabled.
  1087. */
  1088. start = PTR_ALIGN(skb->data, 8);
  1089. skb_reserve(skb, start - skb->data);
  1090. } else
  1091. skb_reserve(skb, NET_IP_ALIGN);
  1092. for (i = 0; i < sky2->rx_nfrags; i++) {
  1093. struct page *page = alloc_page(GFP_ATOMIC);
  1094. if (!page)
  1095. goto free_partial;
  1096. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1097. }
  1098. return skb;
  1099. free_partial:
  1100. kfree_skb(skb);
  1101. nomem:
  1102. return NULL;
  1103. }
  1104. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1105. {
  1106. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1107. }
  1108. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1109. {
  1110. struct sky2_hw *hw = sky2->hw;
  1111. unsigned i;
  1112. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1113. /* Fill Rx ring */
  1114. for (i = 0; i < sky2->rx_pending; i++) {
  1115. struct rx_ring_info *re = sky2->rx_ring + i;
  1116. re->skb = sky2_rx_alloc(sky2);
  1117. if (!re->skb)
  1118. return -ENOMEM;
  1119. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1120. dev_kfree_skb(re->skb);
  1121. re->skb = NULL;
  1122. return -ENOMEM;
  1123. }
  1124. }
  1125. return 0;
  1126. }
  1127. /*
  1128. * Setup receiver buffer pool.
  1129. * Normal case this ends up creating one list element for skb
  1130. * in the receive ring. Worst case if using large MTU and each
  1131. * allocation falls on a different 64 bit region, that results
  1132. * in 6 list elements per ring entry.
  1133. * One element is used for checksum enable/disable, and one
  1134. * extra to avoid wrap.
  1135. */
  1136. static void sky2_rx_start(struct sky2_port *sky2)
  1137. {
  1138. struct sky2_hw *hw = sky2->hw;
  1139. struct rx_ring_info *re;
  1140. unsigned rxq = rxqaddr[sky2->port];
  1141. unsigned i, thresh;
  1142. sky2->rx_put = sky2->rx_next = 0;
  1143. sky2_qset(hw, rxq);
  1144. /* On PCI express lowering the watermark gives better performance */
  1145. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1146. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1147. /* These chips have no ram buffer?
  1148. * MAC Rx RAM Read is controlled by hardware */
  1149. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1150. (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
  1151. hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1152. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1153. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1154. if (!(hw->flags & SKY2_HW_NEW_LE))
  1155. rx_set_checksum(sky2);
  1156. /* submit Rx ring */
  1157. for (i = 0; i < sky2->rx_pending; i++) {
  1158. re = sky2->rx_ring + i;
  1159. sky2_rx_submit(sky2, re);
  1160. }
  1161. /*
  1162. * The receiver hangs if it receives frames larger than the
  1163. * packet buffer. As a workaround, truncate oversize frames, but
  1164. * the register is limited to 9 bits, so if you do frames > 2052
  1165. * you better get the MTU right!
  1166. */
  1167. thresh = sky2_get_rx_threshold(sky2);
  1168. if (thresh > 0x1ff)
  1169. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1170. else {
  1171. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1172. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1173. }
  1174. /* Tell chip about available buffers */
  1175. sky2_rx_update(sky2, rxq);
  1176. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1177. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1178. /*
  1179. * Disable flushing of non ASF packets;
  1180. * must be done after initializing the BMUs;
  1181. * drivers without ASF support should do this too, otherwise
  1182. * it may happen that they cannot run on ASF devices;
  1183. * remember that the MAC FIFO isn't reset during initialization.
  1184. */
  1185. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1186. }
  1187. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1188. /* Enable RX Home Address & Routing Header checksum fix */
  1189. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1190. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1191. /* Enable TX Home Address & Routing Header checksum fix */
  1192. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1193. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1194. }
  1195. }
  1196. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1197. {
  1198. struct sky2_hw *hw = sky2->hw;
  1199. /* must be power of 2 */
  1200. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1201. sky2->tx_ring_size *
  1202. sizeof(struct sky2_tx_le),
  1203. &sky2->tx_le_map);
  1204. if (!sky2->tx_le)
  1205. goto nomem;
  1206. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1207. GFP_KERNEL);
  1208. if (!sky2->tx_ring)
  1209. goto nomem;
  1210. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1211. &sky2->rx_le_map);
  1212. if (!sky2->rx_le)
  1213. goto nomem;
  1214. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1215. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1216. GFP_KERNEL);
  1217. if (!sky2->rx_ring)
  1218. goto nomem;
  1219. return sky2_alloc_rx_skbs(sky2);
  1220. nomem:
  1221. return -ENOMEM;
  1222. }
  1223. static void sky2_free_buffers(struct sky2_port *sky2)
  1224. {
  1225. struct sky2_hw *hw = sky2->hw;
  1226. sky2_rx_clean(sky2);
  1227. if (sky2->rx_le) {
  1228. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1229. sky2->rx_le, sky2->rx_le_map);
  1230. sky2->rx_le = NULL;
  1231. }
  1232. if (sky2->tx_le) {
  1233. pci_free_consistent(hw->pdev,
  1234. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1235. sky2->tx_le, sky2->tx_le_map);
  1236. sky2->tx_le = NULL;
  1237. }
  1238. kfree(sky2->tx_ring);
  1239. kfree(sky2->rx_ring);
  1240. sky2->tx_ring = NULL;
  1241. sky2->rx_ring = NULL;
  1242. }
  1243. static void sky2_hw_up(struct sky2_port *sky2)
  1244. {
  1245. struct sky2_hw *hw = sky2->hw;
  1246. unsigned port = sky2->port;
  1247. u32 ramsize;
  1248. int cap;
  1249. struct net_device *otherdev = hw->dev[sky2->port^1];
  1250. tx_init(sky2);
  1251. /*
  1252. * On dual port PCI-X card, there is an problem where status
  1253. * can be received out of order due to split transactions
  1254. */
  1255. if (otherdev && netif_running(otherdev) &&
  1256. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1257. u16 cmd;
  1258. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1259. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1260. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1261. }
  1262. sky2_mac_init(hw, port);
  1263. /* Register is number of 4K blocks on internal RAM buffer. */
  1264. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1265. if (ramsize > 0) {
  1266. u32 rxspace;
  1267. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1268. if (ramsize < 16)
  1269. rxspace = ramsize / 2;
  1270. else
  1271. rxspace = 8 + (2*(ramsize - 16))/3;
  1272. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1273. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1274. /* Make sure SyncQ is disabled */
  1275. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1276. RB_RST_SET);
  1277. }
  1278. sky2_qset(hw, txqaddr[port]);
  1279. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1280. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1281. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1282. /* Set almost empty threshold */
  1283. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1284. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1285. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1286. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1287. sky2->tx_ring_size - 1);
  1288. #ifdef SKY2_VLAN_TAG_USED
  1289. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1290. #endif
  1291. sky2_rx_start(sky2);
  1292. }
  1293. /* Bring up network interface. */
  1294. static int sky2_up(struct net_device *dev)
  1295. {
  1296. struct sky2_port *sky2 = netdev_priv(dev);
  1297. struct sky2_hw *hw = sky2->hw;
  1298. unsigned port = sky2->port;
  1299. u32 imask;
  1300. int err;
  1301. netif_carrier_off(dev);
  1302. err = sky2_alloc_buffers(sky2);
  1303. if (err)
  1304. goto err_out;
  1305. sky2_hw_up(sky2);
  1306. /* Enable interrupts from phy/mac for port */
  1307. imask = sky2_read32(hw, B0_IMSK);
  1308. imask |= portirq_msk[port];
  1309. sky2_write32(hw, B0_IMSK, imask);
  1310. sky2_read32(hw, B0_IMSK);
  1311. netif_info(sky2, ifup, dev, "enabling interface\n");
  1312. return 0;
  1313. err_out:
  1314. sky2_free_buffers(sky2);
  1315. return err;
  1316. }
  1317. /* Modular subtraction in ring */
  1318. static inline int tx_inuse(const struct sky2_port *sky2)
  1319. {
  1320. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1321. }
  1322. /* Number of list elements available for next tx */
  1323. static inline int tx_avail(const struct sky2_port *sky2)
  1324. {
  1325. return sky2->tx_pending - tx_inuse(sky2);
  1326. }
  1327. /* Estimate of number of transmit list elements required */
  1328. static unsigned tx_le_req(const struct sk_buff *skb)
  1329. {
  1330. unsigned count;
  1331. count = (skb_shinfo(skb)->nr_frags + 1)
  1332. * (sizeof(dma_addr_t) / sizeof(u32));
  1333. if (skb_is_gso(skb))
  1334. ++count;
  1335. else if (sizeof(dma_addr_t) == sizeof(u32))
  1336. ++count; /* possible vlan */
  1337. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1338. ++count;
  1339. return count;
  1340. }
  1341. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1342. {
  1343. if (re->flags & TX_MAP_SINGLE)
  1344. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1345. pci_unmap_len(re, maplen),
  1346. PCI_DMA_TODEVICE);
  1347. else if (re->flags & TX_MAP_PAGE)
  1348. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1349. pci_unmap_len(re, maplen),
  1350. PCI_DMA_TODEVICE);
  1351. re->flags = 0;
  1352. }
  1353. /*
  1354. * Put one packet in ring for transmit.
  1355. * A single packet can generate multiple list elements, and
  1356. * the number of ring elements will probably be less than the number
  1357. * of list elements used.
  1358. */
  1359. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1360. struct net_device *dev)
  1361. {
  1362. struct sky2_port *sky2 = netdev_priv(dev);
  1363. struct sky2_hw *hw = sky2->hw;
  1364. struct sky2_tx_le *le = NULL;
  1365. struct tx_ring_info *re;
  1366. unsigned i, len;
  1367. dma_addr_t mapping;
  1368. u32 upper;
  1369. u16 slot;
  1370. u16 mss;
  1371. u8 ctrl;
  1372. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1373. return NETDEV_TX_BUSY;
  1374. len = skb_headlen(skb);
  1375. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1376. if (pci_dma_mapping_error(hw->pdev, mapping))
  1377. goto mapping_error;
  1378. slot = sky2->tx_prod;
  1379. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1380. "tx queued, slot %u, len %d\n", slot, skb->len);
  1381. /* Send high bits if needed */
  1382. upper = upper_32_bits(mapping);
  1383. if (upper != sky2->tx_last_upper) {
  1384. le = get_tx_le(sky2, &slot);
  1385. le->addr = cpu_to_le32(upper);
  1386. sky2->tx_last_upper = upper;
  1387. le->opcode = OP_ADDR64 | HW_OWNER;
  1388. }
  1389. /* Check for TCP Segmentation Offload */
  1390. mss = skb_shinfo(skb)->gso_size;
  1391. if (mss != 0) {
  1392. if (!(hw->flags & SKY2_HW_NEW_LE))
  1393. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1394. if (mss != sky2->tx_last_mss) {
  1395. le = get_tx_le(sky2, &slot);
  1396. le->addr = cpu_to_le32(mss);
  1397. if (hw->flags & SKY2_HW_NEW_LE)
  1398. le->opcode = OP_MSS | HW_OWNER;
  1399. else
  1400. le->opcode = OP_LRGLEN | HW_OWNER;
  1401. sky2->tx_last_mss = mss;
  1402. }
  1403. }
  1404. ctrl = 0;
  1405. #ifdef SKY2_VLAN_TAG_USED
  1406. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1407. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1408. if (!le) {
  1409. le = get_tx_le(sky2, &slot);
  1410. le->addr = 0;
  1411. le->opcode = OP_VLAN|HW_OWNER;
  1412. } else
  1413. le->opcode |= OP_VLAN;
  1414. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1415. ctrl |= INS_VLAN;
  1416. }
  1417. #endif
  1418. /* Handle TCP checksum offload */
  1419. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1420. /* On Yukon EX (some versions) encoding change. */
  1421. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1422. ctrl |= CALSUM; /* auto checksum */
  1423. else {
  1424. const unsigned offset = skb_transport_offset(skb);
  1425. u32 tcpsum;
  1426. tcpsum = offset << 16; /* sum start */
  1427. tcpsum |= offset + skb->csum_offset; /* sum write */
  1428. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1429. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1430. ctrl |= UDPTCP;
  1431. if (tcpsum != sky2->tx_tcpsum) {
  1432. sky2->tx_tcpsum = tcpsum;
  1433. le = get_tx_le(sky2, &slot);
  1434. le->addr = cpu_to_le32(tcpsum);
  1435. le->length = 0; /* initial checksum value */
  1436. le->ctrl = 1; /* one packet */
  1437. le->opcode = OP_TCPLISW | HW_OWNER;
  1438. }
  1439. }
  1440. }
  1441. re = sky2->tx_ring + slot;
  1442. re->flags = TX_MAP_SINGLE;
  1443. pci_unmap_addr_set(re, mapaddr, mapping);
  1444. pci_unmap_len_set(re, maplen, len);
  1445. le = get_tx_le(sky2, &slot);
  1446. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1447. le->length = cpu_to_le16(len);
  1448. le->ctrl = ctrl;
  1449. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1450. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1451. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1452. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1453. frag->size, PCI_DMA_TODEVICE);
  1454. if (pci_dma_mapping_error(hw->pdev, mapping))
  1455. goto mapping_unwind;
  1456. upper = upper_32_bits(mapping);
  1457. if (upper != sky2->tx_last_upper) {
  1458. le = get_tx_le(sky2, &slot);
  1459. le->addr = cpu_to_le32(upper);
  1460. sky2->tx_last_upper = upper;
  1461. le->opcode = OP_ADDR64 | HW_OWNER;
  1462. }
  1463. re = sky2->tx_ring + slot;
  1464. re->flags = TX_MAP_PAGE;
  1465. pci_unmap_addr_set(re, mapaddr, mapping);
  1466. pci_unmap_len_set(re, maplen, frag->size);
  1467. le = get_tx_le(sky2, &slot);
  1468. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1469. le->length = cpu_to_le16(frag->size);
  1470. le->ctrl = ctrl;
  1471. le->opcode = OP_BUFFER | HW_OWNER;
  1472. }
  1473. re->skb = skb;
  1474. le->ctrl |= EOP;
  1475. sky2->tx_prod = slot;
  1476. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1477. netif_stop_queue(dev);
  1478. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1479. return NETDEV_TX_OK;
  1480. mapping_unwind:
  1481. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1482. re = sky2->tx_ring + i;
  1483. sky2_tx_unmap(hw->pdev, re);
  1484. }
  1485. mapping_error:
  1486. if (net_ratelimit())
  1487. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1488. dev_kfree_skb(skb);
  1489. return NETDEV_TX_OK;
  1490. }
  1491. /*
  1492. * Free ring elements from starting at tx_cons until "done"
  1493. *
  1494. * NB:
  1495. * 1. The hardware will tell us about partial completion of multi-part
  1496. * buffers so make sure not to free skb to early.
  1497. * 2. This may run in parallel start_xmit because the it only
  1498. * looks at the tail of the queue of FIFO (tx_cons), not
  1499. * the head (tx_prod)
  1500. */
  1501. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1502. {
  1503. struct net_device *dev = sky2->netdev;
  1504. unsigned idx;
  1505. BUG_ON(done >= sky2->tx_ring_size);
  1506. for (idx = sky2->tx_cons; idx != done;
  1507. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1508. struct tx_ring_info *re = sky2->tx_ring + idx;
  1509. struct sk_buff *skb = re->skb;
  1510. sky2_tx_unmap(sky2->hw->pdev, re);
  1511. if (skb) {
  1512. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1513. "tx done %u\n", idx);
  1514. dev->stats.tx_packets++;
  1515. dev->stats.tx_bytes += skb->len;
  1516. re->skb = NULL;
  1517. dev_kfree_skb_any(skb);
  1518. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1519. }
  1520. }
  1521. sky2->tx_cons = idx;
  1522. smp_mb();
  1523. }
  1524. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1525. {
  1526. /* Disable Force Sync bit and Enable Alloc bit */
  1527. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1528. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1529. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1530. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1531. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1532. /* Reset the PCI FIFO of the async Tx queue */
  1533. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1534. BMU_RST_SET | BMU_FIFO_RST);
  1535. /* Reset the Tx prefetch units */
  1536. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1537. PREF_UNIT_RST_SET);
  1538. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1539. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1540. }
  1541. static void sky2_hw_down(struct sky2_port *sky2)
  1542. {
  1543. struct sky2_hw *hw = sky2->hw;
  1544. unsigned port = sky2->port;
  1545. u16 ctrl;
  1546. /* Force flow control off */
  1547. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1548. /* Stop transmitter */
  1549. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1550. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1551. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1552. RB_RST_SET | RB_DIS_OP_MD);
  1553. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1554. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1555. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1556. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1557. /* Workaround shared GMAC reset */
  1558. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1559. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1560. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1561. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1562. /* Force any delayed status interrrupt and NAPI */
  1563. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1564. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1565. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1566. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1567. sky2_rx_stop(sky2);
  1568. spin_lock_bh(&sky2->phy_lock);
  1569. sky2_phy_power_down(hw, port);
  1570. spin_unlock_bh(&sky2->phy_lock);
  1571. sky2_tx_reset(hw, port);
  1572. /* Free any pending frames stuck in HW queue */
  1573. sky2_tx_complete(sky2, sky2->tx_prod);
  1574. }
  1575. /* Network shutdown */
  1576. static int sky2_down(struct net_device *dev)
  1577. {
  1578. struct sky2_port *sky2 = netdev_priv(dev);
  1579. struct sky2_hw *hw = sky2->hw;
  1580. /* Never really got started! */
  1581. if (!sky2->tx_le)
  1582. return 0;
  1583. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1584. /* Disable port IRQ */
  1585. sky2_write32(hw, B0_IMSK,
  1586. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1587. sky2_read32(hw, B0_IMSK);
  1588. synchronize_irq(hw->pdev->irq);
  1589. napi_synchronize(&hw->napi);
  1590. sky2_hw_down(sky2);
  1591. sky2_free_buffers(sky2);
  1592. return 0;
  1593. }
  1594. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1595. {
  1596. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1597. return SPEED_1000;
  1598. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1599. if (aux & PHY_M_PS_SPEED_100)
  1600. return SPEED_100;
  1601. else
  1602. return SPEED_10;
  1603. }
  1604. switch (aux & PHY_M_PS_SPEED_MSK) {
  1605. case PHY_M_PS_SPEED_1000:
  1606. return SPEED_1000;
  1607. case PHY_M_PS_SPEED_100:
  1608. return SPEED_100;
  1609. default:
  1610. return SPEED_10;
  1611. }
  1612. }
  1613. static void sky2_link_up(struct sky2_port *sky2)
  1614. {
  1615. struct sky2_hw *hw = sky2->hw;
  1616. unsigned port = sky2->port;
  1617. u16 reg;
  1618. static const char *fc_name[] = {
  1619. [FC_NONE] = "none",
  1620. [FC_TX] = "tx",
  1621. [FC_RX] = "rx",
  1622. [FC_BOTH] = "both",
  1623. };
  1624. /* enable Rx/Tx */
  1625. reg = gma_read16(hw, port, GM_GP_CTRL);
  1626. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1627. gma_write16(hw, port, GM_GP_CTRL, reg);
  1628. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1629. netif_carrier_on(sky2->netdev);
  1630. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1631. /* Turn on link LED */
  1632. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1633. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1634. netif_info(sky2, link, sky2->netdev,
  1635. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1636. sky2->speed,
  1637. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1638. fc_name[sky2->flow_status]);
  1639. }
  1640. static void sky2_link_down(struct sky2_port *sky2)
  1641. {
  1642. struct sky2_hw *hw = sky2->hw;
  1643. unsigned port = sky2->port;
  1644. u16 reg;
  1645. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1646. reg = gma_read16(hw, port, GM_GP_CTRL);
  1647. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1648. gma_write16(hw, port, GM_GP_CTRL, reg);
  1649. netif_carrier_off(sky2->netdev);
  1650. /* Turn off link LED */
  1651. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1652. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1653. sky2_phy_init(hw, port);
  1654. }
  1655. static enum flow_control sky2_flow(int rx, int tx)
  1656. {
  1657. if (rx)
  1658. return tx ? FC_BOTH : FC_RX;
  1659. else
  1660. return tx ? FC_TX : FC_NONE;
  1661. }
  1662. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1663. {
  1664. struct sky2_hw *hw = sky2->hw;
  1665. unsigned port = sky2->port;
  1666. u16 advert, lpa;
  1667. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1668. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1669. if (lpa & PHY_M_AN_RF) {
  1670. netdev_err(sky2->netdev, "remote fault\n");
  1671. return -1;
  1672. }
  1673. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1674. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1675. return -1;
  1676. }
  1677. sky2->speed = sky2_phy_speed(hw, aux);
  1678. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1679. /* Since the pause result bits seem to in different positions on
  1680. * different chips. look at registers.
  1681. */
  1682. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1683. /* Shift for bits in fiber PHY */
  1684. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1685. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1686. if (advert & ADVERTISE_1000XPAUSE)
  1687. advert |= ADVERTISE_PAUSE_CAP;
  1688. if (advert & ADVERTISE_1000XPSE_ASYM)
  1689. advert |= ADVERTISE_PAUSE_ASYM;
  1690. if (lpa & LPA_1000XPAUSE)
  1691. lpa |= LPA_PAUSE_CAP;
  1692. if (lpa & LPA_1000XPAUSE_ASYM)
  1693. lpa |= LPA_PAUSE_ASYM;
  1694. }
  1695. sky2->flow_status = FC_NONE;
  1696. if (advert & ADVERTISE_PAUSE_CAP) {
  1697. if (lpa & LPA_PAUSE_CAP)
  1698. sky2->flow_status = FC_BOTH;
  1699. else if (advert & ADVERTISE_PAUSE_ASYM)
  1700. sky2->flow_status = FC_RX;
  1701. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1702. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1703. sky2->flow_status = FC_TX;
  1704. }
  1705. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1706. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1707. sky2->flow_status = FC_NONE;
  1708. if (sky2->flow_status & FC_TX)
  1709. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1710. else
  1711. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1712. return 0;
  1713. }
  1714. /* Interrupt from PHY */
  1715. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1716. {
  1717. struct net_device *dev = hw->dev[port];
  1718. struct sky2_port *sky2 = netdev_priv(dev);
  1719. u16 istatus, phystat;
  1720. if (!netif_running(dev))
  1721. return;
  1722. spin_lock(&sky2->phy_lock);
  1723. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1724. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1725. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1726. istatus, phystat);
  1727. if (istatus & PHY_M_IS_AN_COMPL) {
  1728. if (sky2_autoneg_done(sky2, phystat) == 0)
  1729. sky2_link_up(sky2);
  1730. goto out;
  1731. }
  1732. if (istatus & PHY_M_IS_LSP_CHANGE)
  1733. sky2->speed = sky2_phy_speed(hw, phystat);
  1734. if (istatus & PHY_M_IS_DUP_CHANGE)
  1735. sky2->duplex =
  1736. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1737. if (istatus & PHY_M_IS_LST_CHANGE) {
  1738. if (phystat & PHY_M_PS_LINK_UP)
  1739. sky2_link_up(sky2);
  1740. else
  1741. sky2_link_down(sky2);
  1742. }
  1743. out:
  1744. spin_unlock(&sky2->phy_lock);
  1745. }
  1746. /* Special quick link interrupt (Yukon-2 Optima only) */
  1747. static void sky2_qlink_intr(struct sky2_hw *hw)
  1748. {
  1749. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1750. u32 imask;
  1751. u16 phy;
  1752. /* disable irq */
  1753. imask = sky2_read32(hw, B0_IMSK);
  1754. imask &= ~Y2_IS_PHY_QLNK;
  1755. sky2_write32(hw, B0_IMSK, imask);
  1756. /* reset PHY Link Detect */
  1757. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1758. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1759. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1760. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1761. sky2_link_up(sky2);
  1762. }
  1763. /* Transmit timeout is only called if we are running, carrier is up
  1764. * and tx queue is full (stopped).
  1765. */
  1766. static void sky2_tx_timeout(struct net_device *dev)
  1767. {
  1768. struct sky2_port *sky2 = netdev_priv(dev);
  1769. struct sky2_hw *hw = sky2->hw;
  1770. netif_err(sky2, timer, dev, "tx timeout\n");
  1771. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1772. sky2->tx_cons, sky2->tx_prod,
  1773. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1774. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1775. /* can't restart safely under softirq */
  1776. schedule_work(&hw->restart_work);
  1777. }
  1778. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1779. {
  1780. struct sky2_port *sky2 = netdev_priv(dev);
  1781. struct sky2_hw *hw = sky2->hw;
  1782. unsigned port = sky2->port;
  1783. int err;
  1784. u16 ctl, mode;
  1785. u32 imask;
  1786. /* MTU size outside the spec */
  1787. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1788. return -EINVAL;
  1789. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1790. if (new_mtu > ETH_DATA_LEN &&
  1791. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1792. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1793. return -EINVAL;
  1794. /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
  1795. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
  1796. dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  1797. if (!netif_running(dev)) {
  1798. dev->mtu = new_mtu;
  1799. return 0;
  1800. }
  1801. imask = sky2_read32(hw, B0_IMSK);
  1802. sky2_write32(hw, B0_IMSK, 0);
  1803. dev->trans_start = jiffies; /* prevent tx timeout */
  1804. netif_stop_queue(dev);
  1805. napi_disable(&hw->napi);
  1806. synchronize_irq(hw->pdev->irq);
  1807. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1808. sky2_set_tx_stfwd(hw, port);
  1809. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1810. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1811. sky2_rx_stop(sky2);
  1812. sky2_rx_clean(sky2);
  1813. dev->mtu = new_mtu;
  1814. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1815. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1816. if (dev->mtu > ETH_DATA_LEN)
  1817. mode |= GM_SMOD_JUMBO_ENA;
  1818. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1819. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1820. err = sky2_alloc_rx_skbs(sky2);
  1821. if (!err)
  1822. sky2_rx_start(sky2);
  1823. else
  1824. sky2_rx_clean(sky2);
  1825. sky2_write32(hw, B0_IMSK, imask);
  1826. sky2_read32(hw, B0_Y2_SP_LISR);
  1827. napi_enable(&hw->napi);
  1828. if (err)
  1829. dev_close(dev);
  1830. else {
  1831. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1832. netif_wake_queue(dev);
  1833. }
  1834. return err;
  1835. }
  1836. /* For small just reuse existing skb for next receive */
  1837. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1838. const struct rx_ring_info *re,
  1839. unsigned length)
  1840. {
  1841. struct sk_buff *skb;
  1842. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1843. if (likely(skb)) {
  1844. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1845. length, PCI_DMA_FROMDEVICE);
  1846. skb_copy_from_linear_data(re->skb, skb->data, length);
  1847. skb->ip_summed = re->skb->ip_summed;
  1848. skb->csum = re->skb->csum;
  1849. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1850. length, PCI_DMA_FROMDEVICE);
  1851. re->skb->ip_summed = CHECKSUM_NONE;
  1852. skb_put(skb, length);
  1853. }
  1854. return skb;
  1855. }
  1856. /* Adjust length of skb with fragments to match received data */
  1857. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1858. unsigned int length)
  1859. {
  1860. int i, num_frags;
  1861. unsigned int size;
  1862. /* put header into skb */
  1863. size = min(length, hdr_space);
  1864. skb->tail += size;
  1865. skb->len += size;
  1866. length -= size;
  1867. num_frags = skb_shinfo(skb)->nr_frags;
  1868. for (i = 0; i < num_frags; i++) {
  1869. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1870. if (length == 0) {
  1871. /* don't need this page */
  1872. __free_page(frag->page);
  1873. --skb_shinfo(skb)->nr_frags;
  1874. } else {
  1875. size = min(length, (unsigned) PAGE_SIZE);
  1876. frag->size = size;
  1877. skb->data_len += size;
  1878. skb->truesize += size;
  1879. skb->len += size;
  1880. length -= size;
  1881. }
  1882. }
  1883. }
  1884. /* Normal packet - take skb from ring element and put in a new one */
  1885. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1886. struct rx_ring_info *re,
  1887. unsigned int length)
  1888. {
  1889. struct sk_buff *skb;
  1890. struct rx_ring_info nre;
  1891. unsigned hdr_space = sky2->rx_data_size;
  1892. nre.skb = sky2_rx_alloc(sky2);
  1893. if (unlikely(!nre.skb))
  1894. goto nobuf;
  1895. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  1896. goto nomap;
  1897. skb = re->skb;
  1898. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1899. prefetch(skb->data);
  1900. *re = nre;
  1901. if (skb_shinfo(skb)->nr_frags)
  1902. skb_put_frags(skb, hdr_space, length);
  1903. else
  1904. skb_put(skb, length);
  1905. return skb;
  1906. nomap:
  1907. dev_kfree_skb(nre.skb);
  1908. nobuf:
  1909. return NULL;
  1910. }
  1911. /*
  1912. * Receive one packet.
  1913. * For larger packets, get new buffer.
  1914. */
  1915. static struct sk_buff *sky2_receive(struct net_device *dev,
  1916. u16 length, u32 status)
  1917. {
  1918. struct sky2_port *sky2 = netdev_priv(dev);
  1919. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1920. struct sk_buff *skb = NULL;
  1921. u16 count = (status & GMR_FS_LEN) >> 16;
  1922. #ifdef SKY2_VLAN_TAG_USED
  1923. /* Account for vlan tag */
  1924. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1925. count -= VLAN_HLEN;
  1926. #endif
  1927. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  1928. "rx slot %u status 0x%x len %d\n",
  1929. sky2->rx_next, status, length);
  1930. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1931. prefetch(sky2->rx_ring + sky2->rx_next);
  1932. /* This chip has hardware problems that generates bogus status.
  1933. * So do only marginal checking and expect higher level protocols
  1934. * to handle crap frames.
  1935. */
  1936. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1937. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1938. length != count)
  1939. goto okay;
  1940. if (status & GMR_FS_ANY_ERR)
  1941. goto error;
  1942. if (!(status & GMR_FS_RX_OK))
  1943. goto resubmit;
  1944. /* if length reported by DMA does not match PHY, packet was truncated */
  1945. if (length != count)
  1946. goto len_error;
  1947. okay:
  1948. if (length < copybreak)
  1949. skb = receive_copy(sky2, re, length);
  1950. else
  1951. skb = receive_new(sky2, re, length);
  1952. dev->stats.rx_dropped += (skb == NULL);
  1953. resubmit:
  1954. sky2_rx_submit(sky2, re);
  1955. return skb;
  1956. len_error:
  1957. /* Truncation of overlength packets
  1958. causes PHY length to not match MAC length */
  1959. ++dev->stats.rx_length_errors;
  1960. if (net_ratelimit())
  1961. netif_info(sky2, rx_err, dev,
  1962. "rx length error: status %#x length %d\n",
  1963. status, length);
  1964. goto resubmit;
  1965. error:
  1966. ++dev->stats.rx_errors;
  1967. if (status & GMR_FS_RX_FF_OV) {
  1968. dev->stats.rx_over_errors++;
  1969. goto resubmit;
  1970. }
  1971. if (net_ratelimit())
  1972. netif_info(sky2, rx_err, dev,
  1973. "rx error, status 0x%x length %d\n", status, length);
  1974. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1975. dev->stats.rx_length_errors++;
  1976. if (status & GMR_FS_FRAGMENT)
  1977. dev->stats.rx_frame_errors++;
  1978. if (status & GMR_FS_CRC_ERR)
  1979. dev->stats.rx_crc_errors++;
  1980. goto resubmit;
  1981. }
  1982. /* Transmit complete */
  1983. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1984. {
  1985. struct sky2_port *sky2 = netdev_priv(dev);
  1986. if (netif_running(dev)) {
  1987. sky2_tx_complete(sky2, last);
  1988. /* Wake unless it's detached, and called e.g. from sky2_down() */
  1989. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1990. netif_wake_queue(dev);
  1991. }
  1992. }
  1993. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  1994. u32 status, struct sk_buff *skb)
  1995. {
  1996. #ifdef SKY2_VLAN_TAG_USED
  1997. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  1998. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1999. if (skb->ip_summed == CHECKSUM_NONE)
  2000. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  2001. else
  2002. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  2003. vlan_tag, skb);
  2004. return;
  2005. }
  2006. #endif
  2007. if (skb->ip_summed == CHECKSUM_NONE)
  2008. netif_receive_skb(skb);
  2009. else
  2010. napi_gro_receive(&sky2->hw->napi, skb);
  2011. }
  2012. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2013. unsigned packets, unsigned bytes)
  2014. {
  2015. if (packets) {
  2016. struct net_device *dev = hw->dev[port];
  2017. dev->stats.rx_packets += packets;
  2018. dev->stats.rx_bytes += bytes;
  2019. dev->last_rx = jiffies;
  2020. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2021. }
  2022. }
  2023. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2024. {
  2025. /* If this happens then driver assuming wrong format for chip type */
  2026. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2027. /* Both checksum counters are programmed to start at
  2028. * the same offset, so unless there is a problem they
  2029. * should match. This failure is an early indication that
  2030. * hardware receive checksumming won't work.
  2031. */
  2032. if (likely((u16)(status >> 16) == (u16)status)) {
  2033. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2034. skb->ip_summed = CHECKSUM_COMPLETE;
  2035. skb->csum = le16_to_cpu(status);
  2036. } else {
  2037. dev_notice(&sky2->hw->pdev->dev,
  2038. "%s: receive checksum problem (status = %#x)\n",
  2039. sky2->netdev->name, status);
  2040. /* Disable checksum offload */
  2041. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2042. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2043. BMU_DIS_RX_CHKSUM);
  2044. }
  2045. }
  2046. /* Process status response ring */
  2047. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2048. {
  2049. int work_done = 0;
  2050. unsigned int total_bytes[2] = { 0 };
  2051. unsigned int total_packets[2] = { 0 };
  2052. rmb();
  2053. do {
  2054. struct sky2_port *sky2;
  2055. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2056. unsigned port;
  2057. struct net_device *dev;
  2058. struct sk_buff *skb;
  2059. u32 status;
  2060. u16 length;
  2061. u8 opcode = le->opcode;
  2062. if (!(opcode & HW_OWNER))
  2063. break;
  2064. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  2065. port = le->css & CSS_LINK_BIT;
  2066. dev = hw->dev[port];
  2067. sky2 = netdev_priv(dev);
  2068. length = le16_to_cpu(le->length);
  2069. status = le32_to_cpu(le->status);
  2070. le->opcode = 0;
  2071. switch (opcode & ~HW_OWNER) {
  2072. case OP_RXSTAT:
  2073. total_packets[port]++;
  2074. total_bytes[port] += length;
  2075. skb = sky2_receive(dev, length, status);
  2076. if (!skb)
  2077. break;
  2078. /* This chip reports checksum status differently */
  2079. if (hw->flags & SKY2_HW_NEW_LE) {
  2080. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  2081. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2082. (le->css & CSS_TCPUDPCSOK))
  2083. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2084. else
  2085. skb->ip_summed = CHECKSUM_NONE;
  2086. }
  2087. skb->protocol = eth_type_trans(skb, dev);
  2088. sky2_skb_rx(sky2, status, skb);
  2089. /* Stop after net poll weight */
  2090. if (++work_done >= to_do)
  2091. goto exit_loop;
  2092. break;
  2093. #ifdef SKY2_VLAN_TAG_USED
  2094. case OP_RXVLAN:
  2095. sky2->rx_tag = length;
  2096. break;
  2097. case OP_RXCHKSVLAN:
  2098. sky2->rx_tag = length;
  2099. /* fall through */
  2100. #endif
  2101. case OP_RXCHKS:
  2102. if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  2103. sky2_rx_checksum(sky2, status);
  2104. break;
  2105. case OP_TXINDEXLE:
  2106. /* TX index reports status for both ports */
  2107. sky2_tx_done(hw->dev[0], status & 0xfff);
  2108. if (hw->dev[1])
  2109. sky2_tx_done(hw->dev[1],
  2110. ((status >> 24) & 0xff)
  2111. | (u16)(length & 0xf) << 8);
  2112. break;
  2113. default:
  2114. if (net_ratelimit())
  2115. pr_warning("unknown status opcode 0x%x\n", opcode);
  2116. }
  2117. } while (hw->st_idx != idx);
  2118. /* Fully processed status ring so clear irq */
  2119. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2120. exit_loop:
  2121. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2122. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2123. return work_done;
  2124. }
  2125. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2126. {
  2127. struct net_device *dev = hw->dev[port];
  2128. if (net_ratelimit())
  2129. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2130. if (status & Y2_IS_PAR_RD1) {
  2131. if (net_ratelimit())
  2132. netdev_err(dev, "ram data read parity error\n");
  2133. /* Clear IRQ */
  2134. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2135. }
  2136. if (status & Y2_IS_PAR_WR1) {
  2137. if (net_ratelimit())
  2138. netdev_err(dev, "ram data write parity error\n");
  2139. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2140. }
  2141. if (status & Y2_IS_PAR_MAC1) {
  2142. if (net_ratelimit())
  2143. netdev_err(dev, "MAC parity error\n");
  2144. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2145. }
  2146. if (status & Y2_IS_PAR_RX1) {
  2147. if (net_ratelimit())
  2148. netdev_err(dev, "RX parity error\n");
  2149. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2150. }
  2151. if (status & Y2_IS_TCP_TXA1) {
  2152. if (net_ratelimit())
  2153. netdev_err(dev, "TCP segmentation error\n");
  2154. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2155. }
  2156. }
  2157. static void sky2_hw_intr(struct sky2_hw *hw)
  2158. {
  2159. struct pci_dev *pdev = hw->pdev;
  2160. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2161. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2162. status &= hwmsk;
  2163. if (status & Y2_IS_TIST_OV)
  2164. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2165. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2166. u16 pci_err;
  2167. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2168. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2169. if (net_ratelimit())
  2170. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2171. pci_err);
  2172. sky2_pci_write16(hw, PCI_STATUS,
  2173. pci_err | PCI_STATUS_ERROR_BITS);
  2174. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2175. }
  2176. if (status & Y2_IS_PCI_EXP) {
  2177. /* PCI-Express uncorrectable Error occurred */
  2178. u32 err;
  2179. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2180. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2181. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2182. 0xfffffffful);
  2183. if (net_ratelimit())
  2184. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2185. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2186. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2187. }
  2188. if (status & Y2_HWE_L1_MASK)
  2189. sky2_hw_error(hw, 0, status);
  2190. status >>= 8;
  2191. if (status & Y2_HWE_L1_MASK)
  2192. sky2_hw_error(hw, 1, status);
  2193. }
  2194. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2195. {
  2196. struct net_device *dev = hw->dev[port];
  2197. struct sky2_port *sky2 = netdev_priv(dev);
  2198. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2199. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2200. if (status & GM_IS_RX_CO_OV)
  2201. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2202. if (status & GM_IS_TX_CO_OV)
  2203. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2204. if (status & GM_IS_RX_FF_OR) {
  2205. ++dev->stats.rx_fifo_errors;
  2206. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2207. }
  2208. if (status & GM_IS_TX_FF_UR) {
  2209. ++dev->stats.tx_fifo_errors;
  2210. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2211. }
  2212. }
  2213. /* This should never happen it is a bug. */
  2214. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2215. {
  2216. struct net_device *dev = hw->dev[port];
  2217. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2218. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2219. dev->name, (unsigned) q, (unsigned) idx,
  2220. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2221. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2222. }
  2223. static int sky2_rx_hung(struct net_device *dev)
  2224. {
  2225. struct sky2_port *sky2 = netdev_priv(dev);
  2226. struct sky2_hw *hw = sky2->hw;
  2227. unsigned port = sky2->port;
  2228. unsigned rxq = rxqaddr[port];
  2229. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2230. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2231. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2232. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2233. /* If idle and MAC or PCI is stuck */
  2234. if (sky2->check.last == dev->last_rx &&
  2235. ((mac_rp == sky2->check.mac_rp &&
  2236. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2237. /* Check if the PCI RX hang */
  2238. (fifo_rp == sky2->check.fifo_rp &&
  2239. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2240. netdev_printk(KERN_DEBUG, dev,
  2241. "hung mac %d:%d fifo %d (%d:%d)\n",
  2242. mac_lev, mac_rp, fifo_lev,
  2243. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2244. return 1;
  2245. } else {
  2246. sky2->check.last = dev->last_rx;
  2247. sky2->check.mac_rp = mac_rp;
  2248. sky2->check.mac_lev = mac_lev;
  2249. sky2->check.fifo_rp = fifo_rp;
  2250. sky2->check.fifo_lev = fifo_lev;
  2251. return 0;
  2252. }
  2253. }
  2254. static void sky2_watchdog(unsigned long arg)
  2255. {
  2256. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2257. /* Check for lost IRQ once a second */
  2258. if (sky2_read32(hw, B0_ISRC)) {
  2259. napi_schedule(&hw->napi);
  2260. } else {
  2261. int i, active = 0;
  2262. for (i = 0; i < hw->ports; i++) {
  2263. struct net_device *dev = hw->dev[i];
  2264. if (!netif_running(dev))
  2265. continue;
  2266. ++active;
  2267. /* For chips with Rx FIFO, check if stuck */
  2268. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2269. sky2_rx_hung(dev)) {
  2270. netdev_info(dev, "receiver hang detected\n");
  2271. schedule_work(&hw->restart_work);
  2272. return;
  2273. }
  2274. }
  2275. if (active == 0)
  2276. return;
  2277. }
  2278. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2279. }
  2280. /* Hardware/software error handling */
  2281. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2282. {
  2283. if (net_ratelimit())
  2284. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2285. if (status & Y2_IS_HW_ERR)
  2286. sky2_hw_intr(hw);
  2287. if (status & Y2_IS_IRQ_MAC1)
  2288. sky2_mac_intr(hw, 0);
  2289. if (status & Y2_IS_IRQ_MAC2)
  2290. sky2_mac_intr(hw, 1);
  2291. if (status & Y2_IS_CHK_RX1)
  2292. sky2_le_error(hw, 0, Q_R1);
  2293. if (status & Y2_IS_CHK_RX2)
  2294. sky2_le_error(hw, 1, Q_R2);
  2295. if (status & Y2_IS_CHK_TXA1)
  2296. sky2_le_error(hw, 0, Q_XA1);
  2297. if (status & Y2_IS_CHK_TXA2)
  2298. sky2_le_error(hw, 1, Q_XA2);
  2299. }
  2300. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2301. {
  2302. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2303. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2304. int work_done = 0;
  2305. u16 idx;
  2306. if (unlikely(status & Y2_IS_ERROR))
  2307. sky2_err_intr(hw, status);
  2308. if (status & Y2_IS_IRQ_PHY1)
  2309. sky2_phy_intr(hw, 0);
  2310. if (status & Y2_IS_IRQ_PHY2)
  2311. sky2_phy_intr(hw, 1);
  2312. if (status & Y2_IS_PHY_QLNK)
  2313. sky2_qlink_intr(hw);
  2314. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2315. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2316. if (work_done >= work_limit)
  2317. goto done;
  2318. }
  2319. napi_complete(napi);
  2320. sky2_read32(hw, B0_Y2_SP_LISR);
  2321. done:
  2322. return work_done;
  2323. }
  2324. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2325. {
  2326. struct sky2_hw *hw = dev_id;
  2327. u32 status;
  2328. /* Reading this mask interrupts as side effect */
  2329. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2330. if (status == 0 || status == ~0)
  2331. return IRQ_NONE;
  2332. prefetch(&hw->st_le[hw->st_idx]);
  2333. napi_schedule(&hw->napi);
  2334. return IRQ_HANDLED;
  2335. }
  2336. #ifdef CONFIG_NET_POLL_CONTROLLER
  2337. static void sky2_netpoll(struct net_device *dev)
  2338. {
  2339. struct sky2_port *sky2 = netdev_priv(dev);
  2340. napi_schedule(&sky2->hw->napi);
  2341. }
  2342. #endif
  2343. /* Chip internal frequency for clock calculations */
  2344. static u32 sky2_mhz(const struct sky2_hw *hw)
  2345. {
  2346. switch (hw->chip_id) {
  2347. case CHIP_ID_YUKON_EC:
  2348. case CHIP_ID_YUKON_EC_U:
  2349. case CHIP_ID_YUKON_EX:
  2350. case CHIP_ID_YUKON_SUPR:
  2351. case CHIP_ID_YUKON_UL_2:
  2352. case CHIP_ID_YUKON_OPT:
  2353. return 125;
  2354. case CHIP_ID_YUKON_FE:
  2355. return 100;
  2356. case CHIP_ID_YUKON_FE_P:
  2357. return 50;
  2358. case CHIP_ID_YUKON_XL:
  2359. return 156;
  2360. default:
  2361. BUG();
  2362. }
  2363. }
  2364. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2365. {
  2366. return sky2_mhz(hw) * us;
  2367. }
  2368. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2369. {
  2370. return clk / sky2_mhz(hw);
  2371. }
  2372. static int __devinit sky2_init(struct sky2_hw *hw)
  2373. {
  2374. u8 t8;
  2375. /* Enable all clocks and check for bad PCI access */
  2376. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2377. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2378. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2379. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2380. switch(hw->chip_id) {
  2381. case CHIP_ID_YUKON_XL:
  2382. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2383. break;
  2384. case CHIP_ID_YUKON_EC_U:
  2385. hw->flags = SKY2_HW_GIGABIT
  2386. | SKY2_HW_NEWER_PHY
  2387. | SKY2_HW_ADV_POWER_CTL;
  2388. break;
  2389. case CHIP_ID_YUKON_EX:
  2390. hw->flags = SKY2_HW_GIGABIT
  2391. | SKY2_HW_NEWER_PHY
  2392. | SKY2_HW_NEW_LE
  2393. | SKY2_HW_ADV_POWER_CTL;
  2394. /* New transmit checksum */
  2395. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2396. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2397. break;
  2398. case CHIP_ID_YUKON_EC:
  2399. /* This rev is really old, and requires untested workarounds */
  2400. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2401. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2402. return -EOPNOTSUPP;
  2403. }
  2404. hw->flags = SKY2_HW_GIGABIT;
  2405. break;
  2406. case CHIP_ID_YUKON_FE:
  2407. break;
  2408. case CHIP_ID_YUKON_FE_P:
  2409. hw->flags = SKY2_HW_NEWER_PHY
  2410. | SKY2_HW_NEW_LE
  2411. | SKY2_HW_AUTO_TX_SUM
  2412. | SKY2_HW_ADV_POWER_CTL;
  2413. break;
  2414. case CHIP_ID_YUKON_SUPR:
  2415. hw->flags = SKY2_HW_GIGABIT
  2416. | SKY2_HW_NEWER_PHY
  2417. | SKY2_HW_NEW_LE
  2418. | SKY2_HW_AUTO_TX_SUM
  2419. | SKY2_HW_ADV_POWER_CTL;
  2420. break;
  2421. case CHIP_ID_YUKON_UL_2:
  2422. hw->flags = SKY2_HW_GIGABIT
  2423. | SKY2_HW_ADV_POWER_CTL;
  2424. break;
  2425. case CHIP_ID_YUKON_OPT:
  2426. hw->flags = SKY2_HW_GIGABIT
  2427. | SKY2_HW_NEW_LE
  2428. | SKY2_HW_ADV_POWER_CTL;
  2429. break;
  2430. default:
  2431. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2432. hw->chip_id);
  2433. return -EOPNOTSUPP;
  2434. }
  2435. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2436. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2437. hw->flags |= SKY2_HW_FIBRE_PHY;
  2438. hw->ports = 1;
  2439. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2440. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2441. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2442. ++hw->ports;
  2443. }
  2444. if (sky2_read8(hw, B2_E_0))
  2445. hw->flags |= SKY2_HW_RAM_BUFFER;
  2446. return 0;
  2447. }
  2448. static void sky2_reset(struct sky2_hw *hw)
  2449. {
  2450. struct pci_dev *pdev = hw->pdev;
  2451. u16 status;
  2452. int i, cap;
  2453. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2454. /* disable ASF */
  2455. if (hw->chip_id == CHIP_ID_YUKON_EX
  2456. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2457. sky2_write32(hw, CPU_WDOG, 0);
  2458. status = sky2_read16(hw, HCU_CCSR);
  2459. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2460. HCU_CCSR_UC_STATE_MSK);
  2461. /*
  2462. * CPU clock divider shouldn't be used because
  2463. * - ASF firmware may malfunction
  2464. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2465. */
  2466. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2467. sky2_write16(hw, HCU_CCSR, status);
  2468. sky2_write32(hw, CPU_WDOG, 0);
  2469. } else
  2470. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2471. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2472. /* do a SW reset */
  2473. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2474. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2475. /* allow writes to PCI config */
  2476. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2477. /* clear PCI errors, if any */
  2478. status = sky2_pci_read16(hw, PCI_STATUS);
  2479. status |= PCI_STATUS_ERROR_BITS;
  2480. sky2_pci_write16(hw, PCI_STATUS, status);
  2481. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2482. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2483. if (cap) {
  2484. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2485. 0xfffffffful);
  2486. /* If error bit is stuck on ignore it */
  2487. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2488. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2489. else
  2490. hwe_mask |= Y2_IS_PCI_EXP;
  2491. }
  2492. sky2_power_on(hw);
  2493. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2494. for (i = 0; i < hw->ports; i++) {
  2495. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2496. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2497. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2498. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2499. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2500. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2501. | GMC_BYP_RETR_ON);
  2502. }
  2503. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2504. /* enable MACSec clock gating */
  2505. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2506. }
  2507. if (hw->chip_id == CHIP_ID_YUKON_OPT) {
  2508. u16 reg;
  2509. u32 msk;
  2510. if (hw->chip_rev == 0) {
  2511. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2512. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2513. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2514. reg = 10;
  2515. } else {
  2516. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2517. reg = 3;
  2518. }
  2519. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2520. /* reset PHY Link Detect */
  2521. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2522. sky2_pci_write16(hw, PSM_CONFIG_REG4,
  2523. reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
  2524. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2525. /* enable PHY Quick Link */
  2526. msk = sky2_read32(hw, B0_IMSK);
  2527. msk |= Y2_IS_PHY_QLNK;
  2528. sky2_write32(hw, B0_IMSK, msk);
  2529. /* check if PSMv2 was running before */
  2530. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2531. if (reg & PCI_EXP_LNKCTL_ASPMC) {
  2532. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2533. /* restore the PCIe Link Control register */
  2534. sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
  2535. }
  2536. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2537. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2538. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2539. }
  2540. /* Clear I2C IRQ noise */
  2541. sky2_write32(hw, B2_I2C_IRQ, 1);
  2542. /* turn off hardware timer (unused) */
  2543. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2544. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2545. /* Turn off descriptor polling */
  2546. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2547. /* Turn off receive timestamp */
  2548. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2549. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2550. /* enable the Tx Arbiters */
  2551. for (i = 0; i < hw->ports; i++)
  2552. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2553. /* Initialize ram interface */
  2554. for (i = 0; i < hw->ports; i++) {
  2555. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2556. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2557. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2558. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2559. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2560. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2561. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2562. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2563. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2564. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2565. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2566. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2567. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2568. }
  2569. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2570. for (i = 0; i < hw->ports; i++)
  2571. sky2_gmac_reset(hw, i);
  2572. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2573. hw->st_idx = 0;
  2574. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2575. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2576. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2577. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2578. /* Set the list last index */
  2579. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2580. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2581. sky2_write8(hw, STAT_FIFO_WM, 16);
  2582. /* set Status-FIFO ISR watermark */
  2583. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2584. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2585. else
  2586. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2587. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2588. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2589. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2590. /* enable status unit */
  2591. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2592. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2593. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2594. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2595. }
  2596. /* Take device down (offline).
  2597. * Equivalent to doing dev_stop() but this does not
  2598. * inform upper layers of the transistion.
  2599. */
  2600. static void sky2_detach(struct net_device *dev)
  2601. {
  2602. if (netif_running(dev)) {
  2603. netif_tx_lock(dev);
  2604. netif_device_detach(dev); /* stop txq */
  2605. netif_tx_unlock(dev);
  2606. sky2_down(dev);
  2607. }
  2608. }
  2609. /* Bring device back after doing sky2_detach */
  2610. static int sky2_reattach(struct net_device *dev)
  2611. {
  2612. int err = 0;
  2613. if (netif_running(dev)) {
  2614. err = sky2_up(dev);
  2615. if (err) {
  2616. netdev_info(dev, "could not restart %d\n", err);
  2617. dev_close(dev);
  2618. } else {
  2619. netif_device_attach(dev);
  2620. sky2_set_multicast(dev);
  2621. }
  2622. }
  2623. return err;
  2624. }
  2625. static void sky2_restart(struct work_struct *work)
  2626. {
  2627. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2628. u32 imask;
  2629. int i;
  2630. rtnl_lock();
  2631. napi_disable(&hw->napi);
  2632. synchronize_irq(hw->pdev->irq);
  2633. imask = sky2_read32(hw, B0_IMSK);
  2634. sky2_write32(hw, B0_IMSK, 0);
  2635. for (i = 0; i < hw->ports; i++) {
  2636. struct net_device *dev = hw->dev[i];
  2637. struct sky2_port *sky2 = netdev_priv(dev);
  2638. if (!netif_running(dev))
  2639. continue;
  2640. netif_carrier_off(dev);
  2641. netif_tx_disable(dev);
  2642. sky2_hw_down(sky2);
  2643. }
  2644. sky2_reset(hw);
  2645. for (i = 0; i < hw->ports; i++) {
  2646. struct net_device *dev = hw->dev[i];
  2647. struct sky2_port *sky2 = netdev_priv(dev);
  2648. if (!netif_running(dev))
  2649. continue;
  2650. sky2_hw_up(sky2);
  2651. netif_wake_queue(dev);
  2652. }
  2653. sky2_write32(hw, B0_IMSK, imask);
  2654. sky2_read32(hw, B0_IMSK);
  2655. sky2_read32(hw, B0_Y2_SP_LISR);
  2656. napi_enable(&hw->napi);
  2657. rtnl_unlock();
  2658. }
  2659. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2660. {
  2661. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2662. }
  2663. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2664. {
  2665. const struct sky2_port *sky2 = netdev_priv(dev);
  2666. wol->supported = sky2_wol_supported(sky2->hw);
  2667. wol->wolopts = sky2->wol;
  2668. }
  2669. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2670. {
  2671. struct sky2_port *sky2 = netdev_priv(dev);
  2672. struct sky2_hw *hw = sky2->hw;
  2673. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2674. !device_can_wakeup(&hw->pdev->dev))
  2675. return -EOPNOTSUPP;
  2676. sky2->wol = wol->wolopts;
  2677. return 0;
  2678. }
  2679. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2680. {
  2681. if (sky2_is_copper(hw)) {
  2682. u32 modes = SUPPORTED_10baseT_Half
  2683. | SUPPORTED_10baseT_Full
  2684. | SUPPORTED_100baseT_Half
  2685. | SUPPORTED_100baseT_Full
  2686. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2687. if (hw->flags & SKY2_HW_GIGABIT)
  2688. modes |= SUPPORTED_1000baseT_Half
  2689. | SUPPORTED_1000baseT_Full;
  2690. return modes;
  2691. } else
  2692. return SUPPORTED_1000baseT_Half
  2693. | SUPPORTED_1000baseT_Full
  2694. | SUPPORTED_Autoneg
  2695. | SUPPORTED_FIBRE;
  2696. }
  2697. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2698. {
  2699. struct sky2_port *sky2 = netdev_priv(dev);
  2700. struct sky2_hw *hw = sky2->hw;
  2701. ecmd->transceiver = XCVR_INTERNAL;
  2702. ecmd->supported = sky2_supported_modes(hw);
  2703. ecmd->phy_address = PHY_ADDR_MARV;
  2704. if (sky2_is_copper(hw)) {
  2705. ecmd->port = PORT_TP;
  2706. ecmd->speed = sky2->speed;
  2707. } else {
  2708. ecmd->speed = SPEED_1000;
  2709. ecmd->port = PORT_FIBRE;
  2710. }
  2711. ecmd->advertising = sky2->advertising;
  2712. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2713. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2714. ecmd->duplex = sky2->duplex;
  2715. return 0;
  2716. }
  2717. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2718. {
  2719. struct sky2_port *sky2 = netdev_priv(dev);
  2720. const struct sky2_hw *hw = sky2->hw;
  2721. u32 supported = sky2_supported_modes(hw);
  2722. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2723. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2724. ecmd->advertising = supported;
  2725. sky2->duplex = -1;
  2726. sky2->speed = -1;
  2727. } else {
  2728. u32 setting;
  2729. switch (ecmd->speed) {
  2730. case SPEED_1000:
  2731. if (ecmd->duplex == DUPLEX_FULL)
  2732. setting = SUPPORTED_1000baseT_Full;
  2733. else if (ecmd->duplex == DUPLEX_HALF)
  2734. setting = SUPPORTED_1000baseT_Half;
  2735. else
  2736. return -EINVAL;
  2737. break;
  2738. case SPEED_100:
  2739. if (ecmd->duplex == DUPLEX_FULL)
  2740. setting = SUPPORTED_100baseT_Full;
  2741. else if (ecmd->duplex == DUPLEX_HALF)
  2742. setting = SUPPORTED_100baseT_Half;
  2743. else
  2744. return -EINVAL;
  2745. break;
  2746. case SPEED_10:
  2747. if (ecmd->duplex == DUPLEX_FULL)
  2748. setting = SUPPORTED_10baseT_Full;
  2749. else if (ecmd->duplex == DUPLEX_HALF)
  2750. setting = SUPPORTED_10baseT_Half;
  2751. else
  2752. return -EINVAL;
  2753. break;
  2754. default:
  2755. return -EINVAL;
  2756. }
  2757. if ((setting & supported) == 0)
  2758. return -EINVAL;
  2759. sky2->speed = ecmd->speed;
  2760. sky2->duplex = ecmd->duplex;
  2761. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2762. }
  2763. sky2->advertising = ecmd->advertising;
  2764. if (netif_running(dev)) {
  2765. sky2_phy_reinit(sky2);
  2766. sky2_set_multicast(dev);
  2767. }
  2768. return 0;
  2769. }
  2770. static void sky2_get_drvinfo(struct net_device *dev,
  2771. struct ethtool_drvinfo *info)
  2772. {
  2773. struct sky2_port *sky2 = netdev_priv(dev);
  2774. strcpy(info->driver, DRV_NAME);
  2775. strcpy(info->version, DRV_VERSION);
  2776. strcpy(info->fw_version, "N/A");
  2777. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2778. }
  2779. static const struct sky2_stat {
  2780. char name[ETH_GSTRING_LEN];
  2781. u16 offset;
  2782. } sky2_stats[] = {
  2783. { "tx_bytes", GM_TXO_OK_HI },
  2784. { "rx_bytes", GM_RXO_OK_HI },
  2785. { "tx_broadcast", GM_TXF_BC_OK },
  2786. { "rx_broadcast", GM_RXF_BC_OK },
  2787. { "tx_multicast", GM_TXF_MC_OK },
  2788. { "rx_multicast", GM_RXF_MC_OK },
  2789. { "tx_unicast", GM_TXF_UC_OK },
  2790. { "rx_unicast", GM_RXF_UC_OK },
  2791. { "tx_mac_pause", GM_TXF_MPAUSE },
  2792. { "rx_mac_pause", GM_RXF_MPAUSE },
  2793. { "collisions", GM_TXF_COL },
  2794. { "late_collision",GM_TXF_LAT_COL },
  2795. { "aborted", GM_TXF_ABO_COL },
  2796. { "single_collisions", GM_TXF_SNG_COL },
  2797. { "multi_collisions", GM_TXF_MUL_COL },
  2798. { "rx_short", GM_RXF_SHT },
  2799. { "rx_runt", GM_RXE_FRAG },
  2800. { "rx_64_byte_packets", GM_RXF_64B },
  2801. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2802. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2803. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2804. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2805. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2806. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2807. { "rx_too_long", GM_RXF_LNG_ERR },
  2808. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2809. { "rx_jabber", GM_RXF_JAB_PKT },
  2810. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2811. { "tx_64_byte_packets", GM_TXF_64B },
  2812. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2813. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2814. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2815. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2816. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2817. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2818. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2819. };
  2820. static u32 sky2_get_rx_csum(struct net_device *dev)
  2821. {
  2822. struct sky2_port *sky2 = netdev_priv(dev);
  2823. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2824. }
  2825. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2826. {
  2827. struct sky2_port *sky2 = netdev_priv(dev);
  2828. if (data)
  2829. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2830. else
  2831. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2832. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2833. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2834. return 0;
  2835. }
  2836. static u32 sky2_get_msglevel(struct net_device *netdev)
  2837. {
  2838. struct sky2_port *sky2 = netdev_priv(netdev);
  2839. return sky2->msg_enable;
  2840. }
  2841. static int sky2_nway_reset(struct net_device *dev)
  2842. {
  2843. struct sky2_port *sky2 = netdev_priv(dev);
  2844. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2845. return -EINVAL;
  2846. sky2_phy_reinit(sky2);
  2847. sky2_set_multicast(dev);
  2848. return 0;
  2849. }
  2850. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2851. {
  2852. struct sky2_hw *hw = sky2->hw;
  2853. unsigned port = sky2->port;
  2854. int i;
  2855. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2856. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2857. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2858. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2859. for (i = 2; i < count; i++)
  2860. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2861. }
  2862. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2863. {
  2864. struct sky2_port *sky2 = netdev_priv(netdev);
  2865. sky2->msg_enable = value;
  2866. }
  2867. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2868. {
  2869. switch (sset) {
  2870. case ETH_SS_STATS:
  2871. return ARRAY_SIZE(sky2_stats);
  2872. default:
  2873. return -EOPNOTSUPP;
  2874. }
  2875. }
  2876. static void sky2_get_ethtool_stats(struct net_device *dev,
  2877. struct ethtool_stats *stats, u64 * data)
  2878. {
  2879. struct sky2_port *sky2 = netdev_priv(dev);
  2880. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2881. }
  2882. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2883. {
  2884. int i;
  2885. switch (stringset) {
  2886. case ETH_SS_STATS:
  2887. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2888. memcpy(data + i * ETH_GSTRING_LEN,
  2889. sky2_stats[i].name, ETH_GSTRING_LEN);
  2890. break;
  2891. }
  2892. }
  2893. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2894. {
  2895. struct sky2_port *sky2 = netdev_priv(dev);
  2896. struct sky2_hw *hw = sky2->hw;
  2897. unsigned port = sky2->port;
  2898. const struct sockaddr *addr = p;
  2899. if (!is_valid_ether_addr(addr->sa_data))
  2900. return -EADDRNOTAVAIL;
  2901. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2902. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2903. dev->dev_addr, ETH_ALEN);
  2904. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2905. dev->dev_addr, ETH_ALEN);
  2906. /* virtual address for data */
  2907. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2908. /* physical address: used for pause frames */
  2909. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2910. return 0;
  2911. }
  2912. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2913. {
  2914. u32 bit;
  2915. bit = ether_crc(ETH_ALEN, addr) & 63;
  2916. filter[bit >> 3] |= 1 << (bit & 7);
  2917. }
  2918. static void sky2_set_multicast(struct net_device *dev)
  2919. {
  2920. struct sky2_port *sky2 = netdev_priv(dev);
  2921. struct sky2_hw *hw = sky2->hw;
  2922. unsigned port = sky2->port;
  2923. struct dev_mc_list *list;
  2924. u16 reg;
  2925. u8 filter[8];
  2926. int rx_pause;
  2927. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2928. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2929. memset(filter, 0, sizeof(filter));
  2930. reg = gma_read16(hw, port, GM_RX_CTRL);
  2931. reg |= GM_RXCR_UCF_ENA;
  2932. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2933. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2934. else if (dev->flags & IFF_ALLMULTI)
  2935. memset(filter, 0xff, sizeof(filter));
  2936. else if (netdev_mc_empty(dev) && !rx_pause)
  2937. reg &= ~GM_RXCR_MCF_ENA;
  2938. else {
  2939. reg |= GM_RXCR_MCF_ENA;
  2940. if (rx_pause)
  2941. sky2_add_filter(filter, pause_mc_addr);
  2942. netdev_for_each_mc_addr(list, dev)
  2943. sky2_add_filter(filter, list->dmi_addr);
  2944. }
  2945. gma_write16(hw, port, GM_MC_ADDR_H1,
  2946. (u16) filter[0] | ((u16) filter[1] << 8));
  2947. gma_write16(hw, port, GM_MC_ADDR_H2,
  2948. (u16) filter[2] | ((u16) filter[3] << 8));
  2949. gma_write16(hw, port, GM_MC_ADDR_H3,
  2950. (u16) filter[4] | ((u16) filter[5] << 8));
  2951. gma_write16(hw, port, GM_MC_ADDR_H4,
  2952. (u16) filter[6] | ((u16) filter[7] << 8));
  2953. gma_write16(hw, port, GM_RX_CTRL, reg);
  2954. }
  2955. /* Can have one global because blinking is controlled by
  2956. * ethtool and that is always under RTNL mutex
  2957. */
  2958. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2959. {
  2960. struct sky2_hw *hw = sky2->hw;
  2961. unsigned port = sky2->port;
  2962. spin_lock_bh(&sky2->phy_lock);
  2963. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2964. hw->chip_id == CHIP_ID_YUKON_EX ||
  2965. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2966. u16 pg;
  2967. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2968. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2969. switch (mode) {
  2970. case MO_LED_OFF:
  2971. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2972. PHY_M_LEDC_LOS_CTRL(8) |
  2973. PHY_M_LEDC_INIT_CTRL(8) |
  2974. PHY_M_LEDC_STA1_CTRL(8) |
  2975. PHY_M_LEDC_STA0_CTRL(8));
  2976. break;
  2977. case MO_LED_ON:
  2978. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2979. PHY_M_LEDC_LOS_CTRL(9) |
  2980. PHY_M_LEDC_INIT_CTRL(9) |
  2981. PHY_M_LEDC_STA1_CTRL(9) |
  2982. PHY_M_LEDC_STA0_CTRL(9));
  2983. break;
  2984. case MO_LED_BLINK:
  2985. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2986. PHY_M_LEDC_LOS_CTRL(0xa) |
  2987. PHY_M_LEDC_INIT_CTRL(0xa) |
  2988. PHY_M_LEDC_STA1_CTRL(0xa) |
  2989. PHY_M_LEDC_STA0_CTRL(0xa));
  2990. break;
  2991. case MO_LED_NORM:
  2992. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2993. PHY_M_LEDC_LOS_CTRL(1) |
  2994. PHY_M_LEDC_INIT_CTRL(8) |
  2995. PHY_M_LEDC_STA1_CTRL(7) |
  2996. PHY_M_LEDC_STA0_CTRL(7));
  2997. }
  2998. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2999. } else
  3000. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3001. PHY_M_LED_MO_DUP(mode) |
  3002. PHY_M_LED_MO_10(mode) |
  3003. PHY_M_LED_MO_100(mode) |
  3004. PHY_M_LED_MO_1000(mode) |
  3005. PHY_M_LED_MO_RX(mode) |
  3006. PHY_M_LED_MO_TX(mode));
  3007. spin_unlock_bh(&sky2->phy_lock);
  3008. }
  3009. /* blink LED's for finding board */
  3010. static int sky2_phys_id(struct net_device *dev, u32 data)
  3011. {
  3012. struct sky2_port *sky2 = netdev_priv(dev);
  3013. unsigned int i;
  3014. if (data == 0)
  3015. data = UINT_MAX;
  3016. for (i = 0; i < data; i++) {
  3017. sky2_led(sky2, MO_LED_ON);
  3018. if (msleep_interruptible(500))
  3019. break;
  3020. sky2_led(sky2, MO_LED_OFF);
  3021. if (msleep_interruptible(500))
  3022. break;
  3023. }
  3024. sky2_led(sky2, MO_LED_NORM);
  3025. return 0;
  3026. }
  3027. static void sky2_get_pauseparam(struct net_device *dev,
  3028. struct ethtool_pauseparam *ecmd)
  3029. {
  3030. struct sky2_port *sky2 = netdev_priv(dev);
  3031. switch (sky2->flow_mode) {
  3032. case FC_NONE:
  3033. ecmd->tx_pause = ecmd->rx_pause = 0;
  3034. break;
  3035. case FC_TX:
  3036. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3037. break;
  3038. case FC_RX:
  3039. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3040. break;
  3041. case FC_BOTH:
  3042. ecmd->tx_pause = ecmd->rx_pause = 1;
  3043. }
  3044. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3045. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3046. }
  3047. static int sky2_set_pauseparam(struct net_device *dev,
  3048. struct ethtool_pauseparam *ecmd)
  3049. {
  3050. struct sky2_port *sky2 = netdev_priv(dev);
  3051. if (ecmd->autoneg == AUTONEG_ENABLE)
  3052. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3053. else
  3054. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3055. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3056. if (netif_running(dev))
  3057. sky2_phy_reinit(sky2);
  3058. return 0;
  3059. }
  3060. static int sky2_get_coalesce(struct net_device *dev,
  3061. struct ethtool_coalesce *ecmd)
  3062. {
  3063. struct sky2_port *sky2 = netdev_priv(dev);
  3064. struct sky2_hw *hw = sky2->hw;
  3065. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3066. ecmd->tx_coalesce_usecs = 0;
  3067. else {
  3068. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3069. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3070. }
  3071. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3072. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3073. ecmd->rx_coalesce_usecs = 0;
  3074. else {
  3075. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3076. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3077. }
  3078. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3079. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3080. ecmd->rx_coalesce_usecs_irq = 0;
  3081. else {
  3082. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3083. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3084. }
  3085. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3086. return 0;
  3087. }
  3088. /* Note: this affect both ports */
  3089. static int sky2_set_coalesce(struct net_device *dev,
  3090. struct ethtool_coalesce *ecmd)
  3091. {
  3092. struct sky2_port *sky2 = netdev_priv(dev);
  3093. struct sky2_hw *hw = sky2->hw;
  3094. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3095. if (ecmd->tx_coalesce_usecs > tmax ||
  3096. ecmd->rx_coalesce_usecs > tmax ||
  3097. ecmd->rx_coalesce_usecs_irq > tmax)
  3098. return -EINVAL;
  3099. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3100. return -EINVAL;
  3101. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3102. return -EINVAL;
  3103. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  3104. return -EINVAL;
  3105. if (ecmd->tx_coalesce_usecs == 0)
  3106. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3107. else {
  3108. sky2_write32(hw, STAT_TX_TIMER_INI,
  3109. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3110. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3111. }
  3112. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3113. if (ecmd->rx_coalesce_usecs == 0)
  3114. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3115. else {
  3116. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3117. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3118. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3119. }
  3120. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3121. if (ecmd->rx_coalesce_usecs_irq == 0)
  3122. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3123. else {
  3124. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3125. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3126. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3127. }
  3128. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3129. return 0;
  3130. }
  3131. static void sky2_get_ringparam(struct net_device *dev,
  3132. struct ethtool_ringparam *ering)
  3133. {
  3134. struct sky2_port *sky2 = netdev_priv(dev);
  3135. ering->rx_max_pending = RX_MAX_PENDING;
  3136. ering->rx_mini_max_pending = 0;
  3137. ering->rx_jumbo_max_pending = 0;
  3138. ering->tx_max_pending = TX_MAX_PENDING;
  3139. ering->rx_pending = sky2->rx_pending;
  3140. ering->rx_mini_pending = 0;
  3141. ering->rx_jumbo_pending = 0;
  3142. ering->tx_pending = sky2->tx_pending;
  3143. }
  3144. static int sky2_set_ringparam(struct net_device *dev,
  3145. struct ethtool_ringparam *ering)
  3146. {
  3147. struct sky2_port *sky2 = netdev_priv(dev);
  3148. if (ering->rx_pending > RX_MAX_PENDING ||
  3149. ering->rx_pending < 8 ||
  3150. ering->tx_pending < TX_MIN_PENDING ||
  3151. ering->tx_pending > TX_MAX_PENDING)
  3152. return -EINVAL;
  3153. sky2_detach(dev);
  3154. sky2->rx_pending = ering->rx_pending;
  3155. sky2->tx_pending = ering->tx_pending;
  3156. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3157. return sky2_reattach(dev);
  3158. }
  3159. static int sky2_get_regs_len(struct net_device *dev)
  3160. {
  3161. return 0x4000;
  3162. }
  3163. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3164. {
  3165. /* This complicated switch statement is to make sure and
  3166. * only access regions that are unreserved.
  3167. * Some blocks are only valid on dual port cards.
  3168. */
  3169. switch (b) {
  3170. /* second port */
  3171. case 5: /* Tx Arbiter 2 */
  3172. case 9: /* RX2 */
  3173. case 14 ... 15: /* TX2 */
  3174. case 17: case 19: /* Ram Buffer 2 */
  3175. case 22 ... 23: /* Tx Ram Buffer 2 */
  3176. case 25: /* Rx MAC Fifo 1 */
  3177. case 27: /* Tx MAC Fifo 2 */
  3178. case 31: /* GPHY 2 */
  3179. case 40 ... 47: /* Pattern Ram 2 */
  3180. case 52: case 54: /* TCP Segmentation 2 */
  3181. case 112 ... 116: /* GMAC 2 */
  3182. return hw->ports > 1;
  3183. case 0: /* Control */
  3184. case 2: /* Mac address */
  3185. case 4: /* Tx Arbiter 1 */
  3186. case 7: /* PCI express reg */
  3187. case 8: /* RX1 */
  3188. case 12 ... 13: /* TX1 */
  3189. case 16: case 18:/* Rx Ram Buffer 1 */
  3190. case 20 ... 21: /* Tx Ram Buffer 1 */
  3191. case 24: /* Rx MAC Fifo 1 */
  3192. case 26: /* Tx MAC Fifo 1 */
  3193. case 28 ... 29: /* Descriptor and status unit */
  3194. case 30: /* GPHY 1*/
  3195. case 32 ... 39: /* Pattern Ram 1 */
  3196. case 48: case 50: /* TCP Segmentation 1 */
  3197. case 56 ... 60: /* PCI space */
  3198. case 80 ... 84: /* GMAC 1 */
  3199. return 1;
  3200. default:
  3201. return 0;
  3202. }
  3203. }
  3204. /*
  3205. * Returns copy of control register region
  3206. * Note: ethtool_get_regs always provides full size (16k) buffer
  3207. */
  3208. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3209. void *p)
  3210. {
  3211. const struct sky2_port *sky2 = netdev_priv(dev);
  3212. const void __iomem *io = sky2->hw->regs;
  3213. unsigned int b;
  3214. regs->version = 1;
  3215. for (b = 0; b < 128; b++) {
  3216. /* skip poisonous diagnostic ram region in block 3 */
  3217. if (b == 3)
  3218. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3219. else if (sky2_reg_access_ok(sky2->hw, b))
  3220. memcpy_fromio(p, io, 128);
  3221. else
  3222. memset(p, 0, 128);
  3223. p += 128;
  3224. io += 128;
  3225. }
  3226. }
  3227. /* In order to do Jumbo packets on these chips, need to turn off the
  3228. * transmit store/forward. Therefore checksum offload won't work.
  3229. */
  3230. static int no_tx_offload(struct net_device *dev)
  3231. {
  3232. const struct sky2_port *sky2 = netdev_priv(dev);
  3233. const struct sky2_hw *hw = sky2->hw;
  3234. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3235. }
  3236. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3237. {
  3238. if (data && no_tx_offload(dev))
  3239. return -EINVAL;
  3240. return ethtool_op_set_tx_csum(dev, data);
  3241. }
  3242. static int sky2_set_tso(struct net_device *dev, u32 data)
  3243. {
  3244. if (data && no_tx_offload(dev))
  3245. return -EINVAL;
  3246. return ethtool_op_set_tso(dev, data);
  3247. }
  3248. static int sky2_get_eeprom_len(struct net_device *dev)
  3249. {
  3250. struct sky2_port *sky2 = netdev_priv(dev);
  3251. struct sky2_hw *hw = sky2->hw;
  3252. u16 reg2;
  3253. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3254. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3255. }
  3256. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3257. {
  3258. unsigned long start = jiffies;
  3259. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3260. /* Can take up to 10.6 ms for write */
  3261. if (time_after(jiffies, start + HZ/4)) {
  3262. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3263. return -ETIMEDOUT;
  3264. }
  3265. mdelay(1);
  3266. }
  3267. return 0;
  3268. }
  3269. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3270. u16 offset, size_t length)
  3271. {
  3272. int rc = 0;
  3273. while (length > 0) {
  3274. u32 val;
  3275. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3276. rc = sky2_vpd_wait(hw, cap, 0);
  3277. if (rc)
  3278. break;
  3279. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3280. memcpy(data, &val, min(sizeof(val), length));
  3281. offset += sizeof(u32);
  3282. data += sizeof(u32);
  3283. length -= sizeof(u32);
  3284. }
  3285. return rc;
  3286. }
  3287. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3288. u16 offset, unsigned int length)
  3289. {
  3290. unsigned int i;
  3291. int rc = 0;
  3292. for (i = 0; i < length; i += sizeof(u32)) {
  3293. u32 val = *(u32 *)(data + i);
  3294. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3295. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3296. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3297. if (rc)
  3298. break;
  3299. }
  3300. return rc;
  3301. }
  3302. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3303. u8 *data)
  3304. {
  3305. struct sky2_port *sky2 = netdev_priv(dev);
  3306. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3307. if (!cap)
  3308. return -EINVAL;
  3309. eeprom->magic = SKY2_EEPROM_MAGIC;
  3310. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3311. }
  3312. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3313. u8 *data)
  3314. {
  3315. struct sky2_port *sky2 = netdev_priv(dev);
  3316. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3317. if (!cap)
  3318. return -EINVAL;
  3319. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3320. return -EINVAL;
  3321. /* Partial writes not supported */
  3322. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3323. return -EINVAL;
  3324. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3325. }
  3326. static const struct ethtool_ops sky2_ethtool_ops = {
  3327. .get_settings = sky2_get_settings,
  3328. .set_settings = sky2_set_settings,
  3329. .get_drvinfo = sky2_get_drvinfo,
  3330. .get_wol = sky2_get_wol,
  3331. .set_wol = sky2_set_wol,
  3332. .get_msglevel = sky2_get_msglevel,
  3333. .set_msglevel = sky2_set_msglevel,
  3334. .nway_reset = sky2_nway_reset,
  3335. .get_regs_len = sky2_get_regs_len,
  3336. .get_regs = sky2_get_regs,
  3337. .get_link = ethtool_op_get_link,
  3338. .get_eeprom_len = sky2_get_eeprom_len,
  3339. .get_eeprom = sky2_get_eeprom,
  3340. .set_eeprom = sky2_set_eeprom,
  3341. .set_sg = ethtool_op_set_sg,
  3342. .set_tx_csum = sky2_set_tx_csum,
  3343. .set_tso = sky2_set_tso,
  3344. .get_rx_csum = sky2_get_rx_csum,
  3345. .set_rx_csum = sky2_set_rx_csum,
  3346. .get_strings = sky2_get_strings,
  3347. .get_coalesce = sky2_get_coalesce,
  3348. .set_coalesce = sky2_set_coalesce,
  3349. .get_ringparam = sky2_get_ringparam,
  3350. .set_ringparam = sky2_set_ringparam,
  3351. .get_pauseparam = sky2_get_pauseparam,
  3352. .set_pauseparam = sky2_set_pauseparam,
  3353. .phys_id = sky2_phys_id,
  3354. .get_sset_count = sky2_get_sset_count,
  3355. .get_ethtool_stats = sky2_get_ethtool_stats,
  3356. };
  3357. #ifdef CONFIG_SKY2_DEBUG
  3358. static struct dentry *sky2_debug;
  3359. /*
  3360. * Read and parse the first part of Vital Product Data
  3361. */
  3362. #define VPD_SIZE 128
  3363. #define VPD_MAGIC 0x82
  3364. static const struct vpd_tag {
  3365. char tag[2];
  3366. char *label;
  3367. } vpd_tags[] = {
  3368. { "PN", "Part Number" },
  3369. { "EC", "Engineering Level" },
  3370. { "MN", "Manufacturer" },
  3371. { "SN", "Serial Number" },
  3372. { "YA", "Asset Tag" },
  3373. { "VL", "First Error Log Message" },
  3374. { "VF", "Second Error Log Message" },
  3375. { "VB", "Boot Agent ROM Configuration" },
  3376. { "VE", "EFI UNDI Configuration" },
  3377. };
  3378. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3379. {
  3380. size_t vpd_size;
  3381. loff_t offs;
  3382. u8 len;
  3383. unsigned char *buf;
  3384. u16 reg2;
  3385. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3386. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3387. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3388. buf = kmalloc(vpd_size, GFP_KERNEL);
  3389. if (!buf) {
  3390. seq_puts(seq, "no memory!\n");
  3391. return;
  3392. }
  3393. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3394. seq_puts(seq, "VPD read failed\n");
  3395. goto out;
  3396. }
  3397. if (buf[0] != VPD_MAGIC) {
  3398. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3399. goto out;
  3400. }
  3401. len = buf[1];
  3402. if (len == 0 || len > vpd_size - 4) {
  3403. seq_printf(seq, "Invalid id length: %d\n", len);
  3404. goto out;
  3405. }
  3406. seq_printf(seq, "%.*s\n", len, buf + 3);
  3407. offs = len + 3;
  3408. while (offs < vpd_size - 4) {
  3409. int i;
  3410. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3411. break;
  3412. len = buf[offs + 2];
  3413. if (offs + len + 3 >= vpd_size)
  3414. break;
  3415. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3416. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3417. seq_printf(seq, " %s: %.*s\n",
  3418. vpd_tags[i].label, len, buf + offs + 3);
  3419. break;
  3420. }
  3421. }
  3422. offs += len + 3;
  3423. }
  3424. out:
  3425. kfree(buf);
  3426. }
  3427. static int sky2_debug_show(struct seq_file *seq, void *v)
  3428. {
  3429. struct net_device *dev = seq->private;
  3430. const struct sky2_port *sky2 = netdev_priv(dev);
  3431. struct sky2_hw *hw = sky2->hw;
  3432. unsigned port = sky2->port;
  3433. unsigned idx, last;
  3434. int sop;
  3435. sky2_show_vpd(seq, hw);
  3436. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3437. sky2_read32(hw, B0_ISRC),
  3438. sky2_read32(hw, B0_IMSK),
  3439. sky2_read32(hw, B0_Y2_SP_ICR));
  3440. if (!netif_running(dev)) {
  3441. seq_printf(seq, "network not running\n");
  3442. return 0;
  3443. }
  3444. napi_disable(&hw->napi);
  3445. last = sky2_read16(hw, STAT_PUT_IDX);
  3446. if (hw->st_idx == last)
  3447. seq_puts(seq, "Status ring (empty)\n");
  3448. else {
  3449. seq_puts(seq, "Status ring\n");
  3450. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3451. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3452. const struct sky2_status_le *le = hw->st_le + idx;
  3453. seq_printf(seq, "[%d] %#x %d %#x\n",
  3454. idx, le->opcode, le->length, le->status);
  3455. }
  3456. seq_puts(seq, "\n");
  3457. }
  3458. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3459. sky2->tx_cons, sky2->tx_prod,
  3460. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3461. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3462. /* Dump contents of tx ring */
  3463. sop = 1;
  3464. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3465. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3466. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3467. u32 a = le32_to_cpu(le->addr);
  3468. if (sop)
  3469. seq_printf(seq, "%u:", idx);
  3470. sop = 0;
  3471. switch(le->opcode & ~HW_OWNER) {
  3472. case OP_ADDR64:
  3473. seq_printf(seq, " %#x:", a);
  3474. break;
  3475. case OP_LRGLEN:
  3476. seq_printf(seq, " mtu=%d", a);
  3477. break;
  3478. case OP_VLAN:
  3479. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3480. break;
  3481. case OP_TCPLISW:
  3482. seq_printf(seq, " csum=%#x", a);
  3483. break;
  3484. case OP_LARGESEND:
  3485. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3486. break;
  3487. case OP_PACKET:
  3488. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3489. break;
  3490. case OP_BUFFER:
  3491. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3492. break;
  3493. default:
  3494. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3495. a, le16_to_cpu(le->length));
  3496. }
  3497. if (le->ctrl & EOP) {
  3498. seq_putc(seq, '\n');
  3499. sop = 1;
  3500. }
  3501. }
  3502. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3503. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3504. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3505. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3506. sky2_read32(hw, B0_Y2_SP_LISR);
  3507. napi_enable(&hw->napi);
  3508. return 0;
  3509. }
  3510. static int sky2_debug_open(struct inode *inode, struct file *file)
  3511. {
  3512. return single_open(file, sky2_debug_show, inode->i_private);
  3513. }
  3514. static const struct file_operations sky2_debug_fops = {
  3515. .owner = THIS_MODULE,
  3516. .open = sky2_debug_open,
  3517. .read = seq_read,
  3518. .llseek = seq_lseek,
  3519. .release = single_release,
  3520. };
  3521. /*
  3522. * Use network device events to create/remove/rename
  3523. * debugfs file entries
  3524. */
  3525. static int sky2_device_event(struct notifier_block *unused,
  3526. unsigned long event, void *ptr)
  3527. {
  3528. struct net_device *dev = ptr;
  3529. struct sky2_port *sky2 = netdev_priv(dev);
  3530. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3531. return NOTIFY_DONE;
  3532. switch(event) {
  3533. case NETDEV_CHANGENAME:
  3534. if (sky2->debugfs) {
  3535. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3536. sky2_debug, dev->name);
  3537. }
  3538. break;
  3539. case NETDEV_GOING_DOWN:
  3540. if (sky2->debugfs) {
  3541. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3542. debugfs_remove(sky2->debugfs);
  3543. sky2->debugfs = NULL;
  3544. }
  3545. break;
  3546. case NETDEV_UP:
  3547. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3548. sky2_debug, dev,
  3549. &sky2_debug_fops);
  3550. if (IS_ERR(sky2->debugfs))
  3551. sky2->debugfs = NULL;
  3552. }
  3553. return NOTIFY_DONE;
  3554. }
  3555. static struct notifier_block sky2_notifier = {
  3556. .notifier_call = sky2_device_event,
  3557. };
  3558. static __init void sky2_debug_init(void)
  3559. {
  3560. struct dentry *ent;
  3561. ent = debugfs_create_dir("sky2", NULL);
  3562. if (!ent || IS_ERR(ent))
  3563. return;
  3564. sky2_debug = ent;
  3565. register_netdevice_notifier(&sky2_notifier);
  3566. }
  3567. static __exit void sky2_debug_cleanup(void)
  3568. {
  3569. if (sky2_debug) {
  3570. unregister_netdevice_notifier(&sky2_notifier);
  3571. debugfs_remove(sky2_debug);
  3572. sky2_debug = NULL;
  3573. }
  3574. }
  3575. #else
  3576. #define sky2_debug_init()
  3577. #define sky2_debug_cleanup()
  3578. #endif
  3579. /* Two copies of network device operations to handle special case of
  3580. not allowing netpoll on second port */
  3581. static const struct net_device_ops sky2_netdev_ops[2] = {
  3582. {
  3583. .ndo_open = sky2_up,
  3584. .ndo_stop = sky2_down,
  3585. .ndo_start_xmit = sky2_xmit_frame,
  3586. .ndo_do_ioctl = sky2_ioctl,
  3587. .ndo_validate_addr = eth_validate_addr,
  3588. .ndo_set_mac_address = sky2_set_mac_address,
  3589. .ndo_set_multicast_list = sky2_set_multicast,
  3590. .ndo_change_mtu = sky2_change_mtu,
  3591. .ndo_tx_timeout = sky2_tx_timeout,
  3592. #ifdef SKY2_VLAN_TAG_USED
  3593. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3594. #endif
  3595. #ifdef CONFIG_NET_POLL_CONTROLLER
  3596. .ndo_poll_controller = sky2_netpoll,
  3597. #endif
  3598. },
  3599. {
  3600. .ndo_open = sky2_up,
  3601. .ndo_stop = sky2_down,
  3602. .ndo_start_xmit = sky2_xmit_frame,
  3603. .ndo_do_ioctl = sky2_ioctl,
  3604. .ndo_validate_addr = eth_validate_addr,
  3605. .ndo_set_mac_address = sky2_set_mac_address,
  3606. .ndo_set_multicast_list = sky2_set_multicast,
  3607. .ndo_change_mtu = sky2_change_mtu,
  3608. .ndo_tx_timeout = sky2_tx_timeout,
  3609. #ifdef SKY2_VLAN_TAG_USED
  3610. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3611. #endif
  3612. },
  3613. };
  3614. /* Initialize network device */
  3615. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3616. unsigned port,
  3617. int highmem, int wol)
  3618. {
  3619. struct sky2_port *sky2;
  3620. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3621. if (!dev) {
  3622. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3623. return NULL;
  3624. }
  3625. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3626. dev->irq = hw->pdev->irq;
  3627. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3628. dev->watchdog_timeo = TX_WATCHDOG;
  3629. dev->netdev_ops = &sky2_netdev_ops[port];
  3630. sky2 = netdev_priv(dev);
  3631. sky2->netdev = dev;
  3632. sky2->hw = hw;
  3633. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3634. /* Auto speed and flow control */
  3635. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3636. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3637. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3638. sky2->flow_mode = FC_BOTH;
  3639. sky2->duplex = -1;
  3640. sky2->speed = -1;
  3641. sky2->advertising = sky2_supported_modes(hw);
  3642. sky2->wol = wol;
  3643. spin_lock_init(&sky2->phy_lock);
  3644. sky2->tx_pending = TX_DEF_PENDING;
  3645. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3646. sky2->rx_pending = RX_DEF_PENDING;
  3647. hw->dev[port] = dev;
  3648. sky2->port = port;
  3649. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3650. if (highmem)
  3651. dev->features |= NETIF_F_HIGHDMA;
  3652. #ifdef SKY2_VLAN_TAG_USED
  3653. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3654. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3655. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3656. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3657. }
  3658. #endif
  3659. /* read the mac address */
  3660. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3661. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3662. return dev;
  3663. }
  3664. static void __devinit sky2_show_addr(struct net_device *dev)
  3665. {
  3666. const struct sky2_port *sky2 = netdev_priv(dev);
  3667. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3668. }
  3669. /* Handle software interrupt used during MSI test */
  3670. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3671. {
  3672. struct sky2_hw *hw = dev_id;
  3673. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3674. if (status == 0)
  3675. return IRQ_NONE;
  3676. if (status & Y2_IS_IRQ_SW) {
  3677. hw->flags |= SKY2_HW_USE_MSI;
  3678. wake_up(&hw->msi_wait);
  3679. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3680. }
  3681. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3682. return IRQ_HANDLED;
  3683. }
  3684. /* Test interrupt path by forcing a a software IRQ */
  3685. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3686. {
  3687. struct pci_dev *pdev = hw->pdev;
  3688. int err;
  3689. init_waitqueue_head (&hw->msi_wait);
  3690. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3691. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3692. if (err) {
  3693. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3694. return err;
  3695. }
  3696. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3697. sky2_read8(hw, B0_CTST);
  3698. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3699. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3700. /* MSI test failed, go back to INTx mode */
  3701. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3702. "switching to INTx mode.\n");
  3703. err = -EOPNOTSUPP;
  3704. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3705. }
  3706. sky2_write32(hw, B0_IMSK, 0);
  3707. sky2_read32(hw, B0_IMSK);
  3708. free_irq(pdev->irq, hw);
  3709. return err;
  3710. }
  3711. /* This driver supports yukon2 chipset only */
  3712. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3713. {
  3714. const char *name[] = {
  3715. "XL", /* 0xb3 */
  3716. "EC Ultra", /* 0xb4 */
  3717. "Extreme", /* 0xb5 */
  3718. "EC", /* 0xb6 */
  3719. "FE", /* 0xb7 */
  3720. "FE+", /* 0xb8 */
  3721. "Supreme", /* 0xb9 */
  3722. "UL 2", /* 0xba */
  3723. "Unknown", /* 0xbb */
  3724. "Optima", /* 0xbc */
  3725. };
  3726. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
  3727. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3728. else
  3729. snprintf(buf, sz, "(chip %#x)", chipid);
  3730. return buf;
  3731. }
  3732. static int __devinit sky2_probe(struct pci_dev *pdev,
  3733. const struct pci_device_id *ent)
  3734. {
  3735. struct net_device *dev;
  3736. struct sky2_hw *hw;
  3737. int err, using_dac = 0, wol_default;
  3738. u32 reg;
  3739. char buf1[16];
  3740. err = pci_enable_device(pdev);
  3741. if (err) {
  3742. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3743. goto err_out;
  3744. }
  3745. /* Get configuration information
  3746. * Note: only regular PCI config access once to test for HW issues
  3747. * other PCI access through shared memory for speed and to
  3748. * avoid MMCONFIG problems.
  3749. */
  3750. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3751. if (err) {
  3752. dev_err(&pdev->dev, "PCI read config failed\n");
  3753. goto err_out;
  3754. }
  3755. if (~reg == 0) {
  3756. dev_err(&pdev->dev, "PCI configuration read error\n");
  3757. goto err_out;
  3758. }
  3759. err = pci_request_regions(pdev, DRV_NAME);
  3760. if (err) {
  3761. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3762. goto err_out_disable;
  3763. }
  3764. pci_set_master(pdev);
  3765. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3766. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3767. using_dac = 1;
  3768. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3769. if (err < 0) {
  3770. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3771. "for consistent allocations\n");
  3772. goto err_out_free_regions;
  3773. }
  3774. } else {
  3775. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3776. if (err) {
  3777. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3778. goto err_out_free_regions;
  3779. }
  3780. }
  3781. #ifdef __BIG_ENDIAN
  3782. /* The sk98lin vendor driver uses hardware byte swapping but
  3783. * this driver uses software swapping.
  3784. */
  3785. reg &= ~PCI_REV_DESC;
  3786. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3787. if (err) {
  3788. dev_err(&pdev->dev, "PCI write config failed\n");
  3789. goto err_out_free_regions;
  3790. }
  3791. #endif
  3792. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3793. err = -ENOMEM;
  3794. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3795. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3796. if (!hw) {
  3797. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3798. goto err_out_free_regions;
  3799. }
  3800. hw->pdev = pdev;
  3801. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3802. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3803. if (!hw->regs) {
  3804. dev_err(&pdev->dev, "cannot map device registers\n");
  3805. goto err_out_free_hw;
  3806. }
  3807. /* ring for status responses */
  3808. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3809. if (!hw->st_le)
  3810. goto err_out_iounmap;
  3811. err = sky2_init(hw);
  3812. if (err)
  3813. goto err_out_iounmap;
  3814. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3815. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3816. sky2_reset(hw);
  3817. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3818. if (!dev) {
  3819. err = -ENOMEM;
  3820. goto err_out_free_pci;
  3821. }
  3822. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3823. err = sky2_test_msi(hw);
  3824. if (err == -EOPNOTSUPP)
  3825. pci_disable_msi(pdev);
  3826. else if (err)
  3827. goto err_out_free_netdev;
  3828. }
  3829. err = register_netdev(dev);
  3830. if (err) {
  3831. dev_err(&pdev->dev, "cannot register net device\n");
  3832. goto err_out_free_netdev;
  3833. }
  3834. netif_carrier_off(dev);
  3835. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3836. err = request_irq(pdev->irq, sky2_intr,
  3837. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3838. hw->irq_name, hw);
  3839. if (err) {
  3840. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3841. goto err_out_unregister;
  3842. }
  3843. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3844. napi_enable(&hw->napi);
  3845. sky2_show_addr(dev);
  3846. if (hw->ports > 1) {
  3847. struct net_device *dev1;
  3848. err = -ENOMEM;
  3849. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3850. if (dev1 && (err = register_netdev(dev1)) == 0)
  3851. sky2_show_addr(dev1);
  3852. else {
  3853. dev_warn(&pdev->dev,
  3854. "register of second port failed (%d)\n", err);
  3855. hw->dev[1] = NULL;
  3856. hw->ports = 1;
  3857. if (dev1)
  3858. free_netdev(dev1);
  3859. }
  3860. }
  3861. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3862. INIT_WORK(&hw->restart_work, sky2_restart);
  3863. pci_set_drvdata(pdev, hw);
  3864. pdev->d3_delay = 150;
  3865. return 0;
  3866. err_out_unregister:
  3867. if (hw->flags & SKY2_HW_USE_MSI)
  3868. pci_disable_msi(pdev);
  3869. unregister_netdev(dev);
  3870. err_out_free_netdev:
  3871. free_netdev(dev);
  3872. err_out_free_pci:
  3873. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3874. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3875. err_out_iounmap:
  3876. iounmap(hw->regs);
  3877. err_out_free_hw:
  3878. kfree(hw);
  3879. err_out_free_regions:
  3880. pci_release_regions(pdev);
  3881. err_out_disable:
  3882. pci_disable_device(pdev);
  3883. err_out:
  3884. pci_set_drvdata(pdev, NULL);
  3885. return err;
  3886. }
  3887. static void __devexit sky2_remove(struct pci_dev *pdev)
  3888. {
  3889. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3890. int i;
  3891. if (!hw)
  3892. return;
  3893. del_timer_sync(&hw->watchdog_timer);
  3894. cancel_work_sync(&hw->restart_work);
  3895. for (i = hw->ports-1; i >= 0; --i)
  3896. unregister_netdev(hw->dev[i]);
  3897. sky2_write32(hw, B0_IMSK, 0);
  3898. sky2_power_aux(hw);
  3899. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3900. sky2_read8(hw, B0_CTST);
  3901. free_irq(pdev->irq, hw);
  3902. if (hw->flags & SKY2_HW_USE_MSI)
  3903. pci_disable_msi(pdev);
  3904. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3905. pci_release_regions(pdev);
  3906. pci_disable_device(pdev);
  3907. for (i = hw->ports-1; i >= 0; --i)
  3908. free_netdev(hw->dev[i]);
  3909. iounmap(hw->regs);
  3910. kfree(hw);
  3911. pci_set_drvdata(pdev, NULL);
  3912. }
  3913. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3914. {
  3915. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3916. int i, wol = 0;
  3917. if (!hw)
  3918. return 0;
  3919. del_timer_sync(&hw->watchdog_timer);
  3920. cancel_work_sync(&hw->restart_work);
  3921. rtnl_lock();
  3922. for (i = 0; i < hw->ports; i++) {
  3923. struct net_device *dev = hw->dev[i];
  3924. struct sky2_port *sky2 = netdev_priv(dev);
  3925. sky2_detach(dev);
  3926. if (sky2->wol)
  3927. sky2_wol_init(sky2);
  3928. wol |= sky2->wol;
  3929. }
  3930. device_set_wakeup_enable(&pdev->dev, wol != 0);
  3931. sky2_write32(hw, B0_IMSK, 0);
  3932. napi_disable(&hw->napi);
  3933. sky2_power_aux(hw);
  3934. rtnl_unlock();
  3935. pci_save_state(pdev);
  3936. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3937. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3938. return 0;
  3939. }
  3940. #ifdef CONFIG_PM
  3941. static int sky2_resume(struct pci_dev *pdev)
  3942. {
  3943. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3944. int i, err;
  3945. if (!hw)
  3946. return 0;
  3947. rtnl_lock();
  3948. err = pci_set_power_state(pdev, PCI_D0);
  3949. if (err)
  3950. goto out;
  3951. err = pci_restore_state(pdev);
  3952. if (err)
  3953. goto out;
  3954. pci_enable_wake(pdev, PCI_D0, 0);
  3955. /* Re-enable all clocks */
  3956. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  3957. if (err) {
  3958. dev_err(&pdev->dev, "PCI write config failed\n");
  3959. goto out;
  3960. }
  3961. sky2_reset(hw);
  3962. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3963. napi_enable(&hw->napi);
  3964. for (i = 0; i < hw->ports; i++) {
  3965. err = sky2_reattach(hw->dev[i]);
  3966. if (err)
  3967. goto out;
  3968. }
  3969. rtnl_unlock();
  3970. return 0;
  3971. out:
  3972. rtnl_unlock();
  3973. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3974. pci_disable_device(pdev);
  3975. return err;
  3976. }
  3977. #endif
  3978. static void sky2_shutdown(struct pci_dev *pdev)
  3979. {
  3980. sky2_suspend(pdev, PMSG_SUSPEND);
  3981. }
  3982. static struct pci_driver sky2_driver = {
  3983. .name = DRV_NAME,
  3984. .id_table = sky2_id_table,
  3985. .probe = sky2_probe,
  3986. .remove = __devexit_p(sky2_remove),
  3987. #ifdef CONFIG_PM
  3988. .suspend = sky2_suspend,
  3989. .resume = sky2_resume,
  3990. #endif
  3991. .shutdown = sky2_shutdown,
  3992. };
  3993. static int __init sky2_init_module(void)
  3994. {
  3995. pr_info("driver version " DRV_VERSION "\n");
  3996. sky2_debug_init();
  3997. return pci_register_driver(&sky2_driver);
  3998. }
  3999. static void __exit sky2_cleanup_module(void)
  4000. {
  4001. pci_unregister_driver(&sky2_driver);
  4002. sky2_debug_cleanup();
  4003. }
  4004. module_init(sky2_init_module);
  4005. module_exit(sky2_cleanup_module);
  4006. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4007. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4008. MODULE_LICENSE("GPL");
  4009. MODULE_VERSION(DRV_VERSION);