common.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mbus.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/ata_platform.h>
  20. #include <net/dsa.h>
  21. #include <asm/page.h>
  22. #include <asm/setup.h>
  23. #include <asm/timex.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/time.h>
  27. #include <mach/bridge-regs.h>
  28. #include <mach/hardware.h>
  29. #include <mach/orion5x.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/time.h>
  32. #include <plat/common.h>
  33. #include "common.h"
  34. /*****************************************************************************
  35. * I/O Address Mapping
  36. ****************************************************************************/
  37. static struct map_desc orion5x_io_desc[] __initdata = {
  38. {
  39. .virtual = ORION5X_REGS_VIRT_BASE,
  40. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  41. .length = ORION5X_REGS_SIZE,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = ORION5X_PCIE_IO_VIRT_BASE,
  45. .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
  46. .length = ORION5X_PCIE_IO_SIZE,
  47. .type = MT_DEVICE,
  48. }, {
  49. .virtual = ORION5X_PCI_IO_VIRT_BASE,
  50. .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
  51. .length = ORION5X_PCI_IO_SIZE,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = ORION5X_PCIE_WA_VIRT_BASE,
  55. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  56. .length = ORION5X_PCIE_WA_SIZE,
  57. .type = MT_DEVICE,
  58. },
  59. };
  60. void __init orion5x_map_io(void)
  61. {
  62. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  63. }
  64. /*****************************************************************************
  65. * EHCI0
  66. ****************************************************************************/
  67. void __init orion5x_ehci0_init(void)
  68. {
  69. orion_ehci_init(&orion5x_mbus_dram_info,
  70. ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL);
  71. }
  72. /*****************************************************************************
  73. * EHCI1
  74. ****************************************************************************/
  75. void __init orion5x_ehci1_init(void)
  76. {
  77. orion_ehci_1_init(&orion5x_mbus_dram_info,
  78. ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  79. }
  80. /*****************************************************************************
  81. * GE00
  82. ****************************************************************************/
  83. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  84. {
  85. orion_ge00_init(eth_data, &orion5x_mbus_dram_info,
  86. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  87. IRQ_ORION5X_ETH_ERR, orion5x_tclk);
  88. }
  89. /*****************************************************************************
  90. * Ethernet switch
  91. ****************************************************************************/
  92. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  93. {
  94. orion_ge00_switch_init(d, irq);
  95. }
  96. /*****************************************************************************
  97. * I2C
  98. ****************************************************************************/
  99. void __init orion5x_i2c_init(void)
  100. {
  101. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  102. }
  103. /*****************************************************************************
  104. * SATA
  105. ****************************************************************************/
  106. static struct resource orion5x_sata_resources[] = {
  107. {
  108. .name = "sata base",
  109. .start = ORION5X_SATA_PHYS_BASE,
  110. .end = ORION5X_SATA_PHYS_BASE + 0x5000 - 1,
  111. .flags = IORESOURCE_MEM,
  112. }, {
  113. .name = "sata irq",
  114. .start = IRQ_ORION5X_SATA,
  115. .end = IRQ_ORION5X_SATA,
  116. .flags = IORESOURCE_IRQ,
  117. },
  118. };
  119. static struct platform_device orion5x_sata = {
  120. .name = "sata_mv",
  121. .id = 0,
  122. .dev = {
  123. .coherent_dma_mask = DMA_BIT_MASK(32),
  124. },
  125. .num_resources = ARRAY_SIZE(orion5x_sata_resources),
  126. .resource = orion5x_sata_resources,
  127. };
  128. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  129. {
  130. sata_data->dram = &orion5x_mbus_dram_info;
  131. orion5x_sata.dev.platform_data = sata_data;
  132. platform_device_register(&orion5x_sata);
  133. }
  134. /*****************************************************************************
  135. * SPI
  136. ****************************************************************************/
  137. void __init orion5x_spi_init()
  138. {
  139. orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
  140. }
  141. /*****************************************************************************
  142. * UART0
  143. ****************************************************************************/
  144. void __init orion5x_uart0_init(void)
  145. {
  146. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  147. IRQ_ORION5X_UART0, orion5x_tclk);
  148. }
  149. /*****************************************************************************
  150. * UART1
  151. ****************************************************************************/
  152. void __init orion5x_uart1_init(void)
  153. {
  154. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  155. IRQ_ORION5X_UART1, orion5x_tclk);
  156. }
  157. /*****************************************************************************
  158. * XOR engine
  159. ****************************************************************************/
  160. void __init orion5x_xor_init(void)
  161. {
  162. orion_xor0_init(&orion5x_mbus_dram_info,
  163. ORION5X_XOR_PHYS_BASE,
  164. ORION5X_XOR_PHYS_BASE + 0x200,
  165. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  166. }
  167. static struct resource orion5x_crypto_res[] = {
  168. {
  169. .name = "regs",
  170. .start = ORION5X_CRYPTO_PHYS_BASE,
  171. .end = ORION5X_CRYPTO_PHYS_BASE + 0xffff,
  172. .flags = IORESOURCE_MEM,
  173. }, {
  174. .name = "sram",
  175. .start = ORION5X_SRAM_PHYS_BASE,
  176. .end = ORION5X_SRAM_PHYS_BASE + SZ_8K - 1,
  177. .flags = IORESOURCE_MEM,
  178. }, {
  179. .name = "crypto interrupt",
  180. .start = IRQ_ORION5X_CESA,
  181. .end = IRQ_ORION5X_CESA,
  182. .flags = IORESOURCE_IRQ,
  183. },
  184. };
  185. static struct platform_device orion5x_crypto_device = {
  186. .name = "mv_crypto",
  187. .id = -1,
  188. .num_resources = ARRAY_SIZE(orion5x_crypto_res),
  189. .resource = orion5x_crypto_res,
  190. };
  191. static int __init orion5x_crypto_init(void)
  192. {
  193. int ret;
  194. ret = orion5x_setup_sram_win();
  195. if (ret)
  196. return ret;
  197. return platform_device_register(&orion5x_crypto_device);
  198. }
  199. /*****************************************************************************
  200. * Watchdog
  201. ****************************************************************************/
  202. void __init orion5x_wdt_init(void)
  203. {
  204. orion_wdt_init(orion5x_tclk);
  205. }
  206. /*****************************************************************************
  207. * Time handling
  208. ****************************************************************************/
  209. void __init orion5x_init_early(void)
  210. {
  211. orion_time_set_base(TIMER_VIRT_BASE);
  212. }
  213. int orion5x_tclk;
  214. int __init orion5x_find_tclk(void)
  215. {
  216. u32 dev, rev;
  217. orion5x_pcie_id(&dev, &rev);
  218. if (dev == MV88F6183_DEV_ID &&
  219. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  220. return 133333333;
  221. return 166666667;
  222. }
  223. static void orion5x_timer_init(void)
  224. {
  225. orion5x_tclk = orion5x_find_tclk();
  226. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  227. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  228. }
  229. struct sys_timer orion5x_timer = {
  230. .init = orion5x_timer_init,
  231. };
  232. /*****************************************************************************
  233. * General
  234. ****************************************************************************/
  235. /*
  236. * Identify device ID and rev from PCIe configuration header space '0'.
  237. */
  238. static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  239. {
  240. orion5x_pcie_id(dev, rev);
  241. if (*dev == MV88F5281_DEV_ID) {
  242. if (*rev == MV88F5281_REV_D2) {
  243. *dev_name = "MV88F5281-D2";
  244. } else if (*rev == MV88F5281_REV_D1) {
  245. *dev_name = "MV88F5281-D1";
  246. } else if (*rev == MV88F5281_REV_D0) {
  247. *dev_name = "MV88F5281-D0";
  248. } else {
  249. *dev_name = "MV88F5281-Rev-Unsupported";
  250. }
  251. } else if (*dev == MV88F5182_DEV_ID) {
  252. if (*rev == MV88F5182_REV_A2) {
  253. *dev_name = "MV88F5182-A2";
  254. } else {
  255. *dev_name = "MV88F5182-Rev-Unsupported";
  256. }
  257. } else if (*dev == MV88F5181_DEV_ID) {
  258. if (*rev == MV88F5181_REV_B1) {
  259. *dev_name = "MV88F5181-Rev-B1";
  260. } else if (*rev == MV88F5181L_REV_A1) {
  261. *dev_name = "MV88F5181L-Rev-A1";
  262. } else {
  263. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  264. }
  265. } else if (*dev == MV88F6183_DEV_ID) {
  266. if (*rev == MV88F6183_REV_B0) {
  267. *dev_name = "MV88F6183-Rev-B0";
  268. } else {
  269. *dev_name = "MV88F6183-Rev-Unsupported";
  270. }
  271. } else {
  272. *dev_name = "Device-Unknown";
  273. }
  274. }
  275. void __init orion5x_init(void)
  276. {
  277. char *dev_name;
  278. u32 dev, rev;
  279. orion5x_id(&dev, &rev, &dev_name);
  280. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  281. /*
  282. * Setup Orion address map
  283. */
  284. orion5x_setup_cpu_mbus_bridge();
  285. /*
  286. * Don't issue "Wait for Interrupt" instruction if we are
  287. * running on D0 5281 silicon.
  288. */
  289. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  290. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  291. disable_hlt();
  292. }
  293. /*
  294. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  295. * while 5180n/5181/5281 don't have crypto.
  296. */
  297. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  298. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  299. orion5x_crypto_init();
  300. /*
  301. * Register watchdog driver
  302. */
  303. orion5x_wdt_init();
  304. }
  305. /*
  306. * Many orion-based systems have buggy bootloader implementations.
  307. * This is a common fixup for bogus memory tags.
  308. */
  309. void __init tag_fixup_mem32(struct machine_desc *mdesc, struct tag *t,
  310. char **from, struct meminfo *meminfo)
  311. {
  312. for (; t->hdr.size; t = tag_next(t))
  313. if (t->hdr.tag == ATAG_MEM &&
  314. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  315. t->u.mem.start & ~PAGE_MASK)) {
  316. printk(KERN_WARNING
  317. "Clearing invalid memory bank %dKB@0x%08x\n",
  318. t->u.mem.size / 1024, t->u.mem.start);
  319. t->hdr.tag = 0;
  320. }
  321. }