common.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/mbus.h>
  15. #include <linux/ata_platform.h>
  16. #include <linux/mtd/nand.h>
  17. #include <linux/dma-mapping.h>
  18. #include <net/dsa.h>
  19. #include <asm/page.h>
  20. #include <asm/timex.h>
  21. #include <asm/kexec.h>
  22. #include <asm/mach/map.h>
  23. #include <asm/mach/time.h>
  24. #include <mach/kirkwood.h>
  25. #include <mach/bridge-regs.h>
  26. #include <plat/audio.h>
  27. #include <plat/cache-feroceon-l2.h>
  28. #include <plat/mvsdio.h>
  29. #include <plat/orion_nand.h>
  30. #include <plat/common.h>
  31. #include <plat/time.h>
  32. #include "common.h"
  33. /*****************************************************************************
  34. * I/O Address Mapping
  35. ****************************************************************************/
  36. static struct map_desc kirkwood_io_desc[] __initdata = {
  37. {
  38. .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
  39. .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
  40. .length = KIRKWOOD_PCIE_IO_SIZE,
  41. .type = MT_DEVICE,
  42. }, {
  43. .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
  44. .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
  45. .length = KIRKWOOD_PCIE1_IO_SIZE,
  46. .type = MT_DEVICE,
  47. }, {
  48. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  49. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  50. .length = KIRKWOOD_REGS_SIZE,
  51. .type = MT_DEVICE,
  52. },
  53. };
  54. void __init kirkwood_map_io(void)
  55. {
  56. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  57. }
  58. /*
  59. * Default clock control bits. Any bit _not_ set in this variable
  60. * will be cleared from the hardware after platform devices have been
  61. * registered. Some reserved bits must be set to 1.
  62. */
  63. unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
  64. /*****************************************************************************
  65. * EHCI0
  66. ****************************************************************************/
  67. void __init kirkwood_ehci_init(void)
  68. {
  69. kirkwood_clk_ctrl |= CGC_USB0;
  70. orion_ehci_init(&kirkwood_mbus_dram_info,
  71. USB_PHYS_BASE, IRQ_KIRKWOOD_USB);
  72. }
  73. /*****************************************************************************
  74. * GE00
  75. ****************************************************************************/
  76. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  77. {
  78. kirkwood_clk_ctrl |= CGC_GE0;
  79. orion_ge00_init(eth_data, &kirkwood_mbus_dram_info,
  80. GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
  81. IRQ_KIRKWOOD_GE00_ERR, kirkwood_tclk);
  82. }
  83. /*****************************************************************************
  84. * GE01
  85. ****************************************************************************/
  86. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  87. {
  88. kirkwood_clk_ctrl |= CGC_GE1;
  89. orion_ge01_init(eth_data, &kirkwood_mbus_dram_info,
  90. GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
  91. IRQ_KIRKWOOD_GE01_ERR, kirkwood_tclk);
  92. }
  93. /*****************************************************************************
  94. * Ethernet switch
  95. ****************************************************************************/
  96. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  97. {
  98. orion_ge00_switch_init(d, irq);
  99. }
  100. /*****************************************************************************
  101. * NAND flash
  102. ****************************************************************************/
  103. static struct resource kirkwood_nand_resource = {
  104. .flags = IORESOURCE_MEM,
  105. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  106. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  107. KIRKWOOD_NAND_MEM_SIZE - 1,
  108. };
  109. static struct orion_nand_data kirkwood_nand_data = {
  110. .cle = 0,
  111. .ale = 1,
  112. .width = 8,
  113. };
  114. static struct platform_device kirkwood_nand_flash = {
  115. .name = "orion_nand",
  116. .id = -1,
  117. .dev = {
  118. .platform_data = &kirkwood_nand_data,
  119. },
  120. .resource = &kirkwood_nand_resource,
  121. .num_resources = 1,
  122. };
  123. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  124. int chip_delay)
  125. {
  126. kirkwood_clk_ctrl |= CGC_RUNIT;
  127. kirkwood_nand_data.parts = parts;
  128. kirkwood_nand_data.nr_parts = nr_parts;
  129. kirkwood_nand_data.chip_delay = chip_delay;
  130. platform_device_register(&kirkwood_nand_flash);
  131. }
  132. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  133. int (*dev_ready)(struct mtd_info *))
  134. {
  135. kirkwood_clk_ctrl |= CGC_RUNIT;
  136. kirkwood_nand_data.parts = parts;
  137. kirkwood_nand_data.nr_parts = nr_parts;
  138. kirkwood_nand_data.dev_ready = dev_ready;
  139. platform_device_register(&kirkwood_nand_flash);
  140. }
  141. /*****************************************************************************
  142. * SoC RTC
  143. ****************************************************************************/
  144. static void __init kirkwood_rtc_init(void)
  145. {
  146. orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
  147. }
  148. /*****************************************************************************
  149. * SATA
  150. ****************************************************************************/
  151. static struct resource kirkwood_sata_resources[] = {
  152. {
  153. .name = "sata base",
  154. .start = SATA_PHYS_BASE,
  155. .end = SATA_PHYS_BASE + 0x5000 - 1,
  156. .flags = IORESOURCE_MEM,
  157. }, {
  158. .name = "sata irq",
  159. .start = IRQ_KIRKWOOD_SATA,
  160. .end = IRQ_KIRKWOOD_SATA,
  161. .flags = IORESOURCE_IRQ,
  162. },
  163. };
  164. static struct platform_device kirkwood_sata = {
  165. .name = "sata_mv",
  166. .id = 0,
  167. .dev = {
  168. .coherent_dma_mask = DMA_BIT_MASK(32),
  169. },
  170. .num_resources = ARRAY_SIZE(kirkwood_sata_resources),
  171. .resource = kirkwood_sata_resources,
  172. };
  173. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  174. {
  175. kirkwood_clk_ctrl |= CGC_SATA0;
  176. if (sata_data->n_ports > 1)
  177. kirkwood_clk_ctrl |= CGC_SATA1;
  178. sata_data->dram = &kirkwood_mbus_dram_info;
  179. kirkwood_sata.dev.platform_data = sata_data;
  180. platform_device_register(&kirkwood_sata);
  181. }
  182. /*****************************************************************************
  183. * SD/SDIO/MMC
  184. ****************************************************************************/
  185. static struct resource mvsdio_resources[] = {
  186. [0] = {
  187. .start = SDIO_PHYS_BASE,
  188. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  189. .flags = IORESOURCE_MEM,
  190. },
  191. [1] = {
  192. .start = IRQ_KIRKWOOD_SDIO,
  193. .end = IRQ_KIRKWOOD_SDIO,
  194. .flags = IORESOURCE_IRQ,
  195. },
  196. };
  197. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  198. static struct platform_device kirkwood_sdio = {
  199. .name = "mvsdio",
  200. .id = -1,
  201. .dev = {
  202. .dma_mask = &mvsdio_dmamask,
  203. .coherent_dma_mask = DMA_BIT_MASK(32),
  204. },
  205. .num_resources = ARRAY_SIZE(mvsdio_resources),
  206. .resource = mvsdio_resources,
  207. };
  208. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  209. {
  210. u32 dev, rev;
  211. kirkwood_pcie_id(&dev, &rev);
  212. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  213. mvsdio_data->clock = 100000000;
  214. else
  215. mvsdio_data->clock = 200000000;
  216. mvsdio_data->dram = &kirkwood_mbus_dram_info;
  217. kirkwood_clk_ctrl |= CGC_SDIO;
  218. kirkwood_sdio.dev.platform_data = mvsdio_data;
  219. platform_device_register(&kirkwood_sdio);
  220. }
  221. /*****************************************************************************
  222. * SPI
  223. ****************************************************************************/
  224. void __init kirkwood_spi_init()
  225. {
  226. kirkwood_clk_ctrl |= CGC_RUNIT;
  227. orion_spi_init(SPI_PHYS_BASE, kirkwood_tclk);
  228. }
  229. /*****************************************************************************
  230. * I2C
  231. ****************************************************************************/
  232. void __init kirkwood_i2c_init(void)
  233. {
  234. orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
  235. }
  236. /*****************************************************************************
  237. * UART0
  238. ****************************************************************************/
  239. void __init kirkwood_uart0_init(void)
  240. {
  241. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  242. IRQ_KIRKWOOD_UART_0, kirkwood_tclk);
  243. }
  244. /*****************************************************************************
  245. * UART1
  246. ****************************************************************************/
  247. void __init kirkwood_uart1_init(void)
  248. {
  249. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  250. IRQ_KIRKWOOD_UART_1, kirkwood_tclk);
  251. }
  252. /*****************************************************************************
  253. * Cryptographic Engines and Security Accelerator (CESA)
  254. ****************************************************************************/
  255. static struct resource kirkwood_crypto_res[] = {
  256. {
  257. .name = "regs",
  258. .start = CRYPTO_PHYS_BASE,
  259. .end = CRYPTO_PHYS_BASE + 0xffff,
  260. .flags = IORESOURCE_MEM,
  261. }, {
  262. .name = "sram",
  263. .start = KIRKWOOD_SRAM_PHYS_BASE,
  264. .end = KIRKWOOD_SRAM_PHYS_BASE + KIRKWOOD_SRAM_SIZE - 1,
  265. .flags = IORESOURCE_MEM,
  266. }, {
  267. .name = "crypto interrupt",
  268. .start = IRQ_KIRKWOOD_CRYPTO,
  269. .end = IRQ_KIRKWOOD_CRYPTO,
  270. .flags = IORESOURCE_IRQ,
  271. },
  272. };
  273. static struct platform_device kirkwood_crypto_device = {
  274. .name = "mv_crypto",
  275. .id = -1,
  276. .num_resources = ARRAY_SIZE(kirkwood_crypto_res),
  277. .resource = kirkwood_crypto_res,
  278. };
  279. void __init kirkwood_crypto_init(void)
  280. {
  281. kirkwood_clk_ctrl |= CGC_CRYPTO;
  282. platform_device_register(&kirkwood_crypto_device);
  283. }
  284. /*****************************************************************************
  285. * XOR0
  286. ****************************************************************************/
  287. static void __init kirkwood_xor0_init(void)
  288. {
  289. kirkwood_clk_ctrl |= CGC_XOR0;
  290. orion_xor0_init(&kirkwood_mbus_dram_info,
  291. XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
  292. IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
  293. }
  294. /*****************************************************************************
  295. * XOR1
  296. ****************************************************************************/
  297. static void __init kirkwood_xor1_init(void)
  298. {
  299. kirkwood_clk_ctrl |= CGC_XOR1;
  300. orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
  301. IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
  302. }
  303. /*****************************************************************************
  304. * Watchdog
  305. ****************************************************************************/
  306. static void __init kirkwood_wdt_init(void)
  307. {
  308. orion_wdt_init(kirkwood_tclk);
  309. }
  310. /*****************************************************************************
  311. * Time handling
  312. ****************************************************************************/
  313. void __init kirkwood_init_early(void)
  314. {
  315. orion_time_set_base(TIMER_VIRT_BASE);
  316. }
  317. int kirkwood_tclk;
  318. static int __init kirkwood_find_tclk(void)
  319. {
  320. u32 dev, rev;
  321. kirkwood_pcie_id(&dev, &rev);
  322. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  323. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  324. return 200000000;
  325. return 166666667;
  326. }
  327. static void __init kirkwood_timer_init(void)
  328. {
  329. kirkwood_tclk = kirkwood_find_tclk();
  330. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  331. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  332. }
  333. struct sys_timer kirkwood_timer = {
  334. .init = kirkwood_timer_init,
  335. };
  336. /*****************************************************************************
  337. * Audio
  338. ****************************************************************************/
  339. static struct resource kirkwood_i2s_resources[] = {
  340. [0] = {
  341. .start = AUDIO_PHYS_BASE,
  342. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  343. .flags = IORESOURCE_MEM,
  344. },
  345. [1] = {
  346. .start = IRQ_KIRKWOOD_I2S,
  347. .end = IRQ_KIRKWOOD_I2S,
  348. .flags = IORESOURCE_IRQ,
  349. },
  350. };
  351. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  352. .dram = &kirkwood_mbus_dram_info,
  353. .burst = 128,
  354. };
  355. static struct platform_device kirkwood_i2s_device = {
  356. .name = "kirkwood-i2s",
  357. .id = -1,
  358. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  359. .resource = kirkwood_i2s_resources,
  360. .dev = {
  361. .platform_data = &kirkwood_i2s_data,
  362. },
  363. };
  364. static struct platform_device kirkwood_pcm_device = {
  365. .name = "kirkwood-pcm-audio",
  366. .id = -1,
  367. };
  368. void __init kirkwood_audio_init(void)
  369. {
  370. kirkwood_clk_ctrl |= CGC_AUDIO;
  371. platform_device_register(&kirkwood_i2s_device);
  372. platform_device_register(&kirkwood_pcm_device);
  373. }
  374. /*****************************************************************************
  375. * General
  376. ****************************************************************************/
  377. /*
  378. * Identify device ID and revision.
  379. */
  380. static char * __init kirkwood_id(void)
  381. {
  382. u32 dev, rev;
  383. kirkwood_pcie_id(&dev, &rev);
  384. if (dev == MV88F6281_DEV_ID) {
  385. if (rev == MV88F6281_REV_Z0)
  386. return "MV88F6281-Z0";
  387. else if (rev == MV88F6281_REV_A0)
  388. return "MV88F6281-A0";
  389. else if (rev == MV88F6281_REV_A1)
  390. return "MV88F6281-A1";
  391. else
  392. return "MV88F6281-Rev-Unsupported";
  393. } else if (dev == MV88F6192_DEV_ID) {
  394. if (rev == MV88F6192_REV_Z0)
  395. return "MV88F6192-Z0";
  396. else if (rev == MV88F6192_REV_A0)
  397. return "MV88F6192-A0";
  398. else if (rev == MV88F6192_REV_A1)
  399. return "MV88F6192-A1";
  400. else
  401. return "MV88F6192-Rev-Unsupported";
  402. } else if (dev == MV88F6180_DEV_ID) {
  403. if (rev == MV88F6180_REV_A0)
  404. return "MV88F6180-Rev-A0";
  405. else if (rev == MV88F6180_REV_A1)
  406. return "MV88F6180-Rev-A1";
  407. else
  408. return "MV88F6180-Rev-Unsupported";
  409. } else if (dev == MV88F6282_DEV_ID) {
  410. if (rev == MV88F6282_REV_A0)
  411. return "MV88F6282-Rev-A0";
  412. else
  413. return "MV88F6282-Rev-Unsupported";
  414. } else {
  415. return "Device-Unknown";
  416. }
  417. }
  418. static void __init kirkwood_l2_init(void)
  419. {
  420. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  421. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  422. feroceon_l2_init(1);
  423. #else
  424. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  425. feroceon_l2_init(0);
  426. #endif
  427. }
  428. void __init kirkwood_init(void)
  429. {
  430. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  431. kirkwood_id(), kirkwood_tclk);
  432. kirkwood_i2s_data.tclk = kirkwood_tclk;
  433. /*
  434. * Disable propagation of mbus errors to the CPU local bus,
  435. * as this causes mbus errors (which can occur for example
  436. * for PCI aborts) to throw CPU aborts, which we're not set
  437. * up to deal with.
  438. */
  439. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  440. kirkwood_setup_cpu_mbus();
  441. #ifdef CONFIG_CACHE_FEROCEON_L2
  442. kirkwood_l2_init();
  443. #endif
  444. /* internal devices that every board has */
  445. kirkwood_rtc_init();
  446. kirkwood_wdt_init();
  447. kirkwood_xor0_init();
  448. kirkwood_xor1_init();
  449. kirkwood_crypto_init();
  450. #ifdef CONFIG_KEXEC
  451. kexec_reinit = kirkwood_enable_pcie;
  452. #endif
  453. }
  454. static int __init kirkwood_clock_gate(void)
  455. {
  456. unsigned int curr = readl(CLOCK_GATING_CTRL);
  457. u32 dev, rev;
  458. kirkwood_pcie_id(&dev, &rev);
  459. printk(KERN_DEBUG "Gating clock of unused units\n");
  460. printk(KERN_DEBUG "before: 0x%08x\n", curr);
  461. /* Make sure those units are accessible */
  462. writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
  463. /* For SATA: first shutdown the phy */
  464. if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
  465. /* Disable PLL and IVREF */
  466. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  467. /* Disable PHY */
  468. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  469. }
  470. if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
  471. /* Disable PLL and IVREF */
  472. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  473. /* Disable PHY */
  474. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  475. }
  476. /* For PCIe: first shutdown the phy */
  477. if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
  478. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  479. while (1)
  480. if (readl(PCIE_STATUS) & 0x1)
  481. break;
  482. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  483. }
  484. /* For PCIe 1: first shutdown the phy */
  485. if (dev == MV88F6282_DEV_ID) {
  486. if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
  487. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  488. while (1)
  489. if (readl(PCIE1_STATUS) & 0x1)
  490. break;
  491. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  492. }
  493. } else /* keep this bit set for devices that don't have PCIe1 */
  494. kirkwood_clk_ctrl |= CGC_PEX1;
  495. /* Now gate clock the required units */
  496. writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
  497. printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
  498. return 0;
  499. }
  500. late_initcall(kirkwood_clock_gate);