pci-common.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #ifdef DEBUG
  38. #include <asm/udbg.h>
  39. #define DBG(fmt...) printk(fmt)
  40. #else
  41. #define DBG(fmt...)
  42. #endif
  43. static DEFINE_SPINLOCK(hose_spinlock);
  44. /* XXX kill that some day ... */
  45. static int global_phb_number; /* Global phb counter */
  46. /* ISA Memory physical address */
  47. resource_size_t isa_mem_base;
  48. /* Default PCI flags is 0 */
  49. unsigned int ppc_pci_flags;
  50. static struct dma_mapping_ops *pci_dma_ops;
  51. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  52. {
  53. pci_dma_ops = dma_ops;
  54. }
  55. struct dma_mapping_ops *get_pci_dma_ops(void)
  56. {
  57. return pci_dma_ops;
  58. }
  59. EXPORT_SYMBOL(get_pci_dma_ops);
  60. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  61. {
  62. return dma_set_mask(&dev->dev, mask);
  63. }
  64. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  65. {
  66. int rc;
  67. rc = dma_set_mask(&dev->dev, mask);
  68. dev->dev.coherent_dma_mask = dev->dma_mask;
  69. return rc;
  70. }
  71. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  72. {
  73. struct pci_controller *phb;
  74. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  75. if (phb == NULL)
  76. return NULL;
  77. spin_lock(&hose_spinlock);
  78. phb->global_number = global_phb_number++;
  79. list_add_tail(&phb->list_node, &hose_list);
  80. spin_unlock(&hose_spinlock);
  81. phb->dn = dev;
  82. phb->is_dynamic = mem_init_done;
  83. #ifdef CONFIG_PPC64
  84. if (dev) {
  85. int nid = of_node_to_nid(dev);
  86. if (nid < 0 || !node_online(nid))
  87. nid = -1;
  88. PHB_SET_NODE(phb, nid);
  89. }
  90. #endif
  91. return phb;
  92. }
  93. void pcibios_free_controller(struct pci_controller *phb)
  94. {
  95. spin_lock(&hose_spinlock);
  96. list_del(&phb->list_node);
  97. spin_unlock(&hose_spinlock);
  98. if (phb->is_dynamic)
  99. kfree(phb);
  100. }
  101. int pcibios_vaddr_is_ioport(void __iomem *address)
  102. {
  103. int ret = 0;
  104. struct pci_controller *hose;
  105. unsigned long size;
  106. spin_lock(&hose_spinlock);
  107. list_for_each_entry(hose, &hose_list, list_node) {
  108. #ifdef CONFIG_PPC64
  109. size = hose->pci_io_size;
  110. #else
  111. size = hose->io_resource.end - hose->io_resource.start + 1;
  112. #endif
  113. if (address >= hose->io_base_virt &&
  114. address < (hose->io_base_virt + size)) {
  115. ret = 1;
  116. break;
  117. }
  118. }
  119. spin_unlock(&hose_spinlock);
  120. return ret;
  121. }
  122. /*
  123. * Return the domain number for this bus.
  124. */
  125. int pci_domain_nr(struct pci_bus *bus)
  126. {
  127. struct pci_controller *hose = pci_bus_to_host(bus);
  128. return hose->global_number;
  129. }
  130. EXPORT_SYMBOL(pci_domain_nr);
  131. #ifdef CONFIG_PPC_OF
  132. /* This routine is meant to be used early during boot, when the
  133. * PCI bus numbers have not yet been assigned, and you need to
  134. * issue PCI config cycles to an OF device.
  135. * It could also be used to "fix" RTAS config cycles if you want
  136. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  137. * config cycles.
  138. */
  139. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  140. {
  141. if (!have_of)
  142. return NULL;
  143. while(node) {
  144. struct pci_controller *hose, *tmp;
  145. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  146. if (hose->dn == node)
  147. return hose;
  148. node = node->parent;
  149. }
  150. return NULL;
  151. }
  152. static ssize_t pci_show_devspec(struct device *dev,
  153. struct device_attribute *attr, char *buf)
  154. {
  155. struct pci_dev *pdev;
  156. struct device_node *np;
  157. pdev = to_pci_dev (dev);
  158. np = pci_device_to_OF_node(pdev);
  159. if (np == NULL || np->full_name == NULL)
  160. return 0;
  161. return sprintf(buf, "%s", np->full_name);
  162. }
  163. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  164. #endif /* CONFIG_PPC_OF */
  165. /* Add sysfs properties */
  166. int pcibios_add_platform_entries(struct pci_dev *pdev)
  167. {
  168. #ifdef CONFIG_PPC_OF
  169. return device_create_file(&pdev->dev, &dev_attr_devspec);
  170. #else
  171. return 0;
  172. #endif /* CONFIG_PPC_OF */
  173. }
  174. char __devinit *pcibios_setup(char *str)
  175. {
  176. return str;
  177. }
  178. void __devinit pcibios_setup_new_device(struct pci_dev *dev)
  179. {
  180. struct dev_archdata *sd = &dev->dev.archdata;
  181. sd->of_node = pci_device_to_OF_node(dev);
  182. DBG("PCI: device %s OF node: %s\n", pci_name(dev),
  183. sd->of_node ? sd->of_node->full_name : "<none>");
  184. sd->dma_ops = pci_dma_ops;
  185. #ifdef CONFIG_PPC32
  186. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  187. #endif
  188. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  189. if (ppc_md.pci_dma_dev_setup)
  190. ppc_md.pci_dma_dev_setup(dev);
  191. }
  192. EXPORT_SYMBOL(pcibios_setup_new_device);
  193. /*
  194. * Reads the interrupt pin to determine if interrupt is use by card.
  195. * If the interrupt is used, then gets the interrupt line from the
  196. * openfirmware and sets it in the pci_dev and pci_config line.
  197. */
  198. int pci_read_irq_line(struct pci_dev *pci_dev)
  199. {
  200. struct of_irq oirq;
  201. unsigned int virq;
  202. /* The current device-tree that iSeries generates from the HV
  203. * PCI informations doesn't contain proper interrupt routing,
  204. * and all the fallback would do is print out crap, so we
  205. * don't attempt to resolve the interrupts here at all, some
  206. * iSeries specific fixup does it.
  207. *
  208. * In the long run, we will hopefully fix the generated device-tree
  209. * instead.
  210. */
  211. #ifdef CONFIG_PPC_ISERIES
  212. if (firmware_has_feature(FW_FEATURE_ISERIES))
  213. return -1;
  214. #endif
  215. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  216. #ifdef DEBUG
  217. memset(&oirq, 0xff, sizeof(oirq));
  218. #endif
  219. /* Try to get a mapping from the device-tree */
  220. if (of_irq_map_pci(pci_dev, &oirq)) {
  221. u8 line, pin;
  222. /* If that fails, lets fallback to what is in the config
  223. * space and map that through the default controller. We
  224. * also set the type to level low since that's what PCI
  225. * interrupts are. If your platform does differently, then
  226. * either provide a proper interrupt tree or don't use this
  227. * function.
  228. */
  229. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  230. return -1;
  231. if (pin == 0)
  232. return -1;
  233. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  234. line == 0xff || line == 0) {
  235. return -1;
  236. }
  237. DBG(" -> no map ! Using line %d (pin %d) from PCI config\n",
  238. line, pin);
  239. virq = irq_create_mapping(NULL, line);
  240. if (virq != NO_IRQ)
  241. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  242. } else {
  243. DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  244. oirq.size, oirq.specifier[0], oirq.specifier[1],
  245. oirq.controller->full_name);
  246. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  247. oirq.size);
  248. }
  249. if(virq == NO_IRQ) {
  250. DBG(" -> failed to map !\n");
  251. return -1;
  252. }
  253. DBG(" -> mapped to linux irq %d\n", virq);
  254. pci_dev->irq = virq;
  255. return 0;
  256. }
  257. EXPORT_SYMBOL(pci_read_irq_line);
  258. /*
  259. * Platform support for /proc/bus/pci/X/Y mmap()s,
  260. * modelled on the sparc64 implementation by Dave Miller.
  261. * -- paulus.
  262. */
  263. /*
  264. * Adjust vm_pgoff of VMA such that it is the physical page offset
  265. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  266. *
  267. * Basically, the user finds the base address for his device which he wishes
  268. * to mmap. They read the 32-bit value from the config space base register,
  269. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  270. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  271. *
  272. * Returns negative error code on failure, zero on success.
  273. */
  274. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  275. resource_size_t *offset,
  276. enum pci_mmap_state mmap_state)
  277. {
  278. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  279. unsigned long io_offset = 0;
  280. int i, res_bit;
  281. if (hose == 0)
  282. return NULL; /* should never happen */
  283. /* If memory, add on the PCI bridge address offset */
  284. if (mmap_state == pci_mmap_mem) {
  285. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  286. *offset += hose->pci_mem_offset;
  287. #endif
  288. res_bit = IORESOURCE_MEM;
  289. } else {
  290. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  291. *offset += io_offset;
  292. res_bit = IORESOURCE_IO;
  293. }
  294. /*
  295. * Check that the offset requested corresponds to one of the
  296. * resources of the device.
  297. */
  298. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  299. struct resource *rp = &dev->resource[i];
  300. int flags = rp->flags;
  301. /* treat ROM as memory (should be already) */
  302. if (i == PCI_ROM_RESOURCE)
  303. flags |= IORESOURCE_MEM;
  304. /* Active and same type? */
  305. if ((flags & res_bit) == 0)
  306. continue;
  307. /* In the range of this resource? */
  308. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  309. continue;
  310. /* found it! construct the final physical address */
  311. if (mmap_state == pci_mmap_io)
  312. *offset += hose->io_base_phys - io_offset;
  313. return rp;
  314. }
  315. return NULL;
  316. }
  317. /*
  318. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  319. * device mapping.
  320. */
  321. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  322. pgprot_t protection,
  323. enum pci_mmap_state mmap_state,
  324. int write_combine)
  325. {
  326. unsigned long prot = pgprot_val(protection);
  327. /* Write combine is always 0 on non-memory space mappings. On
  328. * memory space, if the user didn't pass 1, we check for a
  329. * "prefetchable" resource. This is a bit hackish, but we use
  330. * this to workaround the inability of /sysfs to provide a write
  331. * combine bit
  332. */
  333. if (mmap_state != pci_mmap_mem)
  334. write_combine = 0;
  335. else if (write_combine == 0) {
  336. if (rp->flags & IORESOURCE_PREFETCH)
  337. write_combine = 1;
  338. }
  339. /* XXX would be nice to have a way to ask for write-through */
  340. prot |= _PAGE_NO_CACHE;
  341. if (write_combine)
  342. prot &= ~_PAGE_GUARDED;
  343. else
  344. prot |= _PAGE_GUARDED;
  345. return __pgprot(prot);
  346. }
  347. /*
  348. * This one is used by /dev/mem and fbdev who have no clue about the
  349. * PCI device, it tries to find the PCI device first and calls the
  350. * above routine
  351. */
  352. pgprot_t pci_phys_mem_access_prot(struct file *file,
  353. unsigned long pfn,
  354. unsigned long size,
  355. pgprot_t protection)
  356. {
  357. struct pci_dev *pdev = NULL;
  358. struct resource *found = NULL;
  359. unsigned long prot = pgprot_val(protection);
  360. unsigned long offset = pfn << PAGE_SHIFT;
  361. int i;
  362. if (page_is_ram(pfn))
  363. return __pgprot(prot);
  364. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  365. for_each_pci_dev(pdev) {
  366. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  367. struct resource *rp = &pdev->resource[i];
  368. int flags = rp->flags;
  369. /* Active and same type? */
  370. if ((flags & IORESOURCE_MEM) == 0)
  371. continue;
  372. /* In the range of this resource? */
  373. if (offset < (rp->start & PAGE_MASK) ||
  374. offset > rp->end)
  375. continue;
  376. found = rp;
  377. break;
  378. }
  379. if (found)
  380. break;
  381. }
  382. if (found) {
  383. if (found->flags & IORESOURCE_PREFETCH)
  384. prot &= ~_PAGE_GUARDED;
  385. pci_dev_put(pdev);
  386. }
  387. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  388. return __pgprot(prot);
  389. }
  390. /*
  391. * Perform the actual remap of the pages for a PCI device mapping, as
  392. * appropriate for this architecture. The region in the process to map
  393. * is described by vm_start and vm_end members of VMA, the base physical
  394. * address is found in vm_pgoff.
  395. * The pci device structure is provided so that architectures may make mapping
  396. * decisions on a per-device or per-bus basis.
  397. *
  398. * Returns a negative error code on failure, zero on success.
  399. */
  400. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  401. enum pci_mmap_state mmap_state, int write_combine)
  402. {
  403. resource_size_t offset = vma->vm_pgoff << PAGE_SHIFT;
  404. struct resource *rp;
  405. int ret;
  406. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  407. if (rp == NULL)
  408. return -EINVAL;
  409. vma->vm_pgoff = offset >> PAGE_SHIFT;
  410. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  411. vma->vm_page_prot,
  412. mmap_state, write_combine);
  413. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  414. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  415. return ret;
  416. }
  417. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  418. const struct resource *rsrc,
  419. resource_size_t *start, resource_size_t *end)
  420. {
  421. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  422. resource_size_t offset = 0;
  423. if (hose == NULL)
  424. return;
  425. if (rsrc->flags & IORESOURCE_IO)
  426. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  427. /* We pass a fully fixed up address to userland for MMIO instead of
  428. * a BAR value because X is lame and expects to be able to use that
  429. * to pass to /dev/mem !
  430. *
  431. * That means that we'll have potentially 64 bits values where some
  432. * userland apps only expect 32 (like X itself since it thinks only
  433. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  434. * 32 bits CHRPs :-(
  435. *
  436. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  437. * has been fixed (and the fix spread enough), we can re-enable the
  438. * 2 lines below and pass down a BAR value to userland. In that case
  439. * we'll also have to re-enable the matching code in
  440. * __pci_mmap_make_offset().
  441. *
  442. * BenH.
  443. */
  444. #if 0
  445. else if (rsrc->flags & IORESOURCE_MEM)
  446. offset = hose->pci_mem_offset;
  447. #endif
  448. *start = rsrc->start - offset;
  449. *end = rsrc->end - offset;
  450. }
  451. /**
  452. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  453. * @hose: newly allocated pci_controller to be setup
  454. * @dev: device node of the host bridge
  455. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  456. *
  457. * This function will parse the "ranges" property of a PCI host bridge device
  458. * node and setup the resource mapping of a pci controller based on its
  459. * content.
  460. *
  461. * Life would be boring if it wasn't for a few issues that we have to deal
  462. * with here:
  463. *
  464. * - We can only cope with one IO space range and up to 3 Memory space
  465. * ranges. However, some machines (thanks Apple !) tend to split their
  466. * space into lots of small contiguous ranges. So we have to coalesce.
  467. *
  468. * - We can only cope with all memory ranges having the same offset
  469. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  470. * are setup for a large 1:1 mapping along with a small "window" which
  471. * maps PCI address 0 to some arbitrary high address of the CPU space in
  472. * order to give access to the ISA memory hole.
  473. * The way out of here that I've chosen for now is to always set the
  474. * offset based on the first resource found, then override it if we
  475. * have a different offset and the previous was set by an ISA hole.
  476. *
  477. * - Some busses have IO space not starting at 0, which causes trouble with
  478. * the way we do our IO resource renumbering. The code somewhat deals with
  479. * it for 64 bits but I would expect problems on 32 bits.
  480. *
  481. * - Some 32 bits platforms such as 4xx can have physical space larger than
  482. * 32 bits so we need to use 64 bits values for the parsing
  483. */
  484. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  485. struct device_node *dev,
  486. int primary)
  487. {
  488. const u32 *ranges;
  489. int rlen;
  490. int pna = of_n_addr_cells(dev);
  491. int np = pna + 5;
  492. int memno = 0, isa_hole = -1;
  493. u32 pci_space;
  494. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  495. unsigned long long isa_mb = 0;
  496. struct resource *res;
  497. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  498. dev->full_name, primary ? "(primary)" : "");
  499. /* Get ranges property */
  500. ranges = of_get_property(dev, "ranges", &rlen);
  501. if (ranges == NULL)
  502. return;
  503. /* Parse it */
  504. while ((rlen -= np * 4) >= 0) {
  505. /* Read next ranges element */
  506. pci_space = ranges[0];
  507. pci_addr = of_read_number(ranges + 1, 2);
  508. cpu_addr = of_translate_address(dev, ranges + 3);
  509. size = of_read_number(ranges + pna + 3, 2);
  510. ranges += np;
  511. if (cpu_addr == OF_BAD_ADDR || size == 0)
  512. continue;
  513. /* Now consume following elements while they are contiguous */
  514. for (; rlen >= np * sizeof(u32);
  515. ranges += np, rlen -= np * 4) {
  516. if (ranges[0] != pci_space)
  517. break;
  518. pci_next = of_read_number(ranges + 1, 2);
  519. cpu_next = of_translate_address(dev, ranges + 3);
  520. if (pci_next != pci_addr + size ||
  521. cpu_next != cpu_addr + size)
  522. break;
  523. size += of_read_number(ranges + pna + 3, 2);
  524. }
  525. /* Act based on address space type */
  526. res = NULL;
  527. switch ((pci_space >> 24) & 0x3) {
  528. case 1: /* PCI IO space */
  529. printk(KERN_INFO
  530. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  531. cpu_addr, cpu_addr + size - 1, pci_addr);
  532. /* We support only one IO range */
  533. if (hose->pci_io_size) {
  534. printk(KERN_INFO
  535. " \\--> Skipped (too many) !\n");
  536. continue;
  537. }
  538. #ifdef CONFIG_PPC32
  539. /* On 32 bits, limit I/O space to 16MB */
  540. if (size > 0x01000000)
  541. size = 0x01000000;
  542. /* 32 bits needs to map IOs here */
  543. hose->io_base_virt = ioremap(cpu_addr, size);
  544. /* Expect trouble if pci_addr is not 0 */
  545. if (primary)
  546. isa_io_base =
  547. (unsigned long)hose->io_base_virt;
  548. #endif /* CONFIG_PPC32 */
  549. /* pci_io_size and io_base_phys always represent IO
  550. * space starting at 0 so we factor in pci_addr
  551. */
  552. hose->pci_io_size = pci_addr + size;
  553. hose->io_base_phys = cpu_addr - pci_addr;
  554. /* Build resource */
  555. res = &hose->io_resource;
  556. res->flags = IORESOURCE_IO;
  557. res->start = pci_addr;
  558. break;
  559. case 2: /* PCI Memory space */
  560. case 3: /* PCI 64 bits Memory space */
  561. printk(KERN_INFO
  562. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  563. cpu_addr, cpu_addr + size - 1, pci_addr,
  564. (pci_space & 0x40000000) ? "Prefetch" : "");
  565. /* We support only 3 memory ranges */
  566. if (memno >= 3) {
  567. printk(KERN_INFO
  568. " \\--> Skipped (too many) !\n");
  569. continue;
  570. }
  571. /* Handles ISA memory hole space here */
  572. if (pci_addr == 0) {
  573. isa_mb = cpu_addr;
  574. isa_hole = memno;
  575. if (primary || isa_mem_base == 0)
  576. isa_mem_base = cpu_addr;
  577. }
  578. /* We get the PCI/Mem offset from the first range or
  579. * the, current one if the offset came from an ISA
  580. * hole. If they don't match, bugger.
  581. */
  582. if (memno == 0 ||
  583. (isa_hole >= 0 && pci_addr != 0 &&
  584. hose->pci_mem_offset == isa_mb))
  585. hose->pci_mem_offset = cpu_addr - pci_addr;
  586. else if (pci_addr != 0 &&
  587. hose->pci_mem_offset != cpu_addr - pci_addr) {
  588. printk(KERN_INFO
  589. " \\--> Skipped (offset mismatch) !\n");
  590. continue;
  591. }
  592. /* Build resource */
  593. res = &hose->mem_resources[memno++];
  594. res->flags = IORESOURCE_MEM;
  595. if (pci_space & 0x40000000)
  596. res->flags |= IORESOURCE_PREFETCH;
  597. res->start = cpu_addr;
  598. break;
  599. }
  600. if (res != NULL) {
  601. res->name = dev->full_name;
  602. res->end = res->start + size - 1;
  603. res->parent = NULL;
  604. res->sibling = NULL;
  605. res->child = NULL;
  606. }
  607. }
  608. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  609. * the ISA hole offset, then we need to remove the ISA hole from
  610. * the resource list for that brige
  611. */
  612. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  613. unsigned int next = isa_hole + 1;
  614. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  615. if (next < memno)
  616. memmove(&hose->mem_resources[isa_hole],
  617. &hose->mem_resources[next],
  618. sizeof(struct resource) * (memno - next));
  619. hose->mem_resources[--memno].flags = 0;
  620. }
  621. }
  622. /* Decide whether to display the domain number in /proc */
  623. int pci_proc_domain(struct pci_bus *bus)
  624. {
  625. struct pci_controller *hose = pci_bus_to_host(bus);
  626. #ifdef CONFIG_PPC64
  627. return hose->buid != 0;
  628. #else
  629. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  630. return 0;
  631. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  632. return hose->global_number != 0;
  633. return 1;
  634. #endif
  635. }
  636. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  637. struct resource *res)
  638. {
  639. resource_size_t offset = 0, mask = (resource_size_t)-1;
  640. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  641. if (!hose)
  642. return;
  643. if (res->flags & IORESOURCE_IO) {
  644. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  645. mask = 0xffffffffu;
  646. } else if (res->flags & IORESOURCE_MEM)
  647. offset = hose->pci_mem_offset;
  648. region->start = (res->start - offset) & mask;
  649. region->end = (res->end - offset) & mask;
  650. }
  651. EXPORT_SYMBOL(pcibios_resource_to_bus);
  652. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  653. struct pci_bus_region *region)
  654. {
  655. resource_size_t offset = 0, mask = (resource_size_t)-1;
  656. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  657. if (!hose)
  658. return;
  659. if (res->flags & IORESOURCE_IO) {
  660. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  661. mask = 0xffffffffu;
  662. } else if (res->flags & IORESOURCE_MEM)
  663. offset = hose->pci_mem_offset;
  664. res->start = (region->start + offset) & mask;
  665. res->end = (region->end + offset) & mask;
  666. }
  667. EXPORT_SYMBOL(pcibios_bus_to_resource);
  668. /* Fixup a bus resource into a linux resource */
  669. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  670. {
  671. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  672. resource_size_t offset = 0, mask = (resource_size_t)-1;
  673. if (res->flags & IORESOURCE_IO) {
  674. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  675. mask = 0xffffffffu;
  676. } else if (res->flags & IORESOURCE_MEM)
  677. offset = hose->pci_mem_offset;
  678. res->start = (res->start + offset) & mask;
  679. res->end = (res->end + offset) & mask;
  680. pr_debug("PCI:%s %016llx-%016llx\n",
  681. pci_name(dev),
  682. (unsigned long long)res->start,
  683. (unsigned long long)res->end);
  684. }
  685. /* This header fixup will do the resource fixup for all devices as they are
  686. * probed, but not for bridge ranges
  687. */
  688. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  689. {
  690. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  691. int i;
  692. if (!hose) {
  693. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  694. pci_name(dev));
  695. return;
  696. }
  697. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  698. struct resource *res = dev->resource + i;
  699. if (!res->flags)
  700. continue;
  701. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  702. * consider 0 as an unassigned BAR value. It's technically
  703. * a valid value, but linux doesn't like it... so when we can
  704. * re-assign things, we do so, but if we can't, we keep it
  705. * around and hope for the best...
  706. */
  707. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  708. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  709. pci_name(dev), i,
  710. (unsigned long long)res->start,
  711. (unsigned long long)res->end,
  712. (unsigned int)res->flags);
  713. res->end -= res->start;
  714. res->start = 0;
  715. res->flags |= IORESOURCE_UNSET;
  716. continue;
  717. }
  718. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  719. pci_name(dev), i,
  720. (unsigned long long)res->start,\
  721. (unsigned long long)res->end,
  722. (unsigned int)res->flags);
  723. fixup_resource(res, dev);
  724. }
  725. /* Call machine specific resource fixup */
  726. if (ppc_md.pcibios_fixup_resources)
  727. ppc_md.pcibios_fixup_resources(dev);
  728. }
  729. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  730. static void __devinit __pcibios_fixup_bus(struct pci_bus *bus)
  731. {
  732. struct pci_controller *hose = pci_bus_to_host(bus);
  733. struct pci_dev *dev = bus->self;
  734. pr_debug("PCI: Fixup bus %d (%s)\n", bus->number, dev ? pci_name(dev) : "PHB");
  735. /* Fixup PCI<->PCI bridges. Host bridges are handled separately, for
  736. * now differently between 32 and 64 bits.
  737. */
  738. if (dev != NULL) {
  739. struct resource *res;
  740. int i;
  741. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  742. if ((res = bus->resource[i]) == NULL)
  743. continue;
  744. if (!res->flags)
  745. continue;
  746. if (i >= 3 && bus->self->transparent)
  747. continue;
  748. /* On PowerMac, Apple leaves bridge windows open over
  749. * an inaccessible region of memory space (0...fffff)
  750. * which is somewhat bogus, but that's what they think
  751. * means disabled...
  752. *
  753. * We clear those to force them to be reallocated later
  754. *
  755. * We detect such regions by the fact that the base is
  756. * equal to the pci_mem_offset of the host bridge and
  757. * their size is smaller than 1M.
  758. */
  759. if (res->flags & IORESOURCE_MEM &&
  760. res->start == hose->pci_mem_offset &&
  761. res->end < 0x100000) {
  762. printk(KERN_INFO
  763. "PCI: Closing bogus Apple Firmware"
  764. " region %d on bus 0x%02x\n",
  765. i, bus->number);
  766. res->flags = 0;
  767. continue;
  768. }
  769. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  770. pci_name(dev), i,
  771. (unsigned long long)res->start,\
  772. (unsigned long long)res->end,
  773. (unsigned int)res->flags);
  774. fixup_resource(res, dev);
  775. }
  776. }
  777. /* Additional setup that is different between 32 and 64 bits for now */
  778. pcibios_do_bus_setup(bus);
  779. /* Platform specific bus fixups */
  780. if (ppc_md.pcibios_fixup_bus)
  781. ppc_md.pcibios_fixup_bus(bus);
  782. /* Read default IRQs and fixup if necessary */
  783. list_for_each_entry(dev, &bus->devices, bus_list) {
  784. pci_read_irq_line(dev);
  785. if (ppc_md.pci_irq_fixup)
  786. ppc_md.pci_irq_fixup(dev);
  787. }
  788. }
  789. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  790. {
  791. /* When called from the generic PCI probe, read PCI<->PCI bridge
  792. * bases before proceeding
  793. */
  794. if (bus->self != NULL)
  795. pci_read_bridge_bases(bus);
  796. __pcibios_fixup_bus(bus);
  797. }
  798. EXPORT_SYMBOL(pcibios_fixup_bus);
  799. /* When building a bus from the OF tree rather than probing, we need a
  800. * slightly different version of the fixup which doesn't read the
  801. * bridge bases using config space accesses
  802. */
  803. void __devinit pcibios_fixup_of_probed_bus(struct pci_bus *bus)
  804. {
  805. __pcibios_fixup_bus(bus);
  806. }
  807. static int skip_isa_ioresource_align(struct pci_dev *dev)
  808. {
  809. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  810. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  811. return 1;
  812. return 0;
  813. }
  814. /*
  815. * We need to avoid collisions with `mirrored' VGA ports
  816. * and other strange ISA hardware, so we always want the
  817. * addresses to be allocated in the 0x000-0x0ff region
  818. * modulo 0x400.
  819. *
  820. * Why? Because some silly external IO cards only decode
  821. * the low 10 bits of the IO address. The 0x00-0xff region
  822. * is reserved for motherboard devices that decode all 16
  823. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  824. * but we want to try to avoid allocating at 0x2900-0x2bff
  825. * which might have be mirrored at 0x0100-0x03ff..
  826. */
  827. void pcibios_align_resource(void *data, struct resource *res,
  828. resource_size_t size, resource_size_t align)
  829. {
  830. struct pci_dev *dev = data;
  831. if (res->flags & IORESOURCE_IO) {
  832. resource_size_t start = res->start;
  833. if (skip_isa_ioresource_align(dev))
  834. return;
  835. if (start & 0x300) {
  836. start = (start + 0x3ff) & ~0x3ff;
  837. res->start = start;
  838. }
  839. }
  840. }
  841. EXPORT_SYMBOL(pcibios_align_resource);
  842. /*
  843. * Reparent resource children of pr that conflict with res
  844. * under res, and make res replace those children.
  845. */
  846. static int __init reparent_resources(struct resource *parent,
  847. struct resource *res)
  848. {
  849. struct resource *p, **pp;
  850. struct resource **firstpp = NULL;
  851. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  852. if (p->end < res->start)
  853. continue;
  854. if (res->end < p->start)
  855. break;
  856. if (p->start < res->start || p->end > res->end)
  857. return -1; /* not completely contained */
  858. if (firstpp == NULL)
  859. firstpp = pp;
  860. }
  861. if (firstpp == NULL)
  862. return -1; /* didn't find any conflicting entries? */
  863. res->parent = parent;
  864. res->child = *firstpp;
  865. res->sibling = *pp;
  866. *firstpp = res;
  867. *pp = NULL;
  868. for (p = res->child; p != NULL; p = p->sibling) {
  869. p->parent = res;
  870. DBG(KERN_INFO "PCI: reparented %s [%llx..%llx] under %s\n",
  871. p->name,
  872. (unsigned long long)p->start,
  873. (unsigned long long)p->end, res->name);
  874. }
  875. return 0;
  876. }
  877. /*
  878. * Handle resources of PCI devices. If the world were perfect, we could
  879. * just allocate all the resource regions and do nothing more. It isn't.
  880. * On the other hand, we cannot just re-allocate all devices, as it would
  881. * require us to know lots of host bridge internals. So we attempt to
  882. * keep as much of the original configuration as possible, but tweak it
  883. * when it's found to be wrong.
  884. *
  885. * Known BIOS problems we have to work around:
  886. * - I/O or memory regions not configured
  887. * - regions configured, but not enabled in the command register
  888. * - bogus I/O addresses above 64K used
  889. * - expansion ROMs left enabled (this may sound harmless, but given
  890. * the fact the PCI specs explicitly allow address decoders to be
  891. * shared between expansion ROMs and other resource regions, it's
  892. * at least dangerous)
  893. *
  894. * Our solution:
  895. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  896. * This gives us fixed barriers on where we can allocate.
  897. * (2) Allocate resources for all enabled devices. If there is
  898. * a collision, just mark the resource as unallocated. Also
  899. * disable expansion ROMs during this step.
  900. * (3) Try to allocate resources for disabled devices. If the
  901. * resources were assigned correctly, everything goes well,
  902. * if they weren't, they won't disturb allocation of other
  903. * resources.
  904. * (4) Assign new addresses to resources which were either
  905. * not configured at all or misconfigured. If explicitly
  906. * requested by the user, configure expansion ROM address
  907. * as well.
  908. */
  909. static void __init pcibios_allocate_bus_resources(struct list_head *bus_list)
  910. {
  911. struct pci_bus *bus;
  912. int i;
  913. struct resource *res, *pr;
  914. /* Depth-First Search on bus tree */
  915. list_for_each_entry(bus, bus_list, node) {
  916. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  917. if ((res = bus->resource[i]) == NULL || !res->flags
  918. || res->start > res->end)
  919. continue;
  920. if (bus->parent == NULL)
  921. pr = (res->flags & IORESOURCE_IO) ?
  922. &ioport_resource : &iomem_resource;
  923. else {
  924. /* Don't bother with non-root busses when
  925. * re-assigning all resources. We clear the
  926. * resource flags as if they were colliding
  927. * and as such ensure proper re-allocation
  928. * later.
  929. */
  930. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  931. goto clear_resource;
  932. pr = pci_find_parent_resource(bus->self, res);
  933. if (pr == res) {
  934. /* this happens when the generic PCI
  935. * code (wrongly) decides that this
  936. * bridge is transparent -- paulus
  937. */
  938. continue;
  939. }
  940. }
  941. DBG("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  942. "[0x%x], parent %p (%s)\n",
  943. bus->self ? pci_name(bus->self) : "PHB",
  944. bus->number, i,
  945. (unsigned long long)res->start,
  946. (unsigned long long)res->end,
  947. (unsigned int)res->flags,
  948. pr, (pr && pr->name) ? pr->name : "nil");
  949. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  950. if (request_resource(pr, res) == 0)
  951. continue;
  952. /*
  953. * Must be a conflict with an existing entry.
  954. * Move that entry (or entries) under the
  955. * bridge resource and try again.
  956. */
  957. if (reparent_resources(pr, res) == 0)
  958. continue;
  959. }
  960. printk(KERN_WARNING
  961. "PCI: Cannot allocate resource region "
  962. "%d of PCI bridge %d, will remap\n",
  963. i, bus->number);
  964. clear_resource:
  965. res->flags = 0;
  966. }
  967. pcibios_allocate_bus_resources(&bus->children);
  968. }
  969. }
  970. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  971. {
  972. struct resource *pr, *r = &dev->resource[idx];
  973. DBG("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  974. pci_name(dev), idx,
  975. (unsigned long long)r->start,
  976. (unsigned long long)r->end,
  977. (unsigned int)r->flags);
  978. pr = pci_find_parent_resource(dev, r);
  979. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  980. request_resource(pr, r) < 0) {
  981. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  982. " of device %s, will remap\n", idx, pci_name(dev));
  983. if (pr)
  984. DBG("PCI: parent is %p: %016llx-%016llx [%x]\n", pr,
  985. (unsigned long long)pr->start,
  986. (unsigned long long)pr->end,
  987. (unsigned int)pr->flags);
  988. /* We'll assign a new address later */
  989. r->flags |= IORESOURCE_UNSET;
  990. r->end -= r->start;
  991. r->start = 0;
  992. }
  993. }
  994. static void __init pcibios_allocate_resources(int pass)
  995. {
  996. struct pci_dev *dev = NULL;
  997. int idx, disabled;
  998. u16 command;
  999. struct resource *r;
  1000. for_each_pci_dev(dev) {
  1001. pci_read_config_word(dev, PCI_COMMAND, &command);
  1002. for (idx = 0; idx < 6; idx++) {
  1003. r = &dev->resource[idx];
  1004. if (r->parent) /* Already allocated */
  1005. continue;
  1006. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1007. continue; /* Not assigned at all */
  1008. if (r->flags & IORESOURCE_IO)
  1009. disabled = !(command & PCI_COMMAND_IO);
  1010. else
  1011. disabled = !(command & PCI_COMMAND_MEMORY);
  1012. if (pass == disabled)
  1013. alloc_resource(dev, idx);
  1014. }
  1015. if (pass)
  1016. continue;
  1017. r = &dev->resource[PCI_ROM_RESOURCE];
  1018. if (r->flags & IORESOURCE_ROM_ENABLE) {
  1019. /* Turn the ROM off, leave the resource region,
  1020. * but keep it unregistered.
  1021. */
  1022. u32 reg;
  1023. DBG("PCI: Switching off ROM of %s\n", pci_name(dev));
  1024. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1025. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1026. pci_write_config_dword(dev, dev->rom_base_reg,
  1027. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1028. }
  1029. }
  1030. }
  1031. void __init pcibios_resource_survey(void)
  1032. {
  1033. /* Allocate and assign resources. If we re-assign everything, then
  1034. * we skip the allocate phase
  1035. */
  1036. pcibios_allocate_bus_resources(&pci_root_buses);
  1037. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1038. pcibios_allocate_resources(0);
  1039. pcibios_allocate_resources(1);
  1040. }
  1041. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1042. DBG("PCI: Assigning unassigned resouces...\n");
  1043. pci_assign_unassigned_resources();
  1044. }
  1045. /* Call machine dependent fixup */
  1046. if (ppc_md.pcibios_fixup)
  1047. ppc_md.pcibios_fixup();
  1048. }
  1049. #ifdef CONFIG_HOTPLUG
  1050. /* This is used by the pSeries hotplug driver to allocate resource
  1051. * of newly plugged busses. We can try to consolidate with the
  1052. * rest of the code later, for now, keep it as-is
  1053. */
  1054. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1055. {
  1056. struct pci_dev *dev;
  1057. struct pci_bus *child_bus;
  1058. list_for_each_entry(dev, &bus->devices, bus_list) {
  1059. int i;
  1060. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1061. struct resource *r = &dev->resource[i];
  1062. if (r->parent || !r->start || !r->flags)
  1063. continue;
  1064. pci_claim_resource(dev, i);
  1065. }
  1066. }
  1067. list_for_each_entry(child_bus, &bus->children, node)
  1068. pcibios_claim_one_bus(child_bus);
  1069. }
  1070. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1071. #endif /* CONFIG_HOTPLUG */
  1072. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1073. {
  1074. if (ppc_md.pcibios_enable_device_hook)
  1075. if (ppc_md.pcibios_enable_device_hook(dev))
  1076. return -EINVAL;
  1077. return pci_enable_resources(dev, mask);
  1078. }