emulate.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Mask (7<<29)
  92. #define X2(x...) x, x
  93. #define X3(x...) X2(x), x
  94. #define X4(x...) X2(x), X2(x)
  95. #define X5(x...) X4(x), x
  96. #define X6(x...) X4(x), X2(x)
  97. #define X7(x...) X4(x), X3(x)
  98. #define X8(x...) X4(x), X4(x)
  99. #define X16(x...) X8(x), X8(x)
  100. struct opcode {
  101. u32 flags;
  102. union {
  103. int (*execute)(struct x86_emulate_ctxt *ctxt);
  104. struct opcode *group;
  105. struct group_dual *gdual;
  106. } u;
  107. };
  108. struct group_dual {
  109. struct opcode mod012[8];
  110. struct opcode mod3[8];
  111. };
  112. /* EFLAGS bit definitions. */
  113. #define EFLG_ID (1<<21)
  114. #define EFLG_VIP (1<<20)
  115. #define EFLG_VIF (1<<19)
  116. #define EFLG_AC (1<<18)
  117. #define EFLG_VM (1<<17)
  118. #define EFLG_RF (1<<16)
  119. #define EFLG_IOPL (3<<12)
  120. #define EFLG_NT (1<<14)
  121. #define EFLG_OF (1<<11)
  122. #define EFLG_DF (1<<10)
  123. #define EFLG_IF (1<<9)
  124. #define EFLG_TF (1<<8)
  125. #define EFLG_SF (1<<7)
  126. #define EFLG_ZF (1<<6)
  127. #define EFLG_AF (1<<4)
  128. #define EFLG_PF (1<<2)
  129. #define EFLG_CF (1<<0)
  130. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  131. #define EFLG_RESERVED_ONE_MASK 2
  132. /*
  133. * Instruction emulation:
  134. * Most instructions are emulated directly via a fragment of inline assembly
  135. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  136. * any modified flags.
  137. */
  138. #if defined(CONFIG_X86_64)
  139. #define _LO32 "k" /* force 32-bit operand */
  140. #define _STK "%%rsp" /* stack pointer */
  141. #elif defined(__i386__)
  142. #define _LO32 "" /* force 32-bit operand */
  143. #define _STK "%%esp" /* stack pointer */
  144. #endif
  145. /*
  146. * These EFLAGS bits are restored from saved value during emulation, and
  147. * any changes are written back to the saved value after emulation.
  148. */
  149. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  150. /* Before executing instruction: restore necessary bits in EFLAGS. */
  151. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  152. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  153. "movl %"_sav",%"_LO32 _tmp"; " \
  154. "push %"_tmp"; " \
  155. "push %"_tmp"; " \
  156. "movl %"_msk",%"_LO32 _tmp"; " \
  157. "andl %"_LO32 _tmp",("_STK"); " \
  158. "pushf; " \
  159. "notl %"_LO32 _tmp"; " \
  160. "andl %"_LO32 _tmp",("_STK"); " \
  161. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  162. "pop %"_tmp"; " \
  163. "orl %"_LO32 _tmp",("_STK"); " \
  164. "popf; " \
  165. "pop %"_sav"; "
  166. /* After executing instruction: write-back necessary bits in EFLAGS. */
  167. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  168. /* _sav |= EFLAGS & _msk; */ \
  169. "pushf; " \
  170. "pop %"_tmp"; " \
  171. "andl %"_msk",%"_LO32 _tmp"; " \
  172. "orl %"_LO32 _tmp",%"_sav"; "
  173. #ifdef CONFIG_X86_64
  174. #define ON64(x) x
  175. #else
  176. #define ON64(x)
  177. #endif
  178. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  179. do { \
  180. __asm__ __volatile__ ( \
  181. _PRE_EFLAGS("0", "4", "2") \
  182. _op _suffix " %"_x"3,%1; " \
  183. _POST_EFLAGS("0", "4", "2") \
  184. : "=m" (_eflags), "=m" ((_dst).val), \
  185. "=&r" (_tmp) \
  186. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  187. } while (0)
  188. /* Raw emulation: instruction has two explicit operands. */
  189. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  190. do { \
  191. unsigned long _tmp; \
  192. \
  193. switch ((_dst).bytes) { \
  194. case 2: \
  195. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  196. break; \
  197. case 4: \
  198. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  199. break; \
  200. case 8: \
  201. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  202. break; \
  203. } \
  204. } while (0)
  205. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  206. do { \
  207. unsigned long _tmp; \
  208. switch ((_dst).bytes) { \
  209. case 1: \
  210. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  211. break; \
  212. default: \
  213. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  214. _wx, _wy, _lx, _ly, _qx, _qy); \
  215. break; \
  216. } \
  217. } while (0)
  218. /* Source operand is byte-sized and may be restricted to just %cl. */
  219. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  220. __emulate_2op(_op, _src, _dst, _eflags, \
  221. "b", "c", "b", "c", "b", "c", "b", "c")
  222. /* Source operand is byte, word, long or quad sized. */
  223. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "q", "w", "r", _LO32, "r", "", "r")
  226. /* Source operand is word, long or quad sized. */
  227. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  228. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  229. "w", "r", _LO32, "r", "", "r")
  230. /* Instruction has three operands and one operand is stored in ECX register */
  231. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  232. do { \
  233. unsigned long _tmp; \
  234. _type _clv = (_cl).val; \
  235. _type _srcv = (_src).val; \
  236. _type _dstv = (_dst).val; \
  237. \
  238. __asm__ __volatile__ ( \
  239. _PRE_EFLAGS("0", "5", "2") \
  240. _op _suffix " %4,%1 \n" \
  241. _POST_EFLAGS("0", "5", "2") \
  242. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  243. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  244. ); \
  245. \
  246. (_cl).val = (unsigned long) _clv; \
  247. (_src).val = (unsigned long) _srcv; \
  248. (_dst).val = (unsigned long) _dstv; \
  249. } while (0)
  250. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  251. do { \
  252. switch ((_dst).bytes) { \
  253. case 2: \
  254. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  255. "w", unsigned short); \
  256. break; \
  257. case 4: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "l", unsigned int); \
  260. break; \
  261. case 8: \
  262. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "q", unsigned long)); \
  264. break; \
  265. } \
  266. } while (0)
  267. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  268. do { \
  269. unsigned long _tmp; \
  270. \
  271. __asm__ __volatile__ ( \
  272. _PRE_EFLAGS("0", "3", "2") \
  273. _op _suffix " %1; " \
  274. _POST_EFLAGS("0", "3", "2") \
  275. : "=m" (_eflags), "+m" ((_dst).val), \
  276. "=&r" (_tmp) \
  277. : "i" (EFLAGS_MASK)); \
  278. } while (0)
  279. /* Instruction has only one explicit operand (no source operand). */
  280. #define emulate_1op(_op, _dst, _eflags) \
  281. do { \
  282. switch ((_dst).bytes) { \
  283. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  284. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  285. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  286. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  287. } \
  288. } while (0)
  289. /* Fetch next part of the instruction being emulated. */
  290. #define insn_fetch(_type, _size, _eip) \
  291. ({ unsigned long _x; \
  292. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  293. if (rc != X86EMUL_CONTINUE) \
  294. goto done; \
  295. (_eip) += (_size); \
  296. (_type)_x; \
  297. })
  298. #define insn_fetch_arr(_arr, _size, _eip) \
  299. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  300. if (rc != X86EMUL_CONTINUE) \
  301. goto done; \
  302. (_eip) += (_size); \
  303. })
  304. static inline unsigned long ad_mask(struct decode_cache *c)
  305. {
  306. return (1UL << (c->ad_bytes << 3)) - 1;
  307. }
  308. /* Access/update address held in a register, based on addressing mode. */
  309. static inline unsigned long
  310. address_mask(struct decode_cache *c, unsigned long reg)
  311. {
  312. if (c->ad_bytes == sizeof(unsigned long))
  313. return reg;
  314. else
  315. return reg & ad_mask(c);
  316. }
  317. static inline unsigned long
  318. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  319. {
  320. return base + address_mask(c, reg);
  321. }
  322. static inline void
  323. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  324. {
  325. if (c->ad_bytes == sizeof(unsigned long))
  326. *reg += inc;
  327. else
  328. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  329. }
  330. static inline void jmp_rel(struct decode_cache *c, int rel)
  331. {
  332. register_address_increment(c, &c->eip, rel);
  333. }
  334. static void set_seg_override(struct decode_cache *c, int seg)
  335. {
  336. c->has_seg_override = true;
  337. c->seg_override = seg;
  338. }
  339. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  340. struct x86_emulate_ops *ops, int seg)
  341. {
  342. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  343. return 0;
  344. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  345. }
  346. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  347. struct x86_emulate_ops *ops,
  348. struct decode_cache *c)
  349. {
  350. if (!c->has_seg_override)
  351. return 0;
  352. return seg_base(ctxt, ops, c->seg_override);
  353. }
  354. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  355. struct x86_emulate_ops *ops)
  356. {
  357. return seg_base(ctxt, ops, VCPU_SREG_ES);
  358. }
  359. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  360. struct x86_emulate_ops *ops)
  361. {
  362. return seg_base(ctxt, ops, VCPU_SREG_SS);
  363. }
  364. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  365. u32 error, bool valid)
  366. {
  367. ctxt->exception = vec;
  368. ctxt->error_code = error;
  369. ctxt->error_code_valid = valid;
  370. ctxt->restart = false;
  371. }
  372. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  373. {
  374. emulate_exception(ctxt, GP_VECTOR, err, true);
  375. }
  376. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  377. int err)
  378. {
  379. ctxt->cr2 = addr;
  380. emulate_exception(ctxt, PF_VECTOR, err, true);
  381. }
  382. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  383. {
  384. emulate_exception(ctxt, UD_VECTOR, 0, false);
  385. }
  386. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  387. {
  388. emulate_exception(ctxt, TS_VECTOR, err, true);
  389. }
  390. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  391. struct x86_emulate_ops *ops,
  392. unsigned long eip, u8 *dest)
  393. {
  394. struct fetch_cache *fc = &ctxt->decode.fetch;
  395. int rc;
  396. int size, cur_size;
  397. if (eip == fc->end) {
  398. cur_size = fc->end - fc->start;
  399. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  400. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  401. size, ctxt->vcpu, NULL);
  402. if (rc != X86EMUL_CONTINUE)
  403. return rc;
  404. fc->end += size;
  405. }
  406. *dest = fc->data[eip - fc->start];
  407. return X86EMUL_CONTINUE;
  408. }
  409. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  410. struct x86_emulate_ops *ops,
  411. unsigned long eip, void *dest, unsigned size)
  412. {
  413. int rc;
  414. /* x86 instructions are limited to 15 bytes. */
  415. if (eip + size - ctxt->eip > 15)
  416. return X86EMUL_UNHANDLEABLE;
  417. while (size--) {
  418. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  419. if (rc != X86EMUL_CONTINUE)
  420. return rc;
  421. }
  422. return X86EMUL_CONTINUE;
  423. }
  424. /*
  425. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  426. * pointer into the block that addresses the relevant register.
  427. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  428. */
  429. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  430. int highbyte_regs)
  431. {
  432. void *p;
  433. p = &regs[modrm_reg];
  434. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  435. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  436. return p;
  437. }
  438. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  439. struct x86_emulate_ops *ops,
  440. void *ptr,
  441. u16 *size, unsigned long *address, int op_bytes)
  442. {
  443. int rc;
  444. if (op_bytes == 2)
  445. op_bytes = 3;
  446. *address = 0;
  447. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  448. ctxt->vcpu, NULL);
  449. if (rc != X86EMUL_CONTINUE)
  450. return rc;
  451. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  452. ctxt->vcpu, NULL);
  453. return rc;
  454. }
  455. static int test_cc(unsigned int condition, unsigned int flags)
  456. {
  457. int rc = 0;
  458. switch ((condition & 15) >> 1) {
  459. case 0: /* o */
  460. rc |= (flags & EFLG_OF);
  461. break;
  462. case 1: /* b/c/nae */
  463. rc |= (flags & EFLG_CF);
  464. break;
  465. case 2: /* z/e */
  466. rc |= (flags & EFLG_ZF);
  467. break;
  468. case 3: /* be/na */
  469. rc |= (flags & (EFLG_CF|EFLG_ZF));
  470. break;
  471. case 4: /* s */
  472. rc |= (flags & EFLG_SF);
  473. break;
  474. case 5: /* p/pe */
  475. rc |= (flags & EFLG_PF);
  476. break;
  477. case 7: /* le/ng */
  478. rc |= (flags & EFLG_ZF);
  479. /* fall through */
  480. case 6: /* l/nge */
  481. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  482. break;
  483. }
  484. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  485. return (!!rc ^ (condition & 1));
  486. }
  487. static void decode_register_operand(struct operand *op,
  488. struct decode_cache *c,
  489. int inhibit_bytereg)
  490. {
  491. unsigned reg = c->modrm_reg;
  492. int highbyte_regs = c->rex_prefix == 0;
  493. if (!(c->d & ModRM))
  494. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  495. op->type = OP_REG;
  496. if ((c->d & ByteOp) && !inhibit_bytereg) {
  497. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  498. op->val = *(u8 *)op->ptr;
  499. op->bytes = 1;
  500. } else {
  501. op->ptr = decode_register(reg, c->regs, 0);
  502. op->bytes = c->op_bytes;
  503. switch (op->bytes) {
  504. case 2:
  505. op->val = *(u16 *)op->ptr;
  506. break;
  507. case 4:
  508. op->val = *(u32 *)op->ptr;
  509. break;
  510. case 8:
  511. op->val = *(u64 *) op->ptr;
  512. break;
  513. }
  514. }
  515. op->orig_val = op->val;
  516. }
  517. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  518. struct x86_emulate_ops *ops)
  519. {
  520. struct decode_cache *c = &ctxt->decode;
  521. u8 sib;
  522. int index_reg = 0, base_reg = 0, scale;
  523. int rc = X86EMUL_CONTINUE;
  524. if (c->rex_prefix) {
  525. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  526. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  527. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  528. }
  529. c->modrm = insn_fetch(u8, 1, c->eip);
  530. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  531. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  532. c->modrm_rm |= (c->modrm & 0x07);
  533. c->modrm_ea = 0;
  534. c->use_modrm_ea = 1;
  535. if (c->modrm_mod == 3) {
  536. c->modrm_ptr = decode_register(c->modrm_rm,
  537. c->regs, c->d & ByteOp);
  538. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  539. return rc;
  540. }
  541. if (c->ad_bytes == 2) {
  542. unsigned bx = c->regs[VCPU_REGS_RBX];
  543. unsigned bp = c->regs[VCPU_REGS_RBP];
  544. unsigned si = c->regs[VCPU_REGS_RSI];
  545. unsigned di = c->regs[VCPU_REGS_RDI];
  546. /* 16-bit ModR/M decode. */
  547. switch (c->modrm_mod) {
  548. case 0:
  549. if (c->modrm_rm == 6)
  550. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  551. break;
  552. case 1:
  553. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  554. break;
  555. case 2:
  556. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  557. break;
  558. }
  559. switch (c->modrm_rm) {
  560. case 0:
  561. c->modrm_ea += bx + si;
  562. break;
  563. case 1:
  564. c->modrm_ea += bx + di;
  565. break;
  566. case 2:
  567. c->modrm_ea += bp + si;
  568. break;
  569. case 3:
  570. c->modrm_ea += bp + di;
  571. break;
  572. case 4:
  573. c->modrm_ea += si;
  574. break;
  575. case 5:
  576. c->modrm_ea += di;
  577. break;
  578. case 6:
  579. if (c->modrm_mod != 0)
  580. c->modrm_ea += bp;
  581. break;
  582. case 7:
  583. c->modrm_ea += bx;
  584. break;
  585. }
  586. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  587. (c->modrm_rm == 6 && c->modrm_mod != 0))
  588. if (!c->has_seg_override)
  589. set_seg_override(c, VCPU_SREG_SS);
  590. c->modrm_ea = (u16)c->modrm_ea;
  591. } else {
  592. /* 32/64-bit ModR/M decode. */
  593. if ((c->modrm_rm & 7) == 4) {
  594. sib = insn_fetch(u8, 1, c->eip);
  595. index_reg |= (sib >> 3) & 7;
  596. base_reg |= sib & 7;
  597. scale = sib >> 6;
  598. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  599. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  600. else
  601. c->modrm_ea += c->regs[base_reg];
  602. if (index_reg != 4)
  603. c->modrm_ea += c->regs[index_reg] << scale;
  604. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  605. if (ctxt->mode == X86EMUL_MODE_PROT64)
  606. c->rip_relative = 1;
  607. } else
  608. c->modrm_ea += c->regs[c->modrm_rm];
  609. switch (c->modrm_mod) {
  610. case 0:
  611. if (c->modrm_rm == 5)
  612. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  613. break;
  614. case 1:
  615. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  616. break;
  617. case 2:
  618. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  619. break;
  620. }
  621. }
  622. done:
  623. return rc;
  624. }
  625. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  626. struct x86_emulate_ops *ops)
  627. {
  628. struct decode_cache *c = &ctxt->decode;
  629. int rc = X86EMUL_CONTINUE;
  630. switch (c->ad_bytes) {
  631. case 2:
  632. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  633. break;
  634. case 4:
  635. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  636. break;
  637. case 8:
  638. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  639. break;
  640. }
  641. done:
  642. return rc;
  643. }
  644. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  645. struct x86_emulate_ops *ops,
  646. unsigned long addr, void *dest, unsigned size)
  647. {
  648. int rc;
  649. struct read_cache *mc = &ctxt->decode.mem_read;
  650. u32 err;
  651. while (size) {
  652. int n = min(size, 8u);
  653. size -= n;
  654. if (mc->pos < mc->end)
  655. goto read_cached;
  656. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  657. ctxt->vcpu);
  658. if (rc == X86EMUL_PROPAGATE_FAULT)
  659. emulate_pf(ctxt, addr, err);
  660. if (rc != X86EMUL_CONTINUE)
  661. return rc;
  662. mc->end += n;
  663. read_cached:
  664. memcpy(dest, mc->data + mc->pos, n);
  665. mc->pos += n;
  666. dest += n;
  667. addr += n;
  668. }
  669. return X86EMUL_CONTINUE;
  670. }
  671. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  672. struct x86_emulate_ops *ops,
  673. unsigned int size, unsigned short port,
  674. void *dest)
  675. {
  676. struct read_cache *rc = &ctxt->decode.io_read;
  677. if (rc->pos == rc->end) { /* refill pio read ahead */
  678. struct decode_cache *c = &ctxt->decode;
  679. unsigned int in_page, n;
  680. unsigned int count = c->rep_prefix ?
  681. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  682. in_page = (ctxt->eflags & EFLG_DF) ?
  683. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  684. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  685. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  686. count);
  687. if (n == 0)
  688. n = 1;
  689. rc->pos = rc->end = 0;
  690. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  691. return 0;
  692. rc->end = n * size;
  693. }
  694. memcpy(dest, rc->data + rc->pos, size);
  695. rc->pos += size;
  696. return 1;
  697. }
  698. static u32 desc_limit_scaled(struct desc_struct *desc)
  699. {
  700. u32 limit = get_desc_limit(desc);
  701. return desc->g ? (limit << 12) | 0xfff : limit;
  702. }
  703. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  704. struct x86_emulate_ops *ops,
  705. u16 selector, struct desc_ptr *dt)
  706. {
  707. if (selector & 1 << 2) {
  708. struct desc_struct desc;
  709. memset (dt, 0, sizeof *dt);
  710. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  711. return;
  712. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  713. dt->address = get_desc_base(&desc);
  714. } else
  715. ops->get_gdt(dt, ctxt->vcpu);
  716. }
  717. /* allowed just for 8 bytes segments */
  718. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  719. struct x86_emulate_ops *ops,
  720. u16 selector, struct desc_struct *desc)
  721. {
  722. struct desc_ptr dt;
  723. u16 index = selector >> 3;
  724. int ret;
  725. u32 err;
  726. ulong addr;
  727. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  728. if (dt.size < index * 8 + 7) {
  729. emulate_gp(ctxt, selector & 0xfffc);
  730. return X86EMUL_PROPAGATE_FAULT;
  731. }
  732. addr = dt.address + index * 8;
  733. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  734. if (ret == X86EMUL_PROPAGATE_FAULT)
  735. emulate_pf(ctxt, addr, err);
  736. return ret;
  737. }
  738. /* allowed just for 8 bytes segments */
  739. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  740. struct x86_emulate_ops *ops,
  741. u16 selector, struct desc_struct *desc)
  742. {
  743. struct desc_ptr dt;
  744. u16 index = selector >> 3;
  745. u32 err;
  746. ulong addr;
  747. int ret;
  748. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  749. if (dt.size < index * 8 + 7) {
  750. emulate_gp(ctxt, selector & 0xfffc);
  751. return X86EMUL_PROPAGATE_FAULT;
  752. }
  753. addr = dt.address + index * 8;
  754. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  755. if (ret == X86EMUL_PROPAGATE_FAULT)
  756. emulate_pf(ctxt, addr, err);
  757. return ret;
  758. }
  759. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  760. struct x86_emulate_ops *ops,
  761. u16 selector, int seg)
  762. {
  763. struct desc_struct seg_desc;
  764. u8 dpl, rpl, cpl;
  765. unsigned err_vec = GP_VECTOR;
  766. u32 err_code = 0;
  767. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  768. int ret;
  769. memset(&seg_desc, 0, sizeof seg_desc);
  770. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  771. || ctxt->mode == X86EMUL_MODE_REAL) {
  772. /* set real mode segment descriptor */
  773. set_desc_base(&seg_desc, selector << 4);
  774. set_desc_limit(&seg_desc, 0xffff);
  775. seg_desc.type = 3;
  776. seg_desc.p = 1;
  777. seg_desc.s = 1;
  778. goto load;
  779. }
  780. /* NULL selector is not valid for TR, CS and SS */
  781. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  782. && null_selector)
  783. goto exception;
  784. /* TR should be in GDT only */
  785. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  786. goto exception;
  787. if (null_selector) /* for NULL selector skip all following checks */
  788. goto load;
  789. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  790. if (ret != X86EMUL_CONTINUE)
  791. return ret;
  792. err_code = selector & 0xfffc;
  793. err_vec = GP_VECTOR;
  794. /* can't load system descriptor into segment selecor */
  795. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  796. goto exception;
  797. if (!seg_desc.p) {
  798. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  799. goto exception;
  800. }
  801. rpl = selector & 3;
  802. dpl = seg_desc.dpl;
  803. cpl = ops->cpl(ctxt->vcpu);
  804. switch (seg) {
  805. case VCPU_SREG_SS:
  806. /*
  807. * segment is not a writable data segment or segment
  808. * selector's RPL != CPL or segment selector's RPL != CPL
  809. */
  810. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  811. goto exception;
  812. break;
  813. case VCPU_SREG_CS:
  814. if (!(seg_desc.type & 8))
  815. goto exception;
  816. if (seg_desc.type & 4) {
  817. /* conforming */
  818. if (dpl > cpl)
  819. goto exception;
  820. } else {
  821. /* nonconforming */
  822. if (rpl > cpl || dpl != cpl)
  823. goto exception;
  824. }
  825. /* CS(RPL) <- CPL */
  826. selector = (selector & 0xfffc) | cpl;
  827. break;
  828. case VCPU_SREG_TR:
  829. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  830. goto exception;
  831. break;
  832. case VCPU_SREG_LDTR:
  833. if (seg_desc.s || seg_desc.type != 2)
  834. goto exception;
  835. break;
  836. default: /* DS, ES, FS, or GS */
  837. /*
  838. * segment is not a data or readable code segment or
  839. * ((segment is a data or nonconforming code segment)
  840. * and (both RPL and CPL > DPL))
  841. */
  842. if ((seg_desc.type & 0xa) == 0x8 ||
  843. (((seg_desc.type & 0xc) != 0xc) &&
  844. (rpl > dpl && cpl > dpl)))
  845. goto exception;
  846. break;
  847. }
  848. if (seg_desc.s) {
  849. /* mark segment as accessed */
  850. seg_desc.type |= 1;
  851. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  852. if (ret != X86EMUL_CONTINUE)
  853. return ret;
  854. }
  855. load:
  856. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  857. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  858. return X86EMUL_CONTINUE;
  859. exception:
  860. emulate_exception(ctxt, err_vec, err_code, true);
  861. return X86EMUL_PROPAGATE_FAULT;
  862. }
  863. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  864. struct x86_emulate_ops *ops)
  865. {
  866. int rc;
  867. struct decode_cache *c = &ctxt->decode;
  868. u32 err;
  869. switch (c->dst.type) {
  870. case OP_REG:
  871. /* The 4-byte case *is* correct:
  872. * in 64-bit mode we zero-extend.
  873. */
  874. switch (c->dst.bytes) {
  875. case 1:
  876. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  877. break;
  878. case 2:
  879. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  880. break;
  881. case 4:
  882. *c->dst.ptr = (u32)c->dst.val;
  883. break; /* 64b: zero-ext */
  884. case 8:
  885. *c->dst.ptr = c->dst.val;
  886. break;
  887. }
  888. break;
  889. case OP_MEM:
  890. if (c->lock_prefix)
  891. rc = ops->cmpxchg_emulated(
  892. (unsigned long)c->dst.ptr,
  893. &c->dst.orig_val,
  894. &c->dst.val,
  895. c->dst.bytes,
  896. &err,
  897. ctxt->vcpu);
  898. else
  899. rc = ops->write_emulated(
  900. (unsigned long)c->dst.ptr,
  901. &c->dst.val,
  902. c->dst.bytes,
  903. &err,
  904. ctxt->vcpu);
  905. if (rc == X86EMUL_PROPAGATE_FAULT)
  906. emulate_pf(ctxt,
  907. (unsigned long)c->dst.ptr, err);
  908. if (rc != X86EMUL_CONTINUE)
  909. return rc;
  910. break;
  911. case OP_NONE:
  912. /* no writeback */
  913. break;
  914. default:
  915. break;
  916. }
  917. return X86EMUL_CONTINUE;
  918. }
  919. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  920. struct x86_emulate_ops *ops)
  921. {
  922. struct decode_cache *c = &ctxt->decode;
  923. c->dst.type = OP_MEM;
  924. c->dst.bytes = c->op_bytes;
  925. c->dst.val = c->src.val;
  926. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  927. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  928. c->regs[VCPU_REGS_RSP]);
  929. }
  930. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  931. struct x86_emulate_ops *ops,
  932. void *dest, int len)
  933. {
  934. struct decode_cache *c = &ctxt->decode;
  935. int rc;
  936. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  937. c->regs[VCPU_REGS_RSP]),
  938. dest, len);
  939. if (rc != X86EMUL_CONTINUE)
  940. return rc;
  941. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  942. return rc;
  943. }
  944. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  945. struct x86_emulate_ops *ops,
  946. void *dest, int len)
  947. {
  948. int rc;
  949. unsigned long val, change_mask;
  950. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  951. int cpl = ops->cpl(ctxt->vcpu);
  952. rc = emulate_pop(ctxt, ops, &val, len);
  953. if (rc != X86EMUL_CONTINUE)
  954. return rc;
  955. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  956. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  957. switch(ctxt->mode) {
  958. case X86EMUL_MODE_PROT64:
  959. case X86EMUL_MODE_PROT32:
  960. case X86EMUL_MODE_PROT16:
  961. if (cpl == 0)
  962. change_mask |= EFLG_IOPL;
  963. if (cpl <= iopl)
  964. change_mask |= EFLG_IF;
  965. break;
  966. case X86EMUL_MODE_VM86:
  967. if (iopl < 3) {
  968. emulate_gp(ctxt, 0);
  969. return X86EMUL_PROPAGATE_FAULT;
  970. }
  971. change_mask |= EFLG_IF;
  972. break;
  973. default: /* real mode */
  974. change_mask |= (EFLG_IOPL | EFLG_IF);
  975. break;
  976. }
  977. *(unsigned long *)dest =
  978. (ctxt->eflags & ~change_mask) | (val & change_mask);
  979. return rc;
  980. }
  981. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  982. struct x86_emulate_ops *ops, int seg)
  983. {
  984. struct decode_cache *c = &ctxt->decode;
  985. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  986. emulate_push(ctxt, ops);
  987. }
  988. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  989. struct x86_emulate_ops *ops, int seg)
  990. {
  991. struct decode_cache *c = &ctxt->decode;
  992. unsigned long selector;
  993. int rc;
  994. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  995. if (rc != X86EMUL_CONTINUE)
  996. return rc;
  997. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  998. return rc;
  999. }
  1000. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1001. struct x86_emulate_ops *ops)
  1002. {
  1003. struct decode_cache *c = &ctxt->decode;
  1004. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1005. int rc = X86EMUL_CONTINUE;
  1006. int reg = VCPU_REGS_RAX;
  1007. while (reg <= VCPU_REGS_RDI) {
  1008. (reg == VCPU_REGS_RSP) ?
  1009. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1010. emulate_push(ctxt, ops);
  1011. rc = writeback(ctxt, ops);
  1012. if (rc != X86EMUL_CONTINUE)
  1013. return rc;
  1014. ++reg;
  1015. }
  1016. /* Disable writeback. */
  1017. c->dst.type = OP_NONE;
  1018. return rc;
  1019. }
  1020. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1021. struct x86_emulate_ops *ops)
  1022. {
  1023. struct decode_cache *c = &ctxt->decode;
  1024. int rc = X86EMUL_CONTINUE;
  1025. int reg = VCPU_REGS_RDI;
  1026. while (reg >= VCPU_REGS_RAX) {
  1027. if (reg == VCPU_REGS_RSP) {
  1028. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1029. c->op_bytes);
  1030. --reg;
  1031. }
  1032. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1033. if (rc != X86EMUL_CONTINUE)
  1034. break;
  1035. --reg;
  1036. }
  1037. return rc;
  1038. }
  1039. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1040. struct x86_emulate_ops *ops)
  1041. {
  1042. struct decode_cache *c = &ctxt->decode;
  1043. int rc = X86EMUL_CONTINUE;
  1044. unsigned long temp_eip = 0;
  1045. unsigned long temp_eflags = 0;
  1046. unsigned long cs = 0;
  1047. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1048. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1049. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1050. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1051. /* TODO: Add stack limit check */
  1052. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1053. if (rc != X86EMUL_CONTINUE)
  1054. return rc;
  1055. if (temp_eip & ~0xffff) {
  1056. emulate_gp(ctxt, 0);
  1057. return X86EMUL_PROPAGATE_FAULT;
  1058. }
  1059. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1060. if (rc != X86EMUL_CONTINUE)
  1061. return rc;
  1062. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1066. if (rc != X86EMUL_CONTINUE)
  1067. return rc;
  1068. c->eip = temp_eip;
  1069. if (c->op_bytes == 4)
  1070. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1071. else if (c->op_bytes == 2) {
  1072. ctxt->eflags &= ~0xffff;
  1073. ctxt->eflags |= temp_eflags;
  1074. }
  1075. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1076. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1077. return rc;
  1078. }
  1079. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1080. struct x86_emulate_ops* ops)
  1081. {
  1082. switch(ctxt->mode) {
  1083. case X86EMUL_MODE_REAL:
  1084. return emulate_iret_real(ctxt, ops);
  1085. case X86EMUL_MODE_VM86:
  1086. case X86EMUL_MODE_PROT16:
  1087. case X86EMUL_MODE_PROT32:
  1088. case X86EMUL_MODE_PROT64:
  1089. default:
  1090. /* iret from protected mode unimplemented yet */
  1091. return X86EMUL_UNHANDLEABLE;
  1092. }
  1093. }
  1094. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1095. struct x86_emulate_ops *ops)
  1096. {
  1097. struct decode_cache *c = &ctxt->decode;
  1098. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1099. }
  1100. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1101. {
  1102. struct decode_cache *c = &ctxt->decode;
  1103. switch (c->modrm_reg) {
  1104. case 0: /* rol */
  1105. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1106. break;
  1107. case 1: /* ror */
  1108. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1109. break;
  1110. case 2: /* rcl */
  1111. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1112. break;
  1113. case 3: /* rcr */
  1114. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1115. break;
  1116. case 4: /* sal/shl */
  1117. case 6: /* sal/shl */
  1118. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1119. break;
  1120. case 5: /* shr */
  1121. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1122. break;
  1123. case 7: /* sar */
  1124. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1125. break;
  1126. }
  1127. }
  1128. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1129. struct x86_emulate_ops *ops)
  1130. {
  1131. struct decode_cache *c = &ctxt->decode;
  1132. switch (c->modrm_reg) {
  1133. case 0 ... 1: /* test */
  1134. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1135. break;
  1136. case 2: /* not */
  1137. c->dst.val = ~c->dst.val;
  1138. break;
  1139. case 3: /* neg */
  1140. emulate_1op("neg", c->dst, ctxt->eflags);
  1141. break;
  1142. default:
  1143. return 0;
  1144. }
  1145. return 1;
  1146. }
  1147. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1148. struct x86_emulate_ops *ops)
  1149. {
  1150. struct decode_cache *c = &ctxt->decode;
  1151. switch (c->modrm_reg) {
  1152. case 0: /* inc */
  1153. emulate_1op("inc", c->dst, ctxt->eflags);
  1154. break;
  1155. case 1: /* dec */
  1156. emulate_1op("dec", c->dst, ctxt->eflags);
  1157. break;
  1158. case 2: /* call near abs */ {
  1159. long int old_eip;
  1160. old_eip = c->eip;
  1161. c->eip = c->src.val;
  1162. c->src.val = old_eip;
  1163. emulate_push(ctxt, ops);
  1164. break;
  1165. }
  1166. case 4: /* jmp abs */
  1167. c->eip = c->src.val;
  1168. break;
  1169. case 6: /* push */
  1170. emulate_push(ctxt, ops);
  1171. break;
  1172. }
  1173. return X86EMUL_CONTINUE;
  1174. }
  1175. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1176. struct x86_emulate_ops *ops)
  1177. {
  1178. struct decode_cache *c = &ctxt->decode;
  1179. u64 old = c->dst.orig_val64;
  1180. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1181. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1182. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1183. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1184. ctxt->eflags &= ~EFLG_ZF;
  1185. } else {
  1186. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1187. (u32) c->regs[VCPU_REGS_RBX];
  1188. ctxt->eflags |= EFLG_ZF;
  1189. }
  1190. return X86EMUL_CONTINUE;
  1191. }
  1192. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1193. struct x86_emulate_ops *ops)
  1194. {
  1195. struct decode_cache *c = &ctxt->decode;
  1196. int rc;
  1197. unsigned long cs;
  1198. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1199. if (rc != X86EMUL_CONTINUE)
  1200. return rc;
  1201. if (c->op_bytes == 4)
  1202. c->eip = (u32)c->eip;
  1203. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1204. if (rc != X86EMUL_CONTINUE)
  1205. return rc;
  1206. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1207. return rc;
  1208. }
  1209. static inline void
  1210. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1211. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1212. struct desc_struct *ss)
  1213. {
  1214. memset(cs, 0, sizeof(struct desc_struct));
  1215. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1216. memset(ss, 0, sizeof(struct desc_struct));
  1217. cs->l = 0; /* will be adjusted later */
  1218. set_desc_base(cs, 0); /* flat segment */
  1219. cs->g = 1; /* 4kb granularity */
  1220. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1221. cs->type = 0x0b; /* Read, Execute, Accessed */
  1222. cs->s = 1;
  1223. cs->dpl = 0; /* will be adjusted later */
  1224. cs->p = 1;
  1225. cs->d = 1;
  1226. set_desc_base(ss, 0); /* flat segment */
  1227. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1228. ss->g = 1; /* 4kb granularity */
  1229. ss->s = 1;
  1230. ss->type = 0x03; /* Read/Write, Accessed */
  1231. ss->d = 1; /* 32bit stack segment */
  1232. ss->dpl = 0;
  1233. ss->p = 1;
  1234. }
  1235. static int
  1236. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1237. {
  1238. struct decode_cache *c = &ctxt->decode;
  1239. struct desc_struct cs, ss;
  1240. u64 msr_data;
  1241. u16 cs_sel, ss_sel;
  1242. /* syscall is not available in real mode */
  1243. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1244. ctxt->mode == X86EMUL_MODE_VM86) {
  1245. emulate_ud(ctxt);
  1246. return X86EMUL_PROPAGATE_FAULT;
  1247. }
  1248. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1249. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1250. msr_data >>= 32;
  1251. cs_sel = (u16)(msr_data & 0xfffc);
  1252. ss_sel = (u16)(msr_data + 8);
  1253. if (is_long_mode(ctxt->vcpu)) {
  1254. cs.d = 0;
  1255. cs.l = 1;
  1256. }
  1257. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1258. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1259. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1260. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1261. c->regs[VCPU_REGS_RCX] = c->eip;
  1262. if (is_long_mode(ctxt->vcpu)) {
  1263. #ifdef CONFIG_X86_64
  1264. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1265. ops->get_msr(ctxt->vcpu,
  1266. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1267. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1268. c->eip = msr_data;
  1269. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1270. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1271. #endif
  1272. } else {
  1273. /* legacy mode */
  1274. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1275. c->eip = (u32)msr_data;
  1276. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1277. }
  1278. return X86EMUL_CONTINUE;
  1279. }
  1280. static int
  1281. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1282. {
  1283. struct decode_cache *c = &ctxt->decode;
  1284. struct desc_struct cs, ss;
  1285. u64 msr_data;
  1286. u16 cs_sel, ss_sel;
  1287. /* inject #GP if in real mode */
  1288. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1289. emulate_gp(ctxt, 0);
  1290. return X86EMUL_PROPAGATE_FAULT;
  1291. }
  1292. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1293. * Therefore, we inject an #UD.
  1294. */
  1295. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1296. emulate_ud(ctxt);
  1297. return X86EMUL_PROPAGATE_FAULT;
  1298. }
  1299. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1300. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1301. switch (ctxt->mode) {
  1302. case X86EMUL_MODE_PROT32:
  1303. if ((msr_data & 0xfffc) == 0x0) {
  1304. emulate_gp(ctxt, 0);
  1305. return X86EMUL_PROPAGATE_FAULT;
  1306. }
  1307. break;
  1308. case X86EMUL_MODE_PROT64:
  1309. if (msr_data == 0x0) {
  1310. emulate_gp(ctxt, 0);
  1311. return X86EMUL_PROPAGATE_FAULT;
  1312. }
  1313. break;
  1314. }
  1315. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1316. cs_sel = (u16)msr_data;
  1317. cs_sel &= ~SELECTOR_RPL_MASK;
  1318. ss_sel = cs_sel + 8;
  1319. ss_sel &= ~SELECTOR_RPL_MASK;
  1320. if (ctxt->mode == X86EMUL_MODE_PROT64
  1321. || is_long_mode(ctxt->vcpu)) {
  1322. cs.d = 0;
  1323. cs.l = 1;
  1324. }
  1325. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1326. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1327. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1328. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1329. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1330. c->eip = msr_data;
  1331. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1332. c->regs[VCPU_REGS_RSP] = msr_data;
  1333. return X86EMUL_CONTINUE;
  1334. }
  1335. static int
  1336. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1337. {
  1338. struct decode_cache *c = &ctxt->decode;
  1339. struct desc_struct cs, ss;
  1340. u64 msr_data;
  1341. int usermode;
  1342. u16 cs_sel, ss_sel;
  1343. /* inject #GP if in real mode or Virtual 8086 mode */
  1344. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1345. ctxt->mode == X86EMUL_MODE_VM86) {
  1346. emulate_gp(ctxt, 0);
  1347. return X86EMUL_PROPAGATE_FAULT;
  1348. }
  1349. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1350. if ((c->rex_prefix & 0x8) != 0x0)
  1351. usermode = X86EMUL_MODE_PROT64;
  1352. else
  1353. usermode = X86EMUL_MODE_PROT32;
  1354. cs.dpl = 3;
  1355. ss.dpl = 3;
  1356. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1357. switch (usermode) {
  1358. case X86EMUL_MODE_PROT32:
  1359. cs_sel = (u16)(msr_data + 16);
  1360. if ((msr_data & 0xfffc) == 0x0) {
  1361. emulate_gp(ctxt, 0);
  1362. return X86EMUL_PROPAGATE_FAULT;
  1363. }
  1364. ss_sel = (u16)(msr_data + 24);
  1365. break;
  1366. case X86EMUL_MODE_PROT64:
  1367. cs_sel = (u16)(msr_data + 32);
  1368. if (msr_data == 0x0) {
  1369. emulate_gp(ctxt, 0);
  1370. return X86EMUL_PROPAGATE_FAULT;
  1371. }
  1372. ss_sel = cs_sel + 8;
  1373. cs.d = 0;
  1374. cs.l = 1;
  1375. break;
  1376. }
  1377. cs_sel |= SELECTOR_RPL_MASK;
  1378. ss_sel |= SELECTOR_RPL_MASK;
  1379. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1380. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1381. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1382. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1383. c->eip = c->regs[VCPU_REGS_RDX];
  1384. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1385. return X86EMUL_CONTINUE;
  1386. }
  1387. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1388. struct x86_emulate_ops *ops)
  1389. {
  1390. int iopl;
  1391. if (ctxt->mode == X86EMUL_MODE_REAL)
  1392. return false;
  1393. if (ctxt->mode == X86EMUL_MODE_VM86)
  1394. return true;
  1395. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1396. return ops->cpl(ctxt->vcpu) > iopl;
  1397. }
  1398. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1399. struct x86_emulate_ops *ops,
  1400. u16 port, u16 len)
  1401. {
  1402. struct desc_struct tr_seg;
  1403. int r;
  1404. u16 io_bitmap_ptr;
  1405. u8 perm, bit_idx = port & 0x7;
  1406. unsigned mask = (1 << len) - 1;
  1407. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1408. if (!tr_seg.p)
  1409. return false;
  1410. if (desc_limit_scaled(&tr_seg) < 103)
  1411. return false;
  1412. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1413. ctxt->vcpu, NULL);
  1414. if (r != X86EMUL_CONTINUE)
  1415. return false;
  1416. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1417. return false;
  1418. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1419. &perm, 1, ctxt->vcpu, NULL);
  1420. if (r != X86EMUL_CONTINUE)
  1421. return false;
  1422. if ((perm >> bit_idx) & mask)
  1423. return false;
  1424. return true;
  1425. }
  1426. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1427. struct x86_emulate_ops *ops,
  1428. u16 port, u16 len)
  1429. {
  1430. if (ctxt->perm_ok)
  1431. return true;
  1432. if (emulator_bad_iopl(ctxt, ops))
  1433. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1434. return false;
  1435. ctxt->perm_ok = true;
  1436. return true;
  1437. }
  1438. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1439. struct x86_emulate_ops *ops,
  1440. struct tss_segment_16 *tss)
  1441. {
  1442. struct decode_cache *c = &ctxt->decode;
  1443. tss->ip = c->eip;
  1444. tss->flag = ctxt->eflags;
  1445. tss->ax = c->regs[VCPU_REGS_RAX];
  1446. tss->cx = c->regs[VCPU_REGS_RCX];
  1447. tss->dx = c->regs[VCPU_REGS_RDX];
  1448. tss->bx = c->regs[VCPU_REGS_RBX];
  1449. tss->sp = c->regs[VCPU_REGS_RSP];
  1450. tss->bp = c->regs[VCPU_REGS_RBP];
  1451. tss->si = c->regs[VCPU_REGS_RSI];
  1452. tss->di = c->regs[VCPU_REGS_RDI];
  1453. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1454. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1455. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1456. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1457. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1458. }
  1459. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1460. struct x86_emulate_ops *ops,
  1461. struct tss_segment_16 *tss)
  1462. {
  1463. struct decode_cache *c = &ctxt->decode;
  1464. int ret;
  1465. c->eip = tss->ip;
  1466. ctxt->eflags = tss->flag | 2;
  1467. c->regs[VCPU_REGS_RAX] = tss->ax;
  1468. c->regs[VCPU_REGS_RCX] = tss->cx;
  1469. c->regs[VCPU_REGS_RDX] = tss->dx;
  1470. c->regs[VCPU_REGS_RBX] = tss->bx;
  1471. c->regs[VCPU_REGS_RSP] = tss->sp;
  1472. c->regs[VCPU_REGS_RBP] = tss->bp;
  1473. c->regs[VCPU_REGS_RSI] = tss->si;
  1474. c->regs[VCPU_REGS_RDI] = tss->di;
  1475. /*
  1476. * SDM says that segment selectors are loaded before segment
  1477. * descriptors
  1478. */
  1479. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1480. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1481. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1482. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1483. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1484. /*
  1485. * Now load segment descriptors. If fault happenes at this stage
  1486. * it is handled in a context of new task
  1487. */
  1488. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1489. if (ret != X86EMUL_CONTINUE)
  1490. return ret;
  1491. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1492. if (ret != X86EMUL_CONTINUE)
  1493. return ret;
  1494. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1495. if (ret != X86EMUL_CONTINUE)
  1496. return ret;
  1497. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1498. if (ret != X86EMUL_CONTINUE)
  1499. return ret;
  1500. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1501. if (ret != X86EMUL_CONTINUE)
  1502. return ret;
  1503. return X86EMUL_CONTINUE;
  1504. }
  1505. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1506. struct x86_emulate_ops *ops,
  1507. u16 tss_selector, u16 old_tss_sel,
  1508. ulong old_tss_base, struct desc_struct *new_desc)
  1509. {
  1510. struct tss_segment_16 tss_seg;
  1511. int ret;
  1512. u32 err, new_tss_base = get_desc_base(new_desc);
  1513. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1514. &err);
  1515. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1516. /* FIXME: need to provide precise fault address */
  1517. emulate_pf(ctxt, old_tss_base, err);
  1518. return ret;
  1519. }
  1520. save_state_to_tss16(ctxt, ops, &tss_seg);
  1521. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1522. &err);
  1523. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1524. /* FIXME: need to provide precise fault address */
  1525. emulate_pf(ctxt, old_tss_base, err);
  1526. return ret;
  1527. }
  1528. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1529. &err);
  1530. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1531. /* FIXME: need to provide precise fault address */
  1532. emulate_pf(ctxt, new_tss_base, err);
  1533. return ret;
  1534. }
  1535. if (old_tss_sel != 0xffff) {
  1536. tss_seg.prev_task_link = old_tss_sel;
  1537. ret = ops->write_std(new_tss_base,
  1538. &tss_seg.prev_task_link,
  1539. sizeof tss_seg.prev_task_link,
  1540. ctxt->vcpu, &err);
  1541. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1542. /* FIXME: need to provide precise fault address */
  1543. emulate_pf(ctxt, new_tss_base, err);
  1544. return ret;
  1545. }
  1546. }
  1547. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1548. }
  1549. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1550. struct x86_emulate_ops *ops,
  1551. struct tss_segment_32 *tss)
  1552. {
  1553. struct decode_cache *c = &ctxt->decode;
  1554. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1555. tss->eip = c->eip;
  1556. tss->eflags = ctxt->eflags;
  1557. tss->eax = c->regs[VCPU_REGS_RAX];
  1558. tss->ecx = c->regs[VCPU_REGS_RCX];
  1559. tss->edx = c->regs[VCPU_REGS_RDX];
  1560. tss->ebx = c->regs[VCPU_REGS_RBX];
  1561. tss->esp = c->regs[VCPU_REGS_RSP];
  1562. tss->ebp = c->regs[VCPU_REGS_RBP];
  1563. tss->esi = c->regs[VCPU_REGS_RSI];
  1564. tss->edi = c->regs[VCPU_REGS_RDI];
  1565. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1566. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1567. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1568. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1569. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1570. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1571. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1572. }
  1573. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1574. struct x86_emulate_ops *ops,
  1575. struct tss_segment_32 *tss)
  1576. {
  1577. struct decode_cache *c = &ctxt->decode;
  1578. int ret;
  1579. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1580. emulate_gp(ctxt, 0);
  1581. return X86EMUL_PROPAGATE_FAULT;
  1582. }
  1583. c->eip = tss->eip;
  1584. ctxt->eflags = tss->eflags | 2;
  1585. c->regs[VCPU_REGS_RAX] = tss->eax;
  1586. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1587. c->regs[VCPU_REGS_RDX] = tss->edx;
  1588. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1589. c->regs[VCPU_REGS_RSP] = tss->esp;
  1590. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1591. c->regs[VCPU_REGS_RSI] = tss->esi;
  1592. c->regs[VCPU_REGS_RDI] = tss->edi;
  1593. /*
  1594. * SDM says that segment selectors are loaded before segment
  1595. * descriptors
  1596. */
  1597. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1598. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1599. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1600. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1601. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1602. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1603. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1604. /*
  1605. * Now load segment descriptors. If fault happenes at this stage
  1606. * it is handled in a context of new task
  1607. */
  1608. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1609. if (ret != X86EMUL_CONTINUE)
  1610. return ret;
  1611. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1612. if (ret != X86EMUL_CONTINUE)
  1613. return ret;
  1614. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1615. if (ret != X86EMUL_CONTINUE)
  1616. return ret;
  1617. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1618. if (ret != X86EMUL_CONTINUE)
  1619. return ret;
  1620. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1621. if (ret != X86EMUL_CONTINUE)
  1622. return ret;
  1623. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1624. if (ret != X86EMUL_CONTINUE)
  1625. return ret;
  1626. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1627. if (ret != X86EMUL_CONTINUE)
  1628. return ret;
  1629. return X86EMUL_CONTINUE;
  1630. }
  1631. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1632. struct x86_emulate_ops *ops,
  1633. u16 tss_selector, u16 old_tss_sel,
  1634. ulong old_tss_base, struct desc_struct *new_desc)
  1635. {
  1636. struct tss_segment_32 tss_seg;
  1637. int ret;
  1638. u32 err, new_tss_base = get_desc_base(new_desc);
  1639. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1640. &err);
  1641. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1642. /* FIXME: need to provide precise fault address */
  1643. emulate_pf(ctxt, old_tss_base, err);
  1644. return ret;
  1645. }
  1646. save_state_to_tss32(ctxt, ops, &tss_seg);
  1647. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1648. &err);
  1649. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1650. /* FIXME: need to provide precise fault address */
  1651. emulate_pf(ctxt, old_tss_base, err);
  1652. return ret;
  1653. }
  1654. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1655. &err);
  1656. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1657. /* FIXME: need to provide precise fault address */
  1658. emulate_pf(ctxt, new_tss_base, err);
  1659. return ret;
  1660. }
  1661. if (old_tss_sel != 0xffff) {
  1662. tss_seg.prev_task_link = old_tss_sel;
  1663. ret = ops->write_std(new_tss_base,
  1664. &tss_seg.prev_task_link,
  1665. sizeof tss_seg.prev_task_link,
  1666. ctxt->vcpu, &err);
  1667. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1668. /* FIXME: need to provide precise fault address */
  1669. emulate_pf(ctxt, new_tss_base, err);
  1670. return ret;
  1671. }
  1672. }
  1673. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1674. }
  1675. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1676. struct x86_emulate_ops *ops,
  1677. u16 tss_selector, int reason,
  1678. bool has_error_code, u32 error_code)
  1679. {
  1680. struct desc_struct curr_tss_desc, next_tss_desc;
  1681. int ret;
  1682. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1683. ulong old_tss_base =
  1684. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1685. u32 desc_limit;
  1686. /* FIXME: old_tss_base == ~0 ? */
  1687. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1688. if (ret != X86EMUL_CONTINUE)
  1689. return ret;
  1690. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1691. if (ret != X86EMUL_CONTINUE)
  1692. return ret;
  1693. /* FIXME: check that next_tss_desc is tss */
  1694. if (reason != TASK_SWITCH_IRET) {
  1695. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1696. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1697. emulate_gp(ctxt, 0);
  1698. return X86EMUL_PROPAGATE_FAULT;
  1699. }
  1700. }
  1701. desc_limit = desc_limit_scaled(&next_tss_desc);
  1702. if (!next_tss_desc.p ||
  1703. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1704. desc_limit < 0x2b)) {
  1705. emulate_ts(ctxt, tss_selector & 0xfffc);
  1706. return X86EMUL_PROPAGATE_FAULT;
  1707. }
  1708. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1709. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1710. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1711. &curr_tss_desc);
  1712. }
  1713. if (reason == TASK_SWITCH_IRET)
  1714. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1715. /* set back link to prev task only if NT bit is set in eflags
  1716. note that old_tss_sel is not used afetr this point */
  1717. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1718. old_tss_sel = 0xffff;
  1719. if (next_tss_desc.type & 8)
  1720. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1721. old_tss_base, &next_tss_desc);
  1722. else
  1723. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1724. old_tss_base, &next_tss_desc);
  1725. if (ret != X86EMUL_CONTINUE)
  1726. return ret;
  1727. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1728. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1729. if (reason != TASK_SWITCH_IRET) {
  1730. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1731. write_segment_descriptor(ctxt, ops, tss_selector,
  1732. &next_tss_desc);
  1733. }
  1734. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1735. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1736. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1737. if (has_error_code) {
  1738. struct decode_cache *c = &ctxt->decode;
  1739. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1740. c->lock_prefix = 0;
  1741. c->src.val = (unsigned long) error_code;
  1742. emulate_push(ctxt, ops);
  1743. }
  1744. return ret;
  1745. }
  1746. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1747. u16 tss_selector, int reason,
  1748. bool has_error_code, u32 error_code)
  1749. {
  1750. struct x86_emulate_ops *ops = ctxt->ops;
  1751. struct decode_cache *c = &ctxt->decode;
  1752. int rc;
  1753. c->eip = ctxt->eip;
  1754. c->dst.type = OP_NONE;
  1755. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1756. has_error_code, error_code);
  1757. if (rc == X86EMUL_CONTINUE) {
  1758. rc = writeback(ctxt, ops);
  1759. if (rc == X86EMUL_CONTINUE)
  1760. ctxt->eip = c->eip;
  1761. }
  1762. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1763. }
  1764. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1765. int reg, struct operand *op)
  1766. {
  1767. struct decode_cache *c = &ctxt->decode;
  1768. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1769. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1770. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  1771. }
  1772. static int em_push(struct x86_emulate_ctxt *ctxt)
  1773. {
  1774. emulate_push(ctxt, ctxt->ops);
  1775. return X86EMUL_CONTINUE;
  1776. }
  1777. #define D(_y) { .flags = (_y) }
  1778. #define N D(0)
  1779. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1780. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1781. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1782. static struct opcode group1[] = {
  1783. X7(D(Lock)), N
  1784. };
  1785. static struct opcode group1A[] = {
  1786. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1787. };
  1788. static struct opcode group3[] = {
  1789. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1790. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1791. X4(D(Undefined)),
  1792. };
  1793. static struct opcode group4[] = {
  1794. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1795. N, N, N, N, N, N,
  1796. };
  1797. static struct opcode group5[] = {
  1798. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1799. D(SrcMem | ModRM | Stack), N,
  1800. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1801. D(SrcMem | ModRM | Stack), N,
  1802. };
  1803. static struct group_dual group7 = { {
  1804. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1805. D(SrcNone | ModRM | DstMem | Mov), N,
  1806. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  1807. }, {
  1808. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1809. D(SrcNone | ModRM | DstMem | Mov), N,
  1810. D(SrcMem16 | ModRM | Mov | Priv), N,
  1811. } };
  1812. static struct opcode group8[] = {
  1813. N, N, N, N,
  1814. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1815. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1816. };
  1817. static struct group_dual group9 = { {
  1818. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1819. }, {
  1820. N, N, N, N, N, N, N, N,
  1821. } };
  1822. static struct opcode opcode_table[256] = {
  1823. /* 0x00 - 0x07 */
  1824. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1825. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1826. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1827. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1828. /* 0x08 - 0x0F */
  1829. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1830. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1831. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1832. D(ImplicitOps | Stack | No64), N,
  1833. /* 0x10 - 0x17 */
  1834. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1835. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1836. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1837. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1838. /* 0x18 - 0x1F */
  1839. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1840. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1841. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1842. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1843. /* 0x20 - 0x27 */
  1844. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1845. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1846. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1847. /* 0x28 - 0x2F */
  1848. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1849. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1850. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1851. /* 0x30 - 0x37 */
  1852. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1853. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1854. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1855. /* 0x38 - 0x3F */
  1856. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1857. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1858. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1859. N, N,
  1860. /* 0x40 - 0x4F */
  1861. X16(D(DstReg)),
  1862. /* 0x50 - 0x57 */
  1863. X8(I(SrcReg | Stack, em_push)),
  1864. /* 0x58 - 0x5F */
  1865. X8(D(DstReg | Stack)),
  1866. /* 0x60 - 0x67 */
  1867. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1868. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  1869. N, N, N, N,
  1870. /* 0x68 - 0x6F */
  1871. I(SrcImm | Mov | Stack, em_push), N,
  1872. I(SrcImmByte | Mov | Stack, em_push), N,
  1873. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  1874. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  1875. /* 0x70 - 0x7F */
  1876. X16(D(SrcImmByte)),
  1877. /* 0x80 - 0x87 */
  1878. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  1879. G(DstMem | SrcImm | ModRM | Group, group1),
  1880. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  1881. G(DstMem | SrcImmByte | ModRM | Group, group1),
  1882. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1883. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1884. /* 0x88 - 0x8F */
  1885. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  1886. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  1887. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  1888. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  1889. /* 0x90 - 0x97 */
  1890. D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
  1891. /* 0x98 - 0x9F */
  1892. N, N, D(SrcImmFAddr | No64), N,
  1893. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  1894. /* 0xA0 - 0xA7 */
  1895. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  1896. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  1897. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  1898. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  1899. /* 0xA8 - 0xAF */
  1900. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  1901. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  1902. D(ByteOp | DstDI | String), D(DstDI | String),
  1903. /* 0xB0 - 0xB7 */
  1904. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  1905. /* 0xB8 - 0xBF */
  1906. X8(D(DstReg | SrcImm | Mov)),
  1907. /* 0xC0 - 0xC7 */
  1908. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  1909. N, D(ImplicitOps | Stack), N, N,
  1910. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  1911. /* 0xC8 - 0xCF */
  1912. N, N, N, D(ImplicitOps | Stack),
  1913. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  1914. /* 0xD0 - 0xD7 */
  1915. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1916. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1917. N, N, N, N,
  1918. /* 0xD8 - 0xDF */
  1919. N, N, N, N, N, N, N, N,
  1920. /* 0xE0 - 0xE7 */
  1921. N, N, N, N,
  1922. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1923. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1924. /* 0xE8 - 0xEF */
  1925. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  1926. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  1927. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1928. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1929. /* 0xF0 - 0xF7 */
  1930. N, N, N, N,
  1931. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  1932. /* 0xF8 - 0xFF */
  1933. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  1934. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  1935. };
  1936. static struct opcode twobyte_table[256] = {
  1937. /* 0x00 - 0x0F */
  1938. N, GD(0, &group7), N, N,
  1939. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  1940. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  1941. N, D(ImplicitOps | ModRM), N, N,
  1942. /* 0x10 - 0x1F */
  1943. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  1944. /* 0x20 - 0x2F */
  1945. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  1946. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  1947. N, N, N, N,
  1948. N, N, N, N, N, N, N, N,
  1949. /* 0x30 - 0x3F */
  1950. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  1951. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  1952. N, N, N, N, N, N, N, N,
  1953. /* 0x40 - 0x4F */
  1954. X16(D(DstReg | SrcMem | ModRM | Mov)),
  1955. /* 0x50 - 0x5F */
  1956. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1957. /* 0x60 - 0x6F */
  1958. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1959. /* 0x70 - 0x7F */
  1960. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1961. /* 0x80 - 0x8F */
  1962. X16(D(SrcImm)),
  1963. /* 0x90 - 0x9F */
  1964. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1965. /* 0xA0 - 0xA7 */
  1966. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1967. N, D(DstMem | SrcReg | ModRM | BitOp),
  1968. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1969. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  1970. /* 0xA8 - 0xAF */
  1971. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1972. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1973. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1974. D(DstMem | SrcReg | Src2CL | ModRM),
  1975. D(ModRM), N,
  1976. /* 0xB0 - 0xB7 */
  1977. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1978. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1979. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1980. D(DstReg | SrcMem16 | ModRM | Mov),
  1981. /* 0xB8 - 0xBF */
  1982. N, N,
  1983. G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1984. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1985. D(DstReg | SrcMem16 | ModRM | Mov),
  1986. /* 0xC0 - 0xCF */
  1987. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  1988. N, N, N, GD(0, &group9),
  1989. N, N, N, N, N, N, N, N,
  1990. /* 0xD0 - 0xDF */
  1991. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1992. /* 0xE0 - 0xEF */
  1993. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1994. /* 0xF0 - 0xFF */
  1995. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  1996. };
  1997. #undef D
  1998. #undef N
  1999. #undef G
  2000. #undef GD
  2001. #undef I
  2002. int
  2003. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2004. {
  2005. struct x86_emulate_ops *ops = ctxt->ops;
  2006. struct decode_cache *c = &ctxt->decode;
  2007. int rc = X86EMUL_CONTINUE;
  2008. int mode = ctxt->mode;
  2009. int def_op_bytes, def_ad_bytes, dual, goffset;
  2010. struct opcode opcode, *g_mod012, *g_mod3;
  2011. /* we cannot decode insn before we complete previous rep insn */
  2012. WARN_ON(ctxt->restart);
  2013. c->eip = ctxt->eip;
  2014. c->fetch.start = c->fetch.end = c->eip;
  2015. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2016. switch (mode) {
  2017. case X86EMUL_MODE_REAL:
  2018. case X86EMUL_MODE_VM86:
  2019. case X86EMUL_MODE_PROT16:
  2020. def_op_bytes = def_ad_bytes = 2;
  2021. break;
  2022. case X86EMUL_MODE_PROT32:
  2023. def_op_bytes = def_ad_bytes = 4;
  2024. break;
  2025. #ifdef CONFIG_X86_64
  2026. case X86EMUL_MODE_PROT64:
  2027. def_op_bytes = 4;
  2028. def_ad_bytes = 8;
  2029. break;
  2030. #endif
  2031. default:
  2032. return -1;
  2033. }
  2034. c->op_bytes = def_op_bytes;
  2035. c->ad_bytes = def_ad_bytes;
  2036. /* Legacy prefixes. */
  2037. for (;;) {
  2038. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2039. case 0x66: /* operand-size override */
  2040. /* switch between 2/4 bytes */
  2041. c->op_bytes = def_op_bytes ^ 6;
  2042. break;
  2043. case 0x67: /* address-size override */
  2044. if (mode == X86EMUL_MODE_PROT64)
  2045. /* switch between 4/8 bytes */
  2046. c->ad_bytes = def_ad_bytes ^ 12;
  2047. else
  2048. /* switch between 2/4 bytes */
  2049. c->ad_bytes = def_ad_bytes ^ 6;
  2050. break;
  2051. case 0x26: /* ES override */
  2052. case 0x2e: /* CS override */
  2053. case 0x36: /* SS override */
  2054. case 0x3e: /* DS override */
  2055. set_seg_override(c, (c->b >> 3) & 3);
  2056. break;
  2057. case 0x64: /* FS override */
  2058. case 0x65: /* GS override */
  2059. set_seg_override(c, c->b & 7);
  2060. break;
  2061. case 0x40 ... 0x4f: /* REX */
  2062. if (mode != X86EMUL_MODE_PROT64)
  2063. goto done_prefixes;
  2064. c->rex_prefix = c->b;
  2065. continue;
  2066. case 0xf0: /* LOCK */
  2067. c->lock_prefix = 1;
  2068. break;
  2069. case 0xf2: /* REPNE/REPNZ */
  2070. c->rep_prefix = REPNE_PREFIX;
  2071. break;
  2072. case 0xf3: /* REP/REPE/REPZ */
  2073. c->rep_prefix = REPE_PREFIX;
  2074. break;
  2075. default:
  2076. goto done_prefixes;
  2077. }
  2078. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2079. c->rex_prefix = 0;
  2080. }
  2081. done_prefixes:
  2082. /* REX prefix. */
  2083. if (c->rex_prefix)
  2084. if (c->rex_prefix & 8)
  2085. c->op_bytes = 8; /* REX.W */
  2086. /* Opcode byte(s). */
  2087. opcode = opcode_table[c->b];
  2088. if (opcode.flags == 0) {
  2089. /* Two-byte opcode? */
  2090. if (c->b == 0x0f) {
  2091. c->twobyte = 1;
  2092. c->b = insn_fetch(u8, 1, c->eip);
  2093. opcode = twobyte_table[c->b];
  2094. }
  2095. }
  2096. c->d = opcode.flags;
  2097. if (c->d & Group) {
  2098. dual = c->d & GroupDual;
  2099. c->modrm = insn_fetch(u8, 1, c->eip);
  2100. --c->eip;
  2101. if (c->d & GroupDual) {
  2102. g_mod012 = opcode.u.gdual->mod012;
  2103. g_mod3 = opcode.u.gdual->mod3;
  2104. } else
  2105. g_mod012 = g_mod3 = opcode.u.group;
  2106. c->d &= ~(Group | GroupDual);
  2107. goffset = (c->modrm >> 3) & 7;
  2108. if ((c->modrm >> 6) == 3)
  2109. opcode = g_mod3[goffset];
  2110. else
  2111. opcode = g_mod012[goffset];
  2112. c->d |= opcode.flags;
  2113. }
  2114. c->execute = opcode.u.execute;
  2115. /* Unrecognised? */
  2116. if (c->d == 0 || (c->d & Undefined)) {
  2117. DPRINTF("Cannot emulate %02x\n", c->b);
  2118. return -1;
  2119. }
  2120. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2121. c->op_bytes = 8;
  2122. /* ModRM and SIB bytes. */
  2123. if (c->d & ModRM)
  2124. rc = decode_modrm(ctxt, ops);
  2125. else if (c->d & MemAbs)
  2126. rc = decode_abs(ctxt, ops);
  2127. if (rc != X86EMUL_CONTINUE)
  2128. goto done;
  2129. if (!c->has_seg_override)
  2130. set_seg_override(c, VCPU_SREG_DS);
  2131. if (!(!c->twobyte && c->b == 0x8d))
  2132. c->modrm_ea += seg_override_base(ctxt, ops, c);
  2133. if (c->ad_bytes != 8)
  2134. c->modrm_ea = (u32)c->modrm_ea;
  2135. if (c->rip_relative)
  2136. c->modrm_ea += c->eip;
  2137. /*
  2138. * Decode and fetch the source operand: register, memory
  2139. * or immediate.
  2140. */
  2141. switch (c->d & SrcMask) {
  2142. case SrcNone:
  2143. break;
  2144. case SrcReg:
  2145. decode_register_operand(&c->src, c, 0);
  2146. break;
  2147. case SrcMem16:
  2148. c->src.bytes = 2;
  2149. goto srcmem_common;
  2150. case SrcMem32:
  2151. c->src.bytes = 4;
  2152. goto srcmem_common;
  2153. case SrcMem:
  2154. c->src.bytes = (c->d & ByteOp) ? 1 :
  2155. c->op_bytes;
  2156. /* Don't fetch the address for invlpg: it could be unmapped. */
  2157. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  2158. break;
  2159. srcmem_common:
  2160. /*
  2161. * For instructions with a ModR/M byte, switch to register
  2162. * access if Mod = 3.
  2163. */
  2164. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2165. c->src.type = OP_REG;
  2166. c->src.val = c->modrm_val;
  2167. c->src.ptr = c->modrm_ptr;
  2168. break;
  2169. }
  2170. c->src.type = OP_MEM;
  2171. c->src.ptr = (unsigned long *)c->modrm_ea;
  2172. c->src.val = 0;
  2173. break;
  2174. case SrcImm:
  2175. case SrcImmU:
  2176. c->src.type = OP_IMM;
  2177. c->src.ptr = (unsigned long *)c->eip;
  2178. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2179. if (c->src.bytes == 8)
  2180. c->src.bytes = 4;
  2181. /* NB. Immediates are sign-extended as necessary. */
  2182. switch (c->src.bytes) {
  2183. case 1:
  2184. c->src.val = insn_fetch(s8, 1, c->eip);
  2185. break;
  2186. case 2:
  2187. c->src.val = insn_fetch(s16, 2, c->eip);
  2188. break;
  2189. case 4:
  2190. c->src.val = insn_fetch(s32, 4, c->eip);
  2191. break;
  2192. }
  2193. if ((c->d & SrcMask) == SrcImmU) {
  2194. switch (c->src.bytes) {
  2195. case 1:
  2196. c->src.val &= 0xff;
  2197. break;
  2198. case 2:
  2199. c->src.val &= 0xffff;
  2200. break;
  2201. case 4:
  2202. c->src.val &= 0xffffffff;
  2203. break;
  2204. }
  2205. }
  2206. break;
  2207. case SrcImmByte:
  2208. case SrcImmUByte:
  2209. c->src.type = OP_IMM;
  2210. c->src.ptr = (unsigned long *)c->eip;
  2211. c->src.bytes = 1;
  2212. if ((c->d & SrcMask) == SrcImmByte)
  2213. c->src.val = insn_fetch(s8, 1, c->eip);
  2214. else
  2215. c->src.val = insn_fetch(u8, 1, c->eip);
  2216. break;
  2217. case SrcAcc:
  2218. c->src.type = OP_REG;
  2219. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2220. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  2221. switch (c->src.bytes) {
  2222. case 1:
  2223. c->src.val = *(u8 *)c->src.ptr;
  2224. break;
  2225. case 2:
  2226. c->src.val = *(u16 *)c->src.ptr;
  2227. break;
  2228. case 4:
  2229. c->src.val = *(u32 *)c->src.ptr;
  2230. break;
  2231. case 8:
  2232. c->src.val = *(u64 *)c->src.ptr;
  2233. break;
  2234. }
  2235. break;
  2236. case SrcOne:
  2237. c->src.bytes = 1;
  2238. c->src.val = 1;
  2239. break;
  2240. case SrcSI:
  2241. c->src.type = OP_MEM;
  2242. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2243. c->src.ptr = (unsigned long *)
  2244. register_address(c, seg_override_base(ctxt, ops, c),
  2245. c->regs[VCPU_REGS_RSI]);
  2246. c->src.val = 0;
  2247. break;
  2248. case SrcImmFAddr:
  2249. c->src.type = OP_IMM;
  2250. c->src.ptr = (unsigned long *)c->eip;
  2251. c->src.bytes = c->op_bytes + 2;
  2252. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2253. break;
  2254. case SrcMemFAddr:
  2255. c->src.type = OP_MEM;
  2256. c->src.ptr = (unsigned long *)c->modrm_ea;
  2257. c->src.bytes = c->op_bytes + 2;
  2258. break;
  2259. }
  2260. /*
  2261. * Decode and fetch the second source operand: register, memory
  2262. * or immediate.
  2263. */
  2264. switch (c->d & Src2Mask) {
  2265. case Src2None:
  2266. break;
  2267. case Src2CL:
  2268. c->src2.bytes = 1;
  2269. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2270. break;
  2271. case Src2ImmByte:
  2272. c->src2.type = OP_IMM;
  2273. c->src2.ptr = (unsigned long *)c->eip;
  2274. c->src2.bytes = 1;
  2275. c->src2.val = insn_fetch(u8, 1, c->eip);
  2276. break;
  2277. case Src2One:
  2278. c->src2.bytes = 1;
  2279. c->src2.val = 1;
  2280. break;
  2281. }
  2282. /* Decode and fetch the destination operand: register or memory. */
  2283. switch (c->d & DstMask) {
  2284. case ImplicitOps:
  2285. /* Special instructions do their own operand decoding. */
  2286. return 0;
  2287. case DstReg:
  2288. decode_register_operand(&c->dst, c,
  2289. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2290. break;
  2291. case DstMem:
  2292. case DstMem64:
  2293. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2294. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2295. c->dst.type = OP_REG;
  2296. c->dst.val = c->dst.orig_val = c->modrm_val;
  2297. c->dst.ptr = c->modrm_ptr;
  2298. break;
  2299. }
  2300. c->dst.type = OP_MEM;
  2301. c->dst.ptr = (unsigned long *)c->modrm_ea;
  2302. if ((c->d & DstMask) == DstMem64)
  2303. c->dst.bytes = 8;
  2304. else
  2305. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2306. c->dst.val = 0;
  2307. if (c->d & BitOp) {
  2308. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  2309. c->dst.ptr = (void *)c->dst.ptr +
  2310. (c->src.val & mask) / 8;
  2311. }
  2312. break;
  2313. case DstAcc:
  2314. c->dst.type = OP_REG;
  2315. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2316. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  2317. switch (c->dst.bytes) {
  2318. case 1:
  2319. c->dst.val = *(u8 *)c->dst.ptr;
  2320. break;
  2321. case 2:
  2322. c->dst.val = *(u16 *)c->dst.ptr;
  2323. break;
  2324. case 4:
  2325. c->dst.val = *(u32 *)c->dst.ptr;
  2326. break;
  2327. case 8:
  2328. c->dst.val = *(u64 *)c->dst.ptr;
  2329. break;
  2330. }
  2331. c->dst.orig_val = c->dst.val;
  2332. break;
  2333. case DstDI:
  2334. c->dst.type = OP_MEM;
  2335. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2336. c->dst.ptr = (unsigned long *)
  2337. register_address(c, es_base(ctxt, ops),
  2338. c->regs[VCPU_REGS_RDI]);
  2339. c->dst.val = 0;
  2340. break;
  2341. }
  2342. done:
  2343. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2344. }
  2345. int
  2346. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2347. {
  2348. struct x86_emulate_ops *ops = ctxt->ops;
  2349. u64 msr_data;
  2350. struct decode_cache *c = &ctxt->decode;
  2351. int rc = X86EMUL_CONTINUE;
  2352. int saved_dst_type = c->dst.type;
  2353. ctxt->decode.mem_read.pos = 0;
  2354. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2355. emulate_ud(ctxt);
  2356. goto done;
  2357. }
  2358. /* LOCK prefix is allowed only with some instructions */
  2359. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2360. emulate_ud(ctxt);
  2361. goto done;
  2362. }
  2363. /* Privileged instruction can be executed only in CPL=0 */
  2364. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2365. emulate_gp(ctxt, 0);
  2366. goto done;
  2367. }
  2368. if (c->rep_prefix && (c->d & String)) {
  2369. ctxt->restart = true;
  2370. /* All REP prefixes have the same first termination condition */
  2371. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2372. string_done:
  2373. ctxt->restart = false;
  2374. ctxt->eip = c->eip;
  2375. goto done;
  2376. }
  2377. /* The second termination condition only applies for REPE
  2378. * and REPNE. Test if the repeat string operation prefix is
  2379. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2380. * corresponding termination condition according to:
  2381. * - if REPE/REPZ and ZF = 0 then done
  2382. * - if REPNE/REPNZ and ZF = 1 then done
  2383. */
  2384. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2385. (c->b == 0xae) || (c->b == 0xaf)) {
  2386. if ((c->rep_prefix == REPE_PREFIX) &&
  2387. ((ctxt->eflags & EFLG_ZF) == 0))
  2388. goto string_done;
  2389. if ((c->rep_prefix == REPNE_PREFIX) &&
  2390. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2391. goto string_done;
  2392. }
  2393. c->eip = ctxt->eip;
  2394. }
  2395. if (c->src.type == OP_MEM) {
  2396. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2397. c->src.valptr, c->src.bytes);
  2398. if (rc != X86EMUL_CONTINUE)
  2399. goto done;
  2400. c->src.orig_val64 = c->src.val64;
  2401. }
  2402. if (c->src2.type == OP_MEM) {
  2403. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2404. &c->src2.val, c->src2.bytes);
  2405. if (rc != X86EMUL_CONTINUE)
  2406. goto done;
  2407. }
  2408. if ((c->d & DstMask) == ImplicitOps)
  2409. goto special_insn;
  2410. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2411. /* optimisation - avoid slow emulated read if Mov */
  2412. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2413. &c->dst.val, c->dst.bytes);
  2414. if (rc != X86EMUL_CONTINUE)
  2415. goto done;
  2416. }
  2417. c->dst.orig_val = c->dst.val;
  2418. special_insn:
  2419. if (c->execute) {
  2420. rc = c->execute(ctxt);
  2421. if (rc != X86EMUL_CONTINUE)
  2422. goto done;
  2423. goto writeback;
  2424. }
  2425. if (c->twobyte)
  2426. goto twobyte_insn;
  2427. switch (c->b) {
  2428. case 0x00 ... 0x05:
  2429. add: /* add */
  2430. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2431. break;
  2432. case 0x06: /* push es */
  2433. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2434. break;
  2435. case 0x07: /* pop es */
  2436. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2437. if (rc != X86EMUL_CONTINUE)
  2438. goto done;
  2439. break;
  2440. case 0x08 ... 0x0d:
  2441. or: /* or */
  2442. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2443. break;
  2444. case 0x0e: /* push cs */
  2445. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2446. break;
  2447. case 0x10 ... 0x15:
  2448. adc: /* adc */
  2449. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2450. break;
  2451. case 0x16: /* push ss */
  2452. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2453. break;
  2454. case 0x17: /* pop ss */
  2455. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2456. if (rc != X86EMUL_CONTINUE)
  2457. goto done;
  2458. break;
  2459. case 0x18 ... 0x1d:
  2460. sbb: /* sbb */
  2461. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2462. break;
  2463. case 0x1e: /* push ds */
  2464. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2465. break;
  2466. case 0x1f: /* pop ds */
  2467. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2468. if (rc != X86EMUL_CONTINUE)
  2469. goto done;
  2470. break;
  2471. case 0x20 ... 0x25:
  2472. and: /* and */
  2473. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2474. break;
  2475. case 0x28 ... 0x2d:
  2476. sub: /* sub */
  2477. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2478. break;
  2479. case 0x30 ... 0x35:
  2480. xor: /* xor */
  2481. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2482. break;
  2483. case 0x38 ... 0x3d:
  2484. cmp: /* cmp */
  2485. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2486. break;
  2487. case 0x40 ... 0x47: /* inc r16/r32 */
  2488. emulate_1op("inc", c->dst, ctxt->eflags);
  2489. break;
  2490. case 0x48 ... 0x4f: /* dec r16/r32 */
  2491. emulate_1op("dec", c->dst, ctxt->eflags);
  2492. break;
  2493. case 0x58 ... 0x5f: /* pop reg */
  2494. pop_instruction:
  2495. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2496. if (rc != X86EMUL_CONTINUE)
  2497. goto done;
  2498. break;
  2499. case 0x60: /* pusha */
  2500. rc = emulate_pusha(ctxt, ops);
  2501. if (rc != X86EMUL_CONTINUE)
  2502. goto done;
  2503. break;
  2504. case 0x61: /* popa */
  2505. rc = emulate_popa(ctxt, ops);
  2506. if (rc != X86EMUL_CONTINUE)
  2507. goto done;
  2508. break;
  2509. case 0x63: /* movsxd */
  2510. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2511. goto cannot_emulate;
  2512. c->dst.val = (s32) c->src.val;
  2513. break;
  2514. case 0x6c: /* insb */
  2515. case 0x6d: /* insw/insd */
  2516. c->dst.bytes = min(c->dst.bytes, 4u);
  2517. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2518. c->dst.bytes)) {
  2519. emulate_gp(ctxt, 0);
  2520. goto done;
  2521. }
  2522. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2523. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2524. goto done; /* IO is needed, skip writeback */
  2525. break;
  2526. case 0x6e: /* outsb */
  2527. case 0x6f: /* outsw/outsd */
  2528. c->src.bytes = min(c->src.bytes, 4u);
  2529. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2530. c->src.bytes)) {
  2531. emulate_gp(ctxt, 0);
  2532. goto done;
  2533. }
  2534. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2535. &c->src.val, 1, ctxt->vcpu);
  2536. c->dst.type = OP_NONE; /* nothing to writeback */
  2537. break;
  2538. case 0x70 ... 0x7f: /* jcc (short) */
  2539. if (test_cc(c->b, ctxt->eflags))
  2540. jmp_rel(c, c->src.val);
  2541. break;
  2542. case 0x80 ... 0x83: /* Grp1 */
  2543. switch (c->modrm_reg) {
  2544. case 0:
  2545. goto add;
  2546. case 1:
  2547. goto or;
  2548. case 2:
  2549. goto adc;
  2550. case 3:
  2551. goto sbb;
  2552. case 4:
  2553. goto and;
  2554. case 5:
  2555. goto sub;
  2556. case 6:
  2557. goto xor;
  2558. case 7:
  2559. goto cmp;
  2560. }
  2561. break;
  2562. case 0x84 ... 0x85:
  2563. test:
  2564. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2565. break;
  2566. case 0x86 ... 0x87: /* xchg */
  2567. xchg:
  2568. /* Write back the register source. */
  2569. switch (c->dst.bytes) {
  2570. case 1:
  2571. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2572. break;
  2573. case 2:
  2574. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2575. break;
  2576. case 4:
  2577. *c->src.ptr = (u32) c->dst.val;
  2578. break; /* 64b reg: zero-extend */
  2579. case 8:
  2580. *c->src.ptr = c->dst.val;
  2581. break;
  2582. }
  2583. /*
  2584. * Write back the memory destination with implicit LOCK
  2585. * prefix.
  2586. */
  2587. c->dst.val = c->src.val;
  2588. c->lock_prefix = 1;
  2589. break;
  2590. case 0x88 ... 0x8b: /* mov */
  2591. goto mov;
  2592. case 0x8c: /* mov r/m, sreg */
  2593. if (c->modrm_reg > VCPU_SREG_GS) {
  2594. emulate_ud(ctxt);
  2595. goto done;
  2596. }
  2597. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2598. break;
  2599. case 0x8d: /* lea r16/r32, m */
  2600. c->dst.val = c->modrm_ea;
  2601. break;
  2602. case 0x8e: { /* mov seg, r/m16 */
  2603. uint16_t sel;
  2604. sel = c->src.val;
  2605. if (c->modrm_reg == VCPU_SREG_CS ||
  2606. c->modrm_reg > VCPU_SREG_GS) {
  2607. emulate_ud(ctxt);
  2608. goto done;
  2609. }
  2610. if (c->modrm_reg == VCPU_SREG_SS)
  2611. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2612. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2613. c->dst.type = OP_NONE; /* Disable writeback. */
  2614. break;
  2615. }
  2616. case 0x8f: /* pop (sole member of Grp1a) */
  2617. rc = emulate_grp1a(ctxt, ops);
  2618. if (rc != X86EMUL_CONTINUE)
  2619. goto done;
  2620. break;
  2621. case 0x90: /* nop / xchg r8,rax */
  2622. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2623. c->dst.type = OP_NONE; /* nop */
  2624. break;
  2625. }
  2626. case 0x91 ... 0x97: /* xchg reg,rax */
  2627. c->src.type = OP_REG;
  2628. c->src.bytes = c->op_bytes;
  2629. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2630. c->src.val = *(c->src.ptr);
  2631. goto xchg;
  2632. case 0x9c: /* pushf */
  2633. c->src.val = (unsigned long) ctxt->eflags;
  2634. emulate_push(ctxt, ops);
  2635. break;
  2636. case 0x9d: /* popf */
  2637. c->dst.type = OP_REG;
  2638. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2639. c->dst.bytes = c->op_bytes;
  2640. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2641. if (rc != X86EMUL_CONTINUE)
  2642. goto done;
  2643. break;
  2644. case 0xa0 ... 0xa3: /* mov */
  2645. case 0xa4 ... 0xa5: /* movs */
  2646. goto mov;
  2647. case 0xa6 ... 0xa7: /* cmps */
  2648. c->dst.type = OP_NONE; /* Disable writeback. */
  2649. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2650. goto cmp;
  2651. case 0xa8 ... 0xa9: /* test ax, imm */
  2652. goto test;
  2653. case 0xaa ... 0xab: /* stos */
  2654. c->dst.val = c->regs[VCPU_REGS_RAX];
  2655. break;
  2656. case 0xac ... 0xad: /* lods */
  2657. goto mov;
  2658. case 0xae ... 0xaf: /* scas */
  2659. DPRINTF("Urk! I don't handle SCAS.\n");
  2660. goto cannot_emulate;
  2661. case 0xb0 ... 0xbf: /* mov r, imm */
  2662. goto mov;
  2663. case 0xc0 ... 0xc1:
  2664. emulate_grp2(ctxt);
  2665. break;
  2666. case 0xc3: /* ret */
  2667. c->dst.type = OP_REG;
  2668. c->dst.ptr = &c->eip;
  2669. c->dst.bytes = c->op_bytes;
  2670. goto pop_instruction;
  2671. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2672. mov:
  2673. c->dst.val = c->src.val;
  2674. break;
  2675. case 0xcb: /* ret far */
  2676. rc = emulate_ret_far(ctxt, ops);
  2677. if (rc != X86EMUL_CONTINUE)
  2678. goto done;
  2679. break;
  2680. case 0xcf: /* iret */
  2681. rc = emulate_iret(ctxt, ops);
  2682. if (rc != X86EMUL_CONTINUE)
  2683. goto done;
  2684. break;
  2685. case 0xd0 ... 0xd1: /* Grp2 */
  2686. c->src.val = 1;
  2687. emulate_grp2(ctxt);
  2688. break;
  2689. case 0xd2 ... 0xd3: /* Grp2 */
  2690. c->src.val = c->regs[VCPU_REGS_RCX];
  2691. emulate_grp2(ctxt);
  2692. break;
  2693. case 0xe4: /* inb */
  2694. case 0xe5: /* in */
  2695. goto do_io_in;
  2696. case 0xe6: /* outb */
  2697. case 0xe7: /* out */
  2698. goto do_io_out;
  2699. case 0xe8: /* call (near) */ {
  2700. long int rel = c->src.val;
  2701. c->src.val = (unsigned long) c->eip;
  2702. jmp_rel(c, rel);
  2703. emulate_push(ctxt, ops);
  2704. break;
  2705. }
  2706. case 0xe9: /* jmp rel */
  2707. goto jmp;
  2708. case 0xea: { /* jmp far */
  2709. unsigned short sel;
  2710. jump_far:
  2711. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2712. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2713. goto done;
  2714. c->eip = 0;
  2715. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2716. break;
  2717. }
  2718. case 0xeb:
  2719. jmp: /* jmp rel short */
  2720. jmp_rel(c, c->src.val);
  2721. c->dst.type = OP_NONE; /* Disable writeback. */
  2722. break;
  2723. case 0xec: /* in al,dx */
  2724. case 0xed: /* in (e/r)ax,dx */
  2725. c->src.val = c->regs[VCPU_REGS_RDX];
  2726. do_io_in:
  2727. c->dst.bytes = min(c->dst.bytes, 4u);
  2728. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2729. emulate_gp(ctxt, 0);
  2730. goto done;
  2731. }
  2732. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2733. &c->dst.val))
  2734. goto done; /* IO is needed */
  2735. break;
  2736. case 0xee: /* out dx,al */
  2737. case 0xef: /* out dx,(e/r)ax */
  2738. c->src.val = c->regs[VCPU_REGS_RDX];
  2739. do_io_out:
  2740. c->dst.bytes = min(c->dst.bytes, 4u);
  2741. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2742. emulate_gp(ctxt, 0);
  2743. goto done;
  2744. }
  2745. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2746. ctxt->vcpu);
  2747. c->dst.type = OP_NONE; /* Disable writeback. */
  2748. break;
  2749. case 0xf4: /* hlt */
  2750. ctxt->vcpu->arch.halt_request = 1;
  2751. break;
  2752. case 0xf5: /* cmc */
  2753. /* complement carry flag from eflags reg */
  2754. ctxt->eflags ^= EFLG_CF;
  2755. c->dst.type = OP_NONE; /* Disable writeback. */
  2756. break;
  2757. case 0xf6 ... 0xf7: /* Grp3 */
  2758. if (!emulate_grp3(ctxt, ops))
  2759. goto cannot_emulate;
  2760. break;
  2761. case 0xf8: /* clc */
  2762. ctxt->eflags &= ~EFLG_CF;
  2763. c->dst.type = OP_NONE; /* Disable writeback. */
  2764. break;
  2765. case 0xfa: /* cli */
  2766. if (emulator_bad_iopl(ctxt, ops)) {
  2767. emulate_gp(ctxt, 0);
  2768. goto done;
  2769. } else {
  2770. ctxt->eflags &= ~X86_EFLAGS_IF;
  2771. c->dst.type = OP_NONE; /* Disable writeback. */
  2772. }
  2773. break;
  2774. case 0xfb: /* sti */
  2775. if (emulator_bad_iopl(ctxt, ops)) {
  2776. emulate_gp(ctxt, 0);
  2777. goto done;
  2778. } else {
  2779. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2780. ctxt->eflags |= X86_EFLAGS_IF;
  2781. c->dst.type = OP_NONE; /* Disable writeback. */
  2782. }
  2783. break;
  2784. case 0xfc: /* cld */
  2785. ctxt->eflags &= ~EFLG_DF;
  2786. c->dst.type = OP_NONE; /* Disable writeback. */
  2787. break;
  2788. case 0xfd: /* std */
  2789. ctxt->eflags |= EFLG_DF;
  2790. c->dst.type = OP_NONE; /* Disable writeback. */
  2791. break;
  2792. case 0xfe: /* Grp4 */
  2793. grp45:
  2794. rc = emulate_grp45(ctxt, ops);
  2795. if (rc != X86EMUL_CONTINUE)
  2796. goto done;
  2797. break;
  2798. case 0xff: /* Grp5 */
  2799. if (c->modrm_reg == 5)
  2800. goto jump_far;
  2801. goto grp45;
  2802. default:
  2803. goto cannot_emulate;
  2804. }
  2805. writeback:
  2806. rc = writeback(ctxt, ops);
  2807. if (rc != X86EMUL_CONTINUE)
  2808. goto done;
  2809. /*
  2810. * restore dst type in case the decoding will be reused
  2811. * (happens for string instruction )
  2812. */
  2813. c->dst.type = saved_dst_type;
  2814. if ((c->d & SrcMask) == SrcSI)
  2815. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2816. VCPU_REGS_RSI, &c->src);
  2817. if ((c->d & DstMask) == DstDI)
  2818. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2819. &c->dst);
  2820. if (c->rep_prefix && (c->d & String)) {
  2821. struct read_cache *rc = &ctxt->decode.io_read;
  2822. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2823. /*
  2824. * Re-enter guest when pio read ahead buffer is empty or,
  2825. * if it is not used, after each 1024 iteration.
  2826. */
  2827. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2828. (rc->end != 0 && rc->end == rc->pos))
  2829. ctxt->restart = false;
  2830. }
  2831. /*
  2832. * reset read cache here in case string instruction is restared
  2833. * without decoding
  2834. */
  2835. ctxt->decode.mem_read.end = 0;
  2836. ctxt->eip = c->eip;
  2837. done:
  2838. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2839. twobyte_insn:
  2840. switch (c->b) {
  2841. case 0x01: /* lgdt, lidt, lmsw */
  2842. switch (c->modrm_reg) {
  2843. u16 size;
  2844. unsigned long address;
  2845. case 0: /* vmcall */
  2846. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2847. goto cannot_emulate;
  2848. rc = kvm_fix_hypercall(ctxt->vcpu);
  2849. if (rc != X86EMUL_CONTINUE)
  2850. goto done;
  2851. /* Let the processor re-execute the fixed hypercall */
  2852. c->eip = ctxt->eip;
  2853. /* Disable writeback. */
  2854. c->dst.type = OP_NONE;
  2855. break;
  2856. case 2: /* lgdt */
  2857. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2858. &size, &address, c->op_bytes);
  2859. if (rc != X86EMUL_CONTINUE)
  2860. goto done;
  2861. realmode_lgdt(ctxt->vcpu, size, address);
  2862. /* Disable writeback. */
  2863. c->dst.type = OP_NONE;
  2864. break;
  2865. case 3: /* lidt/vmmcall */
  2866. if (c->modrm_mod == 3) {
  2867. switch (c->modrm_rm) {
  2868. case 1:
  2869. rc = kvm_fix_hypercall(ctxt->vcpu);
  2870. if (rc != X86EMUL_CONTINUE)
  2871. goto done;
  2872. break;
  2873. default:
  2874. goto cannot_emulate;
  2875. }
  2876. } else {
  2877. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2878. &size, &address,
  2879. c->op_bytes);
  2880. if (rc != X86EMUL_CONTINUE)
  2881. goto done;
  2882. realmode_lidt(ctxt->vcpu, size, address);
  2883. }
  2884. /* Disable writeback. */
  2885. c->dst.type = OP_NONE;
  2886. break;
  2887. case 4: /* smsw */
  2888. c->dst.bytes = 2;
  2889. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2890. break;
  2891. case 6: /* lmsw */
  2892. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  2893. (c->src.val & 0x0f), ctxt->vcpu);
  2894. c->dst.type = OP_NONE;
  2895. break;
  2896. case 5: /* not defined */
  2897. emulate_ud(ctxt);
  2898. goto done;
  2899. case 7: /* invlpg*/
  2900. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2901. /* Disable writeback. */
  2902. c->dst.type = OP_NONE;
  2903. break;
  2904. default:
  2905. goto cannot_emulate;
  2906. }
  2907. break;
  2908. case 0x05: /* syscall */
  2909. rc = emulate_syscall(ctxt, ops);
  2910. if (rc != X86EMUL_CONTINUE)
  2911. goto done;
  2912. else
  2913. goto writeback;
  2914. break;
  2915. case 0x06:
  2916. emulate_clts(ctxt->vcpu);
  2917. c->dst.type = OP_NONE;
  2918. break;
  2919. case 0x09: /* wbinvd */
  2920. kvm_emulate_wbinvd(ctxt->vcpu);
  2921. c->dst.type = OP_NONE;
  2922. break;
  2923. case 0x08: /* invd */
  2924. case 0x0d: /* GrpP (prefetch) */
  2925. case 0x18: /* Grp16 (prefetch/nop) */
  2926. c->dst.type = OP_NONE;
  2927. break;
  2928. case 0x20: /* mov cr, reg */
  2929. switch (c->modrm_reg) {
  2930. case 1:
  2931. case 5 ... 7:
  2932. case 9 ... 15:
  2933. emulate_ud(ctxt);
  2934. goto done;
  2935. }
  2936. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2937. c->dst.type = OP_NONE; /* no writeback */
  2938. break;
  2939. case 0x21: /* mov from dr to reg */
  2940. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2941. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2942. emulate_ud(ctxt);
  2943. goto done;
  2944. }
  2945. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2946. c->dst.type = OP_NONE; /* no writeback */
  2947. break;
  2948. case 0x22: /* mov reg, cr */
  2949. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2950. emulate_gp(ctxt, 0);
  2951. goto done;
  2952. }
  2953. c->dst.type = OP_NONE;
  2954. break;
  2955. case 0x23: /* mov from reg to dr */
  2956. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2957. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2958. emulate_ud(ctxt);
  2959. goto done;
  2960. }
  2961. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2962. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2963. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2964. /* #UD condition is already handled by the code above */
  2965. emulate_gp(ctxt, 0);
  2966. goto done;
  2967. }
  2968. c->dst.type = OP_NONE; /* no writeback */
  2969. break;
  2970. case 0x30:
  2971. /* wrmsr */
  2972. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2973. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2974. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2975. emulate_gp(ctxt, 0);
  2976. goto done;
  2977. }
  2978. rc = X86EMUL_CONTINUE;
  2979. c->dst.type = OP_NONE;
  2980. break;
  2981. case 0x32:
  2982. /* rdmsr */
  2983. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2984. emulate_gp(ctxt, 0);
  2985. goto done;
  2986. } else {
  2987. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2988. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2989. }
  2990. rc = X86EMUL_CONTINUE;
  2991. c->dst.type = OP_NONE;
  2992. break;
  2993. case 0x34: /* sysenter */
  2994. rc = emulate_sysenter(ctxt, ops);
  2995. if (rc != X86EMUL_CONTINUE)
  2996. goto done;
  2997. else
  2998. goto writeback;
  2999. break;
  3000. case 0x35: /* sysexit */
  3001. rc = emulate_sysexit(ctxt, ops);
  3002. if (rc != X86EMUL_CONTINUE)
  3003. goto done;
  3004. else
  3005. goto writeback;
  3006. break;
  3007. case 0x40 ... 0x4f: /* cmov */
  3008. c->dst.val = c->dst.orig_val = c->src.val;
  3009. if (!test_cc(c->b, ctxt->eflags))
  3010. c->dst.type = OP_NONE; /* no writeback */
  3011. break;
  3012. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3013. if (test_cc(c->b, ctxt->eflags))
  3014. jmp_rel(c, c->src.val);
  3015. c->dst.type = OP_NONE;
  3016. break;
  3017. case 0xa0: /* push fs */
  3018. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3019. break;
  3020. case 0xa1: /* pop fs */
  3021. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3022. if (rc != X86EMUL_CONTINUE)
  3023. goto done;
  3024. break;
  3025. case 0xa3:
  3026. bt: /* bt */
  3027. c->dst.type = OP_NONE;
  3028. /* only subword offset */
  3029. c->src.val &= (c->dst.bytes << 3) - 1;
  3030. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3031. break;
  3032. case 0xa4: /* shld imm8, r, r/m */
  3033. case 0xa5: /* shld cl, r, r/m */
  3034. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3035. break;
  3036. case 0xa8: /* push gs */
  3037. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3038. break;
  3039. case 0xa9: /* pop gs */
  3040. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3041. if (rc != X86EMUL_CONTINUE)
  3042. goto done;
  3043. break;
  3044. case 0xab:
  3045. bts: /* bts */
  3046. /* only subword offset */
  3047. c->src.val &= (c->dst.bytes << 3) - 1;
  3048. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3049. break;
  3050. case 0xac: /* shrd imm8, r, r/m */
  3051. case 0xad: /* shrd cl, r, r/m */
  3052. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3053. break;
  3054. case 0xae: /* clflush */
  3055. break;
  3056. case 0xb0 ... 0xb1: /* cmpxchg */
  3057. /*
  3058. * Save real source value, then compare EAX against
  3059. * destination.
  3060. */
  3061. c->src.orig_val = c->src.val;
  3062. c->src.val = c->regs[VCPU_REGS_RAX];
  3063. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3064. if (ctxt->eflags & EFLG_ZF) {
  3065. /* Success: write back to memory. */
  3066. c->dst.val = c->src.orig_val;
  3067. } else {
  3068. /* Failure: write the value we saw to EAX. */
  3069. c->dst.type = OP_REG;
  3070. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3071. }
  3072. break;
  3073. case 0xb3:
  3074. btr: /* btr */
  3075. /* only subword offset */
  3076. c->src.val &= (c->dst.bytes << 3) - 1;
  3077. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3078. break;
  3079. case 0xb6 ... 0xb7: /* movzx */
  3080. c->dst.bytes = c->op_bytes;
  3081. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3082. : (u16) c->src.val;
  3083. break;
  3084. case 0xba: /* Grp8 */
  3085. switch (c->modrm_reg & 3) {
  3086. case 0:
  3087. goto bt;
  3088. case 1:
  3089. goto bts;
  3090. case 2:
  3091. goto btr;
  3092. case 3:
  3093. goto btc;
  3094. }
  3095. break;
  3096. case 0xbb:
  3097. btc: /* btc */
  3098. /* only subword offset */
  3099. c->src.val &= (c->dst.bytes << 3) - 1;
  3100. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3101. break;
  3102. case 0xbe ... 0xbf: /* movsx */
  3103. c->dst.bytes = c->op_bytes;
  3104. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3105. (s16) c->src.val;
  3106. break;
  3107. case 0xc3: /* movnti */
  3108. c->dst.bytes = c->op_bytes;
  3109. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3110. (u64) c->src.val;
  3111. break;
  3112. case 0xc7: /* Grp9 (cmpxchg8b) */
  3113. rc = emulate_grp9(ctxt, ops);
  3114. if (rc != X86EMUL_CONTINUE)
  3115. goto done;
  3116. break;
  3117. default:
  3118. goto cannot_emulate;
  3119. }
  3120. goto writeback;
  3121. cannot_emulate:
  3122. DPRINTF("Cannot emulate %02x\n", c->b);
  3123. return -1;
  3124. }