sstep.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/prefetch.h>
  15. #include <asm/sstep.h>
  16. #include <asm/processor.h>
  17. #include <asm/uaccess.h>
  18. #include <asm/cputable.h>
  19. extern char system_call_common[];
  20. #ifdef CONFIG_PPC64
  21. /* Bits in SRR1 that are copied from MSR */
  22. #define MSR_MASK 0xffffffff87c0ffffUL
  23. #else
  24. #define MSR_MASK 0x87c0ffff
  25. #endif
  26. /* Bits in XER */
  27. #define XER_SO 0x80000000U
  28. #define XER_OV 0x40000000U
  29. #define XER_CA 0x20000000U
  30. #ifdef CONFIG_PPC_FPU
  31. /*
  32. * Functions in ldstfp.S
  33. */
  34. extern int do_lfs(int rn, unsigned long ea);
  35. extern int do_lfd(int rn, unsigned long ea);
  36. extern int do_stfs(int rn, unsigned long ea);
  37. extern int do_stfd(int rn, unsigned long ea);
  38. extern int do_lvx(int rn, unsigned long ea);
  39. extern int do_stvx(int rn, unsigned long ea);
  40. extern int do_lxvd2x(int rn, unsigned long ea);
  41. extern int do_stxvd2x(int rn, unsigned long ea);
  42. #endif
  43. /*
  44. * Emulate the truncation of 64 bit values in 32-bit mode.
  45. */
  46. static unsigned long truncate_if_32bit(unsigned long msr, unsigned long val)
  47. {
  48. #ifdef __powerpc64__
  49. if ((msr & MSR_64BIT) == 0)
  50. val &= 0xffffffffUL;
  51. #endif
  52. return val;
  53. }
  54. /*
  55. * Determine whether a conditional branch instruction would branch.
  56. */
  57. static int __kprobes branch_taken(unsigned int instr, struct pt_regs *regs)
  58. {
  59. unsigned int bo = (instr >> 21) & 0x1f;
  60. unsigned int bi;
  61. if ((bo & 4) == 0) {
  62. /* decrement counter */
  63. --regs->ctr;
  64. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  65. return 0;
  66. }
  67. if ((bo & 0x10) == 0) {
  68. /* check bit from CR */
  69. bi = (instr >> 16) & 0x1f;
  70. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  71. return 0;
  72. }
  73. return 1;
  74. }
  75. static long __kprobes address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  76. {
  77. if (!user_mode(regs))
  78. return 1;
  79. return __access_ok(ea, nb, USER_DS);
  80. }
  81. /*
  82. * Calculate effective address for a D-form instruction
  83. */
  84. static unsigned long __kprobes dform_ea(unsigned int instr, struct pt_regs *regs)
  85. {
  86. int ra;
  87. unsigned long ea;
  88. ra = (instr >> 16) & 0x1f;
  89. ea = (signed short) instr; /* sign-extend */
  90. if (ra) {
  91. ea += regs->gpr[ra];
  92. if (instr & 0x04000000) { /* update forms */
  93. if ((instr>>26) != 47) /* stmw is not an update form */
  94. regs->gpr[ra] = ea;
  95. }
  96. }
  97. return truncate_if_32bit(regs->msr, ea);
  98. }
  99. #ifdef __powerpc64__
  100. /*
  101. * Calculate effective address for a DS-form instruction
  102. */
  103. static unsigned long __kprobes dsform_ea(unsigned int instr, struct pt_regs *regs)
  104. {
  105. int ra;
  106. unsigned long ea;
  107. ra = (instr >> 16) & 0x1f;
  108. ea = (signed short) (instr & ~3); /* sign-extend */
  109. if (ra) {
  110. ea += regs->gpr[ra];
  111. if ((instr & 3) == 1) /* update forms */
  112. regs->gpr[ra] = ea;
  113. }
  114. return truncate_if_32bit(regs->msr, ea);
  115. }
  116. #endif /* __powerpc64 */
  117. /*
  118. * Calculate effective address for an X-form instruction
  119. */
  120. static unsigned long __kprobes xform_ea(unsigned int instr, struct pt_regs *regs,
  121. int do_update)
  122. {
  123. int ra, rb;
  124. unsigned long ea;
  125. ra = (instr >> 16) & 0x1f;
  126. rb = (instr >> 11) & 0x1f;
  127. ea = regs->gpr[rb];
  128. if (ra) {
  129. ea += regs->gpr[ra];
  130. if (do_update) /* update forms */
  131. regs->gpr[ra] = ea;
  132. }
  133. return truncate_if_32bit(regs->msr, ea);
  134. }
  135. /*
  136. * Return the largest power of 2, not greater than sizeof(unsigned long),
  137. * such that x is a multiple of it.
  138. */
  139. static inline unsigned long max_align(unsigned long x)
  140. {
  141. x |= sizeof(unsigned long);
  142. return x & -x; /* isolates rightmost bit */
  143. }
  144. static inline unsigned long byterev_2(unsigned long x)
  145. {
  146. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  147. }
  148. static inline unsigned long byterev_4(unsigned long x)
  149. {
  150. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  151. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  152. }
  153. #ifdef __powerpc64__
  154. static inline unsigned long byterev_8(unsigned long x)
  155. {
  156. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  157. }
  158. #endif
  159. static int __kprobes read_mem_aligned(unsigned long *dest, unsigned long ea,
  160. int nb)
  161. {
  162. int err = 0;
  163. unsigned long x = 0;
  164. switch (nb) {
  165. case 1:
  166. err = __get_user(x, (unsigned char __user *) ea);
  167. break;
  168. case 2:
  169. err = __get_user(x, (unsigned short __user *) ea);
  170. break;
  171. case 4:
  172. err = __get_user(x, (unsigned int __user *) ea);
  173. break;
  174. #ifdef __powerpc64__
  175. case 8:
  176. err = __get_user(x, (unsigned long __user *) ea);
  177. break;
  178. #endif
  179. }
  180. if (!err)
  181. *dest = x;
  182. return err;
  183. }
  184. static int __kprobes read_mem_unaligned(unsigned long *dest, unsigned long ea,
  185. int nb, struct pt_regs *regs)
  186. {
  187. int err;
  188. unsigned long x, b, c;
  189. /* unaligned, do this in pieces */
  190. x = 0;
  191. for (; nb > 0; nb -= c) {
  192. c = max_align(ea);
  193. if (c > nb)
  194. c = max_align(nb);
  195. err = read_mem_aligned(&b, ea, c);
  196. if (err)
  197. return err;
  198. x = (x << (8 * c)) + b;
  199. ea += c;
  200. }
  201. *dest = x;
  202. return 0;
  203. }
  204. /*
  205. * Read memory at address ea for nb bytes, return 0 for success
  206. * or -EFAULT if an error occurred.
  207. */
  208. static int __kprobes read_mem(unsigned long *dest, unsigned long ea, int nb,
  209. struct pt_regs *regs)
  210. {
  211. if (!address_ok(regs, ea, nb))
  212. return -EFAULT;
  213. if ((ea & (nb - 1)) == 0)
  214. return read_mem_aligned(dest, ea, nb);
  215. return read_mem_unaligned(dest, ea, nb, regs);
  216. }
  217. static int __kprobes write_mem_aligned(unsigned long val, unsigned long ea,
  218. int nb)
  219. {
  220. int err = 0;
  221. switch (nb) {
  222. case 1:
  223. err = __put_user(val, (unsigned char __user *) ea);
  224. break;
  225. case 2:
  226. err = __put_user(val, (unsigned short __user *) ea);
  227. break;
  228. case 4:
  229. err = __put_user(val, (unsigned int __user *) ea);
  230. break;
  231. #ifdef __powerpc64__
  232. case 8:
  233. err = __put_user(val, (unsigned long __user *) ea);
  234. break;
  235. #endif
  236. }
  237. return err;
  238. }
  239. static int __kprobes write_mem_unaligned(unsigned long val, unsigned long ea,
  240. int nb, struct pt_regs *regs)
  241. {
  242. int err;
  243. unsigned long c;
  244. /* unaligned or little-endian, do this in pieces */
  245. for (; nb > 0; nb -= c) {
  246. c = max_align(ea);
  247. if (c > nb)
  248. c = max_align(nb);
  249. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  250. if (err)
  251. return err;
  252. ea += c;
  253. }
  254. return 0;
  255. }
  256. /*
  257. * Write memory at address ea for nb bytes, return 0 for success
  258. * or -EFAULT if an error occurred.
  259. */
  260. static int __kprobes write_mem(unsigned long val, unsigned long ea, int nb,
  261. struct pt_regs *regs)
  262. {
  263. if (!address_ok(regs, ea, nb))
  264. return -EFAULT;
  265. if ((ea & (nb - 1)) == 0)
  266. return write_mem_aligned(val, ea, nb);
  267. return write_mem_unaligned(val, ea, nb, regs);
  268. }
  269. #ifdef CONFIG_PPC_FPU
  270. /*
  271. * Check the address and alignment, and call func to do the actual
  272. * load or store.
  273. */
  274. static int __kprobes do_fp_load(int rn, int (*func)(int, unsigned long),
  275. unsigned long ea, int nb,
  276. struct pt_regs *regs)
  277. {
  278. int err;
  279. unsigned long val[sizeof(double) / sizeof(long)];
  280. unsigned long ptr;
  281. if (!address_ok(regs, ea, nb))
  282. return -EFAULT;
  283. if ((ea & 3) == 0)
  284. return (*func)(rn, ea);
  285. ptr = (unsigned long) &val[0];
  286. if (sizeof(unsigned long) == 8 || nb == 4) {
  287. err = read_mem_unaligned(&val[0], ea, nb, regs);
  288. ptr += sizeof(unsigned long) - nb;
  289. } else {
  290. /* reading a double on 32-bit */
  291. err = read_mem_unaligned(&val[0], ea, 4, regs);
  292. if (!err)
  293. err = read_mem_unaligned(&val[1], ea + 4, 4, regs);
  294. }
  295. if (err)
  296. return err;
  297. return (*func)(rn, ptr);
  298. }
  299. static int __kprobes do_fp_store(int rn, int (*func)(int, unsigned long),
  300. unsigned long ea, int nb,
  301. struct pt_regs *regs)
  302. {
  303. int err;
  304. unsigned long val[sizeof(double) / sizeof(long)];
  305. unsigned long ptr;
  306. if (!address_ok(regs, ea, nb))
  307. return -EFAULT;
  308. if ((ea & 3) == 0)
  309. return (*func)(rn, ea);
  310. ptr = (unsigned long) &val[0];
  311. if (sizeof(unsigned long) == 8 || nb == 4) {
  312. ptr += sizeof(unsigned long) - nb;
  313. err = (*func)(rn, ptr);
  314. if (err)
  315. return err;
  316. err = write_mem_unaligned(val[0], ea, nb, regs);
  317. } else {
  318. /* writing a double on 32-bit */
  319. err = (*func)(rn, ptr);
  320. if (err)
  321. return err;
  322. err = write_mem_unaligned(val[0], ea, 4, regs);
  323. if (!err)
  324. err = write_mem_unaligned(val[1], ea + 4, 4, regs);
  325. }
  326. return err;
  327. }
  328. #endif
  329. #ifdef CONFIG_ALTIVEC
  330. /* For Altivec/VMX, no need to worry about alignment */
  331. static int __kprobes do_vec_load(int rn, int (*func)(int, unsigned long),
  332. unsigned long ea, struct pt_regs *regs)
  333. {
  334. if (!address_ok(regs, ea & ~0xfUL, 16))
  335. return -EFAULT;
  336. return (*func)(rn, ea);
  337. }
  338. static int __kprobes do_vec_store(int rn, int (*func)(int, unsigned long),
  339. unsigned long ea, struct pt_regs *regs)
  340. {
  341. if (!address_ok(regs, ea & ~0xfUL, 16))
  342. return -EFAULT;
  343. return (*func)(rn, ea);
  344. }
  345. #endif /* CONFIG_ALTIVEC */
  346. #ifdef CONFIG_VSX
  347. static int __kprobes do_vsx_load(int rn, int (*func)(int, unsigned long),
  348. unsigned long ea, struct pt_regs *regs)
  349. {
  350. int err;
  351. unsigned long val[2];
  352. if (!address_ok(regs, ea, 16))
  353. return -EFAULT;
  354. if ((ea & 3) == 0)
  355. return (*func)(rn, ea);
  356. err = read_mem_unaligned(&val[0], ea, 8, regs);
  357. if (!err)
  358. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  359. if (!err)
  360. err = (*func)(rn, (unsigned long) &val[0]);
  361. return err;
  362. }
  363. static int __kprobes do_vsx_store(int rn, int (*func)(int, unsigned long),
  364. unsigned long ea, struct pt_regs *regs)
  365. {
  366. int err;
  367. unsigned long val[2];
  368. if (!address_ok(regs, ea, 16))
  369. return -EFAULT;
  370. if ((ea & 3) == 0)
  371. return (*func)(rn, ea);
  372. err = (*func)(rn, (unsigned long) &val[0]);
  373. if (err)
  374. return err;
  375. err = write_mem_unaligned(val[0], ea, 8, regs);
  376. if (!err)
  377. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  378. return err;
  379. }
  380. #endif /* CONFIG_VSX */
  381. #define __put_user_asmx(x, addr, err, op, cr) \
  382. __asm__ __volatile__( \
  383. "1: " op " %2,0,%3\n" \
  384. " mfcr %1\n" \
  385. "2:\n" \
  386. ".section .fixup,\"ax\"\n" \
  387. "3: li %0,%4\n" \
  388. " b 2b\n" \
  389. ".previous\n" \
  390. ".section __ex_table,\"a\"\n" \
  391. PPC_LONG_ALIGN "\n" \
  392. PPC_LONG "1b,3b\n" \
  393. ".previous" \
  394. : "=r" (err), "=r" (cr) \
  395. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  396. #define __get_user_asmx(x, addr, err, op) \
  397. __asm__ __volatile__( \
  398. "1: "op" %1,0,%2\n" \
  399. "2:\n" \
  400. ".section .fixup,\"ax\"\n" \
  401. "3: li %0,%3\n" \
  402. " b 2b\n" \
  403. ".previous\n" \
  404. ".section __ex_table,\"a\"\n" \
  405. PPC_LONG_ALIGN "\n" \
  406. PPC_LONG "1b,3b\n" \
  407. ".previous" \
  408. : "=r" (err), "=r" (x) \
  409. : "r" (addr), "i" (-EFAULT), "0" (err))
  410. #define __cacheop_user_asmx(addr, err, op) \
  411. __asm__ __volatile__( \
  412. "1: "op" 0,%1\n" \
  413. "2:\n" \
  414. ".section .fixup,\"ax\"\n" \
  415. "3: li %0,%3\n" \
  416. " b 2b\n" \
  417. ".previous\n" \
  418. ".section __ex_table,\"a\"\n" \
  419. PPC_LONG_ALIGN "\n" \
  420. PPC_LONG "1b,3b\n" \
  421. ".previous" \
  422. : "=r" (err) \
  423. : "r" (addr), "i" (-EFAULT), "0" (err))
  424. static void __kprobes set_cr0(struct pt_regs *regs, int rd)
  425. {
  426. long val = regs->gpr[rd];
  427. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  428. #ifdef __powerpc64__
  429. if (!(regs->msr & MSR_64BIT))
  430. val = (int) val;
  431. #endif
  432. if (val < 0)
  433. regs->ccr |= 0x80000000;
  434. else if (val > 0)
  435. regs->ccr |= 0x40000000;
  436. else
  437. regs->ccr |= 0x20000000;
  438. }
  439. static void __kprobes add_with_carry(struct pt_regs *regs, int rd,
  440. unsigned long val1, unsigned long val2,
  441. unsigned long carry_in)
  442. {
  443. unsigned long val = val1 + val2;
  444. if (carry_in)
  445. ++val;
  446. regs->gpr[rd] = val;
  447. #ifdef __powerpc64__
  448. if (!(regs->msr & MSR_64BIT)) {
  449. val = (unsigned int) val;
  450. val1 = (unsigned int) val1;
  451. }
  452. #endif
  453. if (val < val1 || (carry_in && val == val1))
  454. regs->xer |= XER_CA;
  455. else
  456. regs->xer &= ~XER_CA;
  457. }
  458. static void __kprobes do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  459. int crfld)
  460. {
  461. unsigned int crval, shift;
  462. crval = (regs->xer >> 31) & 1; /* get SO bit */
  463. if (v1 < v2)
  464. crval |= 8;
  465. else if (v1 > v2)
  466. crval |= 4;
  467. else
  468. crval |= 2;
  469. shift = (7 - crfld) * 4;
  470. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  471. }
  472. static void __kprobes do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  473. unsigned long v2, int crfld)
  474. {
  475. unsigned int crval, shift;
  476. crval = (regs->xer >> 31) & 1; /* get SO bit */
  477. if (v1 < v2)
  478. crval |= 8;
  479. else if (v1 > v2)
  480. crval |= 4;
  481. else
  482. crval |= 2;
  483. shift = (7 - crfld) * 4;
  484. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  485. }
  486. /*
  487. * Elements of 32-bit rotate and mask instructions.
  488. */
  489. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  490. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  491. #ifdef __powerpc64__
  492. #define MASK64_L(mb) (~0UL >> (mb))
  493. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  494. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  495. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  496. #else
  497. #define DATA32(x) (x)
  498. #endif
  499. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  500. /*
  501. * Emulate instructions that cause a transfer of control,
  502. * loads and stores, and a few other instructions.
  503. * Returns 1 if the step was emulated, 0 if not,
  504. * or -1 if the instruction is one that should not be stepped,
  505. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  506. */
  507. int __kprobes emulate_step(struct pt_regs *regs, unsigned int instr)
  508. {
  509. unsigned int opcode, ra, rb, rd, spr, u;
  510. unsigned long int imm;
  511. unsigned long int val, val2;
  512. unsigned long int ea;
  513. unsigned int cr, mb, me, sh;
  514. int err;
  515. unsigned long old_ra, val3;
  516. long ival;
  517. opcode = instr >> 26;
  518. switch (opcode) {
  519. case 16: /* bc */
  520. imm = (signed short)(instr & 0xfffc);
  521. if ((instr & 2) == 0)
  522. imm += regs->nip;
  523. regs->nip += 4;
  524. regs->nip = truncate_if_32bit(regs->msr, regs->nip);
  525. if (instr & 1)
  526. regs->link = regs->nip;
  527. if (branch_taken(instr, regs))
  528. regs->nip = truncate_if_32bit(regs->msr, imm);
  529. return 1;
  530. #ifdef CONFIG_PPC64
  531. case 17: /* sc */
  532. /*
  533. * N.B. this uses knowledge about how the syscall
  534. * entry code works. If that is changed, this will
  535. * need to be changed also.
  536. */
  537. if (regs->gpr[0] == 0x1ebe &&
  538. cpu_has_feature(CPU_FTR_REAL_LE)) {
  539. regs->msr ^= MSR_LE;
  540. goto instr_done;
  541. }
  542. regs->gpr[9] = regs->gpr[13];
  543. regs->gpr[10] = MSR_KERNEL;
  544. regs->gpr[11] = regs->nip + 4;
  545. regs->gpr[12] = regs->msr & MSR_MASK;
  546. regs->gpr[13] = (unsigned long) get_paca();
  547. regs->nip = (unsigned long) &system_call_common;
  548. regs->msr = MSR_KERNEL;
  549. return 1;
  550. #endif
  551. case 18: /* b */
  552. imm = instr & 0x03fffffc;
  553. if (imm & 0x02000000)
  554. imm -= 0x04000000;
  555. if ((instr & 2) == 0)
  556. imm += regs->nip;
  557. if (instr & 1)
  558. regs->link = truncate_if_32bit(regs->msr, regs->nip + 4);
  559. imm = truncate_if_32bit(regs->msr, imm);
  560. regs->nip = imm;
  561. return 1;
  562. case 19:
  563. switch ((instr >> 1) & 0x3ff) {
  564. case 16: /* bclr */
  565. case 528: /* bcctr */
  566. imm = (instr & 0x400)? regs->ctr: regs->link;
  567. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  568. imm = truncate_if_32bit(regs->msr, imm);
  569. if (instr & 1)
  570. regs->link = regs->nip;
  571. if (branch_taken(instr, regs))
  572. regs->nip = imm;
  573. return 1;
  574. case 18: /* rfid, scary */
  575. return -1;
  576. case 150: /* isync */
  577. isync();
  578. goto instr_done;
  579. case 33: /* crnor */
  580. case 129: /* crandc */
  581. case 193: /* crxor */
  582. case 225: /* crnand */
  583. case 257: /* crand */
  584. case 289: /* creqv */
  585. case 417: /* crorc */
  586. case 449: /* cror */
  587. ra = (instr >> 16) & 0x1f;
  588. rb = (instr >> 11) & 0x1f;
  589. rd = (instr >> 21) & 0x1f;
  590. ra = (regs->ccr >> (31 - ra)) & 1;
  591. rb = (regs->ccr >> (31 - rb)) & 1;
  592. val = (instr >> (6 + ra * 2 + rb)) & 1;
  593. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  594. (val << (31 - rd));
  595. goto instr_done;
  596. }
  597. break;
  598. case 31:
  599. switch ((instr >> 1) & 0x3ff) {
  600. case 598: /* sync */
  601. #ifdef __powerpc64__
  602. switch ((instr >> 21) & 3) {
  603. case 1: /* lwsync */
  604. asm volatile("lwsync" : : : "memory");
  605. goto instr_done;
  606. case 2: /* ptesync */
  607. asm volatile("ptesync" : : : "memory");
  608. goto instr_done;
  609. }
  610. #endif
  611. mb();
  612. goto instr_done;
  613. case 854: /* eieio */
  614. eieio();
  615. goto instr_done;
  616. }
  617. break;
  618. }
  619. /* Following cases refer to regs->gpr[], so we need all regs */
  620. if (!FULL_REGS(regs))
  621. return 0;
  622. rd = (instr >> 21) & 0x1f;
  623. ra = (instr >> 16) & 0x1f;
  624. rb = (instr >> 11) & 0x1f;
  625. switch (opcode) {
  626. case 7: /* mulli */
  627. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  628. goto instr_done;
  629. case 8: /* subfic */
  630. imm = (short) instr;
  631. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  632. goto instr_done;
  633. case 10: /* cmpli */
  634. imm = (unsigned short) instr;
  635. val = regs->gpr[ra];
  636. #ifdef __powerpc64__
  637. if ((rd & 1) == 0)
  638. val = (unsigned int) val;
  639. #endif
  640. do_cmp_unsigned(regs, val, imm, rd >> 2);
  641. goto instr_done;
  642. case 11: /* cmpi */
  643. imm = (short) instr;
  644. val = regs->gpr[ra];
  645. #ifdef __powerpc64__
  646. if ((rd & 1) == 0)
  647. val = (int) val;
  648. #endif
  649. do_cmp_signed(regs, val, imm, rd >> 2);
  650. goto instr_done;
  651. case 12: /* addic */
  652. imm = (short) instr;
  653. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  654. goto instr_done;
  655. case 13: /* addic. */
  656. imm = (short) instr;
  657. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  658. set_cr0(regs, rd);
  659. goto instr_done;
  660. case 14: /* addi */
  661. imm = (short) instr;
  662. if (ra)
  663. imm += regs->gpr[ra];
  664. regs->gpr[rd] = imm;
  665. goto instr_done;
  666. case 15: /* addis */
  667. imm = ((short) instr) << 16;
  668. if (ra)
  669. imm += regs->gpr[ra];
  670. regs->gpr[rd] = imm;
  671. goto instr_done;
  672. case 20: /* rlwimi */
  673. mb = (instr >> 6) & 0x1f;
  674. me = (instr >> 1) & 0x1f;
  675. val = DATA32(regs->gpr[rd]);
  676. imm = MASK32(mb, me);
  677. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  678. goto logical_done;
  679. case 21: /* rlwinm */
  680. mb = (instr >> 6) & 0x1f;
  681. me = (instr >> 1) & 0x1f;
  682. val = DATA32(regs->gpr[rd]);
  683. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  684. goto logical_done;
  685. case 23: /* rlwnm */
  686. mb = (instr >> 6) & 0x1f;
  687. me = (instr >> 1) & 0x1f;
  688. rb = regs->gpr[rb] & 0x1f;
  689. val = DATA32(regs->gpr[rd]);
  690. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  691. goto logical_done;
  692. case 24: /* ori */
  693. imm = (unsigned short) instr;
  694. regs->gpr[ra] = regs->gpr[rd] | imm;
  695. goto instr_done;
  696. case 25: /* oris */
  697. imm = (unsigned short) instr;
  698. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  699. goto instr_done;
  700. case 26: /* xori */
  701. imm = (unsigned short) instr;
  702. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  703. goto instr_done;
  704. case 27: /* xoris */
  705. imm = (unsigned short) instr;
  706. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  707. goto instr_done;
  708. case 28: /* andi. */
  709. imm = (unsigned short) instr;
  710. regs->gpr[ra] = regs->gpr[rd] & imm;
  711. set_cr0(regs, ra);
  712. goto instr_done;
  713. case 29: /* andis. */
  714. imm = (unsigned short) instr;
  715. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  716. set_cr0(regs, ra);
  717. goto instr_done;
  718. #ifdef __powerpc64__
  719. case 30: /* rld* */
  720. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  721. val = regs->gpr[rd];
  722. if ((instr & 0x10) == 0) {
  723. sh = rb | ((instr & 2) << 4);
  724. val = ROTATE(val, sh);
  725. switch ((instr >> 2) & 3) {
  726. case 0: /* rldicl */
  727. regs->gpr[ra] = val & MASK64_L(mb);
  728. goto logical_done;
  729. case 1: /* rldicr */
  730. regs->gpr[ra] = val & MASK64_R(mb);
  731. goto logical_done;
  732. case 2: /* rldic */
  733. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  734. goto logical_done;
  735. case 3: /* rldimi */
  736. imm = MASK64(mb, 63 - sh);
  737. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  738. (val & imm);
  739. goto logical_done;
  740. }
  741. } else {
  742. sh = regs->gpr[rb] & 0x3f;
  743. val = ROTATE(val, sh);
  744. switch ((instr >> 1) & 7) {
  745. case 0: /* rldcl */
  746. regs->gpr[ra] = val & MASK64_L(mb);
  747. goto logical_done;
  748. case 1: /* rldcr */
  749. regs->gpr[ra] = val & MASK64_R(mb);
  750. goto logical_done;
  751. }
  752. }
  753. #endif
  754. case 31:
  755. switch ((instr >> 1) & 0x3ff) {
  756. case 83: /* mfmsr */
  757. if (regs->msr & MSR_PR)
  758. break;
  759. regs->gpr[rd] = regs->msr & MSR_MASK;
  760. goto instr_done;
  761. case 146: /* mtmsr */
  762. if (regs->msr & MSR_PR)
  763. break;
  764. imm = regs->gpr[rd];
  765. if ((imm & MSR_RI) == 0)
  766. /* can't step mtmsr that would clear MSR_RI */
  767. return -1;
  768. regs->msr = imm;
  769. goto instr_done;
  770. #ifdef CONFIG_PPC64
  771. case 178: /* mtmsrd */
  772. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  773. /* mtmsrd doesn't change MSR_HV and MSR_ME */
  774. if (regs->msr & MSR_PR)
  775. break;
  776. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffefffUL;
  777. imm = (regs->msr & MSR_MASK & ~imm)
  778. | (regs->gpr[rd] & imm);
  779. if ((imm & MSR_RI) == 0)
  780. /* can't step mtmsrd that would clear MSR_RI */
  781. return -1;
  782. regs->msr = imm;
  783. goto instr_done;
  784. #endif
  785. case 19: /* mfcr */
  786. regs->gpr[rd] = regs->ccr;
  787. regs->gpr[rd] &= 0xffffffffUL;
  788. goto instr_done;
  789. case 144: /* mtcrf */
  790. imm = 0xf0000000UL;
  791. val = regs->gpr[rd];
  792. for (sh = 0; sh < 8; ++sh) {
  793. if (instr & (0x80000 >> sh))
  794. regs->ccr = (regs->ccr & ~imm) |
  795. (val & imm);
  796. imm >>= 4;
  797. }
  798. goto instr_done;
  799. case 339: /* mfspr */
  800. spr = (instr >> 11) & 0x3ff;
  801. switch (spr) {
  802. case 0x20: /* mfxer */
  803. regs->gpr[rd] = regs->xer;
  804. regs->gpr[rd] &= 0xffffffffUL;
  805. goto instr_done;
  806. case 0x100: /* mflr */
  807. regs->gpr[rd] = regs->link;
  808. goto instr_done;
  809. case 0x120: /* mfctr */
  810. regs->gpr[rd] = regs->ctr;
  811. goto instr_done;
  812. }
  813. break;
  814. case 467: /* mtspr */
  815. spr = (instr >> 11) & 0x3ff;
  816. switch (spr) {
  817. case 0x20: /* mtxer */
  818. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  819. goto instr_done;
  820. case 0x100: /* mtlr */
  821. regs->link = regs->gpr[rd];
  822. goto instr_done;
  823. case 0x120: /* mtctr */
  824. regs->ctr = regs->gpr[rd];
  825. goto instr_done;
  826. }
  827. break;
  828. /*
  829. * Compare instructions
  830. */
  831. case 0: /* cmp */
  832. val = regs->gpr[ra];
  833. val2 = regs->gpr[rb];
  834. #ifdef __powerpc64__
  835. if ((rd & 1) == 0) {
  836. /* word (32-bit) compare */
  837. val = (int) val;
  838. val2 = (int) val2;
  839. }
  840. #endif
  841. do_cmp_signed(regs, val, val2, rd >> 2);
  842. goto instr_done;
  843. case 32: /* cmpl */
  844. val = regs->gpr[ra];
  845. val2 = regs->gpr[rb];
  846. #ifdef __powerpc64__
  847. if ((rd & 1) == 0) {
  848. /* word (32-bit) compare */
  849. val = (unsigned int) val;
  850. val2 = (unsigned int) val2;
  851. }
  852. #endif
  853. do_cmp_unsigned(regs, val, val2, rd >> 2);
  854. goto instr_done;
  855. /*
  856. * Arithmetic instructions
  857. */
  858. case 8: /* subfc */
  859. add_with_carry(regs, rd, ~regs->gpr[ra],
  860. regs->gpr[rb], 1);
  861. goto arith_done;
  862. #ifdef __powerpc64__
  863. case 9: /* mulhdu */
  864. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  865. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  866. goto arith_done;
  867. #endif
  868. case 10: /* addc */
  869. add_with_carry(regs, rd, regs->gpr[ra],
  870. regs->gpr[rb], 0);
  871. goto arith_done;
  872. case 11: /* mulhwu */
  873. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  874. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  875. goto arith_done;
  876. case 40: /* subf */
  877. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  878. goto arith_done;
  879. #ifdef __powerpc64__
  880. case 73: /* mulhd */
  881. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  882. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  883. goto arith_done;
  884. #endif
  885. case 75: /* mulhw */
  886. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  887. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  888. goto arith_done;
  889. case 104: /* neg */
  890. regs->gpr[rd] = -regs->gpr[ra];
  891. goto arith_done;
  892. case 136: /* subfe */
  893. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  894. regs->xer & XER_CA);
  895. goto arith_done;
  896. case 138: /* adde */
  897. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  898. regs->xer & XER_CA);
  899. goto arith_done;
  900. case 200: /* subfze */
  901. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  902. regs->xer & XER_CA);
  903. goto arith_done;
  904. case 202: /* addze */
  905. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  906. regs->xer & XER_CA);
  907. goto arith_done;
  908. case 232: /* subfme */
  909. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  910. regs->xer & XER_CA);
  911. goto arith_done;
  912. #ifdef __powerpc64__
  913. case 233: /* mulld */
  914. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  915. goto arith_done;
  916. #endif
  917. case 234: /* addme */
  918. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  919. regs->xer & XER_CA);
  920. goto arith_done;
  921. case 235: /* mullw */
  922. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  923. (unsigned int) regs->gpr[rb];
  924. goto arith_done;
  925. case 266: /* add */
  926. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  927. goto arith_done;
  928. #ifdef __powerpc64__
  929. case 457: /* divdu */
  930. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  931. goto arith_done;
  932. #endif
  933. case 459: /* divwu */
  934. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  935. (unsigned int) regs->gpr[rb];
  936. goto arith_done;
  937. #ifdef __powerpc64__
  938. case 489: /* divd */
  939. regs->gpr[rd] = (long int) regs->gpr[ra] /
  940. (long int) regs->gpr[rb];
  941. goto arith_done;
  942. #endif
  943. case 491: /* divw */
  944. regs->gpr[rd] = (int) regs->gpr[ra] /
  945. (int) regs->gpr[rb];
  946. goto arith_done;
  947. /*
  948. * Logical instructions
  949. */
  950. case 26: /* cntlzw */
  951. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  952. "r" (regs->gpr[rd]));
  953. goto logical_done;
  954. #ifdef __powerpc64__
  955. case 58: /* cntlzd */
  956. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  957. "r" (regs->gpr[rd]));
  958. goto logical_done;
  959. #endif
  960. case 28: /* and */
  961. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  962. goto logical_done;
  963. case 60: /* andc */
  964. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  965. goto logical_done;
  966. case 124: /* nor */
  967. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  968. goto logical_done;
  969. case 284: /* xor */
  970. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  971. goto logical_done;
  972. case 316: /* xor */
  973. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  974. goto logical_done;
  975. case 412: /* orc */
  976. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  977. goto logical_done;
  978. case 444: /* or */
  979. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  980. goto logical_done;
  981. case 476: /* nand */
  982. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  983. goto logical_done;
  984. case 922: /* extsh */
  985. regs->gpr[ra] = (signed short) regs->gpr[rd];
  986. goto logical_done;
  987. case 954: /* extsb */
  988. regs->gpr[ra] = (signed char) regs->gpr[rd];
  989. goto logical_done;
  990. #ifdef __powerpc64__
  991. case 986: /* extsw */
  992. regs->gpr[ra] = (signed int) regs->gpr[rd];
  993. goto logical_done;
  994. #endif
  995. /*
  996. * Shift instructions
  997. */
  998. case 24: /* slw */
  999. sh = regs->gpr[rb] & 0x3f;
  1000. if (sh < 32)
  1001. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  1002. else
  1003. regs->gpr[ra] = 0;
  1004. goto logical_done;
  1005. case 536: /* srw */
  1006. sh = regs->gpr[rb] & 0x3f;
  1007. if (sh < 32)
  1008. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1009. else
  1010. regs->gpr[ra] = 0;
  1011. goto logical_done;
  1012. case 792: /* sraw */
  1013. sh = regs->gpr[rb] & 0x3f;
  1014. ival = (signed int) regs->gpr[rd];
  1015. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1016. if (ival < 0 && (sh >= 32 || (ival & ((1 << sh) - 1)) != 0))
  1017. regs->xer |= XER_CA;
  1018. else
  1019. regs->xer &= ~XER_CA;
  1020. goto logical_done;
  1021. case 824: /* srawi */
  1022. sh = rb;
  1023. ival = (signed int) regs->gpr[rd];
  1024. regs->gpr[ra] = ival >> sh;
  1025. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1026. regs->xer |= XER_CA;
  1027. else
  1028. regs->xer &= ~XER_CA;
  1029. goto logical_done;
  1030. #ifdef __powerpc64__
  1031. case 27: /* sld */
  1032. sh = regs->gpr[rd] & 0x7f;
  1033. if (sh < 64)
  1034. regs->gpr[ra] = regs->gpr[rd] << sh;
  1035. else
  1036. regs->gpr[ra] = 0;
  1037. goto logical_done;
  1038. case 539: /* srd */
  1039. sh = regs->gpr[rb] & 0x7f;
  1040. if (sh < 64)
  1041. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1042. else
  1043. regs->gpr[ra] = 0;
  1044. goto logical_done;
  1045. case 794: /* srad */
  1046. sh = regs->gpr[rb] & 0x7f;
  1047. ival = (signed long int) regs->gpr[rd];
  1048. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1049. if (ival < 0 && (sh >= 64 || (ival & ((1 << sh) - 1)) != 0))
  1050. regs->xer |= XER_CA;
  1051. else
  1052. regs->xer &= ~XER_CA;
  1053. goto logical_done;
  1054. case 826: /* sradi with sh_5 = 0 */
  1055. case 827: /* sradi with sh_5 = 1 */
  1056. sh = rb | ((instr & 2) << 4);
  1057. ival = (signed long int) regs->gpr[rd];
  1058. regs->gpr[ra] = ival >> sh;
  1059. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1060. regs->xer |= XER_CA;
  1061. else
  1062. regs->xer &= ~XER_CA;
  1063. goto logical_done;
  1064. #endif /* __powerpc64__ */
  1065. /*
  1066. * Cache instructions
  1067. */
  1068. case 54: /* dcbst */
  1069. ea = xform_ea(instr, regs, 0);
  1070. if (!address_ok(regs, ea, 8))
  1071. return 0;
  1072. err = 0;
  1073. __cacheop_user_asmx(ea, err, "dcbst");
  1074. if (err)
  1075. return 0;
  1076. goto instr_done;
  1077. case 86: /* dcbf */
  1078. ea = xform_ea(instr, regs, 0);
  1079. if (!address_ok(regs, ea, 8))
  1080. return 0;
  1081. err = 0;
  1082. __cacheop_user_asmx(ea, err, "dcbf");
  1083. if (err)
  1084. return 0;
  1085. goto instr_done;
  1086. case 246: /* dcbtst */
  1087. if (rd == 0) {
  1088. ea = xform_ea(instr, regs, 0);
  1089. prefetchw((void *) ea);
  1090. }
  1091. goto instr_done;
  1092. case 278: /* dcbt */
  1093. if (rd == 0) {
  1094. ea = xform_ea(instr, regs, 0);
  1095. prefetch((void *) ea);
  1096. }
  1097. goto instr_done;
  1098. }
  1099. break;
  1100. }
  1101. /*
  1102. * Following cases are for loads and stores, so bail out
  1103. * if we're in little-endian mode.
  1104. */
  1105. if (regs->msr & MSR_LE)
  1106. return 0;
  1107. /*
  1108. * Save register RA in case it's an update form load or store
  1109. * and the access faults.
  1110. */
  1111. old_ra = regs->gpr[ra];
  1112. switch (opcode) {
  1113. case 31:
  1114. u = instr & 0x40;
  1115. switch ((instr >> 1) & 0x3ff) {
  1116. case 20: /* lwarx */
  1117. ea = xform_ea(instr, regs, 0);
  1118. if (ea & 3)
  1119. break; /* can't handle misaligned */
  1120. err = -EFAULT;
  1121. if (!address_ok(regs, ea, 4))
  1122. goto ldst_done;
  1123. err = 0;
  1124. __get_user_asmx(val, ea, err, "lwarx");
  1125. if (!err)
  1126. regs->gpr[rd] = val;
  1127. goto ldst_done;
  1128. case 150: /* stwcx. */
  1129. ea = xform_ea(instr, regs, 0);
  1130. if (ea & 3)
  1131. break; /* can't handle misaligned */
  1132. err = -EFAULT;
  1133. if (!address_ok(regs, ea, 4))
  1134. goto ldst_done;
  1135. err = 0;
  1136. __put_user_asmx(regs->gpr[rd], ea, err, "stwcx.", cr);
  1137. if (!err)
  1138. regs->ccr = (regs->ccr & 0x0fffffff) |
  1139. (cr & 0xe0000000) |
  1140. ((regs->xer >> 3) & 0x10000000);
  1141. goto ldst_done;
  1142. #ifdef __powerpc64__
  1143. case 84: /* ldarx */
  1144. ea = xform_ea(instr, regs, 0);
  1145. if (ea & 7)
  1146. break; /* can't handle misaligned */
  1147. err = -EFAULT;
  1148. if (!address_ok(regs, ea, 8))
  1149. goto ldst_done;
  1150. err = 0;
  1151. __get_user_asmx(val, ea, err, "ldarx");
  1152. if (!err)
  1153. regs->gpr[rd] = val;
  1154. goto ldst_done;
  1155. case 214: /* stdcx. */
  1156. ea = xform_ea(instr, regs, 0);
  1157. if (ea & 7)
  1158. break; /* can't handle misaligned */
  1159. err = -EFAULT;
  1160. if (!address_ok(regs, ea, 8))
  1161. goto ldst_done;
  1162. err = 0;
  1163. __put_user_asmx(regs->gpr[rd], ea, err, "stdcx.", cr);
  1164. if (!err)
  1165. regs->ccr = (regs->ccr & 0x0fffffff) |
  1166. (cr & 0xe0000000) |
  1167. ((regs->xer >> 3) & 0x10000000);
  1168. goto ldst_done;
  1169. case 21: /* ldx */
  1170. case 53: /* ldux */
  1171. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1172. 8, regs);
  1173. goto ldst_done;
  1174. #endif
  1175. case 23: /* lwzx */
  1176. case 55: /* lwzux */
  1177. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1178. 4, regs);
  1179. goto ldst_done;
  1180. case 87: /* lbzx */
  1181. case 119: /* lbzux */
  1182. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1183. 1, regs);
  1184. goto ldst_done;
  1185. #ifdef CONFIG_ALTIVEC
  1186. case 103: /* lvx */
  1187. case 359: /* lvxl */
  1188. if (!(regs->msr & MSR_VEC))
  1189. break;
  1190. ea = xform_ea(instr, regs, 0);
  1191. err = do_vec_load(rd, do_lvx, ea, regs);
  1192. goto ldst_done;
  1193. case 231: /* stvx */
  1194. case 487: /* stvxl */
  1195. if (!(regs->msr & MSR_VEC))
  1196. break;
  1197. ea = xform_ea(instr, regs, 0);
  1198. err = do_vec_store(rd, do_stvx, ea, regs);
  1199. goto ldst_done;
  1200. #endif /* CONFIG_ALTIVEC */
  1201. #ifdef __powerpc64__
  1202. case 149: /* stdx */
  1203. case 181: /* stdux */
  1204. val = regs->gpr[rd];
  1205. err = write_mem(val, xform_ea(instr, regs, u), 8, regs);
  1206. goto ldst_done;
  1207. #endif
  1208. case 151: /* stwx */
  1209. case 183: /* stwux */
  1210. val = regs->gpr[rd];
  1211. err = write_mem(val, xform_ea(instr, regs, u), 4, regs);
  1212. goto ldst_done;
  1213. case 215: /* stbx */
  1214. case 247: /* stbux */
  1215. val = regs->gpr[rd];
  1216. err = write_mem(val, xform_ea(instr, regs, u), 1, regs);
  1217. goto ldst_done;
  1218. case 279: /* lhzx */
  1219. case 311: /* lhzux */
  1220. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1221. 2, regs);
  1222. goto ldst_done;
  1223. #ifdef __powerpc64__
  1224. case 341: /* lwax */
  1225. case 373: /* lwaux */
  1226. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1227. 4, regs);
  1228. if (!err)
  1229. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1230. goto ldst_done;
  1231. #endif
  1232. case 343: /* lhax */
  1233. case 375: /* lhaux */
  1234. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1235. 2, regs);
  1236. if (!err)
  1237. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1238. goto ldst_done;
  1239. case 407: /* sthx */
  1240. case 439: /* sthux */
  1241. val = regs->gpr[rd];
  1242. err = write_mem(val, xform_ea(instr, regs, u), 2, regs);
  1243. goto ldst_done;
  1244. #ifdef __powerpc64__
  1245. case 532: /* ldbrx */
  1246. err = read_mem(&val, xform_ea(instr, regs, 0), 8, regs);
  1247. if (!err)
  1248. regs->gpr[rd] = byterev_8(val);
  1249. goto ldst_done;
  1250. #endif
  1251. case 534: /* lwbrx */
  1252. err = read_mem(&val, xform_ea(instr, regs, 0), 4, regs);
  1253. if (!err)
  1254. regs->gpr[rd] = byterev_4(val);
  1255. goto ldst_done;
  1256. #ifdef CONFIG_PPC_CPU
  1257. case 535: /* lfsx */
  1258. case 567: /* lfsux */
  1259. if (!(regs->msr & MSR_FP))
  1260. break;
  1261. ea = xform_ea(instr, regs, u);
  1262. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1263. goto ldst_done;
  1264. case 599: /* lfdx */
  1265. case 631: /* lfdux */
  1266. if (!(regs->msr & MSR_FP))
  1267. break;
  1268. ea = xform_ea(instr, regs, u);
  1269. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1270. goto ldst_done;
  1271. case 663: /* stfsx */
  1272. case 695: /* stfsux */
  1273. if (!(regs->msr & MSR_FP))
  1274. break;
  1275. ea = xform_ea(instr, regs, u);
  1276. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1277. goto ldst_done;
  1278. case 727: /* stfdx */
  1279. case 759: /* stfdux */
  1280. if (!(regs->msr & MSR_FP))
  1281. break;
  1282. ea = xform_ea(instr, regs, u);
  1283. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1284. goto ldst_done;
  1285. #endif
  1286. #ifdef __powerpc64__
  1287. case 660: /* stdbrx */
  1288. val = byterev_8(regs->gpr[rd]);
  1289. err = write_mem(val, xform_ea(instr, regs, 0), 8, regs);
  1290. goto ldst_done;
  1291. #endif
  1292. case 662: /* stwbrx */
  1293. val = byterev_4(regs->gpr[rd]);
  1294. err = write_mem(val, xform_ea(instr, regs, 0), 4, regs);
  1295. goto ldst_done;
  1296. case 790: /* lhbrx */
  1297. err = read_mem(&val, xform_ea(instr, regs, 0), 2, regs);
  1298. if (!err)
  1299. regs->gpr[rd] = byterev_2(val);
  1300. goto ldst_done;
  1301. case 918: /* sthbrx */
  1302. val = byterev_2(regs->gpr[rd]);
  1303. err = write_mem(val, xform_ea(instr, regs, 0), 2, regs);
  1304. goto ldst_done;
  1305. #ifdef CONFIG_VSX
  1306. case 844: /* lxvd2x */
  1307. case 876: /* lxvd2ux */
  1308. if (!(regs->msr & MSR_VSX))
  1309. break;
  1310. rd |= (instr & 1) << 5;
  1311. ea = xform_ea(instr, regs, u);
  1312. err = do_vsx_load(rd, do_lxvd2x, ea, regs);
  1313. goto ldst_done;
  1314. case 972: /* stxvd2x */
  1315. case 1004: /* stxvd2ux */
  1316. if (!(regs->msr & MSR_VSX))
  1317. break;
  1318. rd |= (instr & 1) << 5;
  1319. ea = xform_ea(instr, regs, u);
  1320. err = do_vsx_store(rd, do_stxvd2x, ea, regs);
  1321. goto ldst_done;
  1322. #endif /* CONFIG_VSX */
  1323. }
  1324. break;
  1325. case 32: /* lwz */
  1326. case 33: /* lwzu */
  1327. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 4, regs);
  1328. goto ldst_done;
  1329. case 34: /* lbz */
  1330. case 35: /* lbzu */
  1331. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 1, regs);
  1332. goto ldst_done;
  1333. case 36: /* stw */
  1334. val = regs->gpr[rd];
  1335. err = write_mem(val, dform_ea(instr, regs), 4, regs);
  1336. goto ldst_done;
  1337. case 37: /* stwu */
  1338. val = regs->gpr[rd];
  1339. val3 = dform_ea(instr, regs);
  1340. /*
  1341. * For PPC32 we always use stwu to change stack point with r1. So
  1342. * this emulated store may corrupt the exception frame, now we
  1343. * have to provide the exception frame trampoline, which is pushed
  1344. * below the kprobed function stack. So we only update gpr[1] but
  1345. * don't emulate the real store operation. We will do real store
  1346. * operation safely in exception return code by checking this flag.
  1347. */
  1348. if ((ra == 1) && !(regs->msr & MSR_PR) \
  1349. && (val3 >= (regs->gpr[1] - STACK_INT_FRAME_SIZE))) {
  1350. #ifdef CONFIG_PPC32
  1351. /*
  1352. * Check if we will touch kernel sack overflow
  1353. */
  1354. if (val3 - STACK_INT_FRAME_SIZE <= current->thread.ksp_limit) {
  1355. printk(KERN_CRIT "Can't kprobe this since Kernel stack overflow.\n");
  1356. err = -EINVAL;
  1357. break;
  1358. }
  1359. #endif /* CONFIG_PPC32 */
  1360. /*
  1361. * Check if we already set since that means we'll
  1362. * lose the previous value.
  1363. */
  1364. WARN_ON(test_thread_flag(TIF_EMULATE_STACK_STORE));
  1365. set_thread_flag(TIF_EMULATE_STACK_STORE);
  1366. err = 0;
  1367. } else
  1368. err = write_mem(val, val3, 4, regs);
  1369. goto ldst_done;
  1370. case 38: /* stb */
  1371. case 39: /* stbu */
  1372. val = regs->gpr[rd];
  1373. err = write_mem(val, dform_ea(instr, regs), 1, regs);
  1374. goto ldst_done;
  1375. case 40: /* lhz */
  1376. case 41: /* lhzu */
  1377. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1378. goto ldst_done;
  1379. case 42: /* lha */
  1380. case 43: /* lhau */
  1381. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1382. if (!err)
  1383. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1384. goto ldst_done;
  1385. case 44: /* sth */
  1386. case 45: /* sthu */
  1387. val = regs->gpr[rd];
  1388. err = write_mem(val, dform_ea(instr, regs), 2, regs);
  1389. goto ldst_done;
  1390. case 46: /* lmw */
  1391. ra = (instr >> 16) & 0x1f;
  1392. if (ra >= rd)
  1393. break; /* invalid form, ra in range to load */
  1394. ea = dform_ea(instr, regs);
  1395. do {
  1396. err = read_mem(&regs->gpr[rd], ea, 4, regs);
  1397. if (err)
  1398. return 0;
  1399. ea += 4;
  1400. } while (++rd < 32);
  1401. goto instr_done;
  1402. case 47: /* stmw */
  1403. ea = dform_ea(instr, regs);
  1404. do {
  1405. err = write_mem(regs->gpr[rd], ea, 4, regs);
  1406. if (err)
  1407. return 0;
  1408. ea += 4;
  1409. } while (++rd < 32);
  1410. goto instr_done;
  1411. #ifdef CONFIG_PPC_FPU
  1412. case 48: /* lfs */
  1413. case 49: /* lfsu */
  1414. if (!(regs->msr & MSR_FP))
  1415. break;
  1416. ea = dform_ea(instr, regs);
  1417. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1418. goto ldst_done;
  1419. case 50: /* lfd */
  1420. case 51: /* lfdu */
  1421. if (!(regs->msr & MSR_FP))
  1422. break;
  1423. ea = dform_ea(instr, regs);
  1424. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1425. goto ldst_done;
  1426. case 52: /* stfs */
  1427. case 53: /* stfsu */
  1428. if (!(regs->msr & MSR_FP))
  1429. break;
  1430. ea = dform_ea(instr, regs);
  1431. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1432. goto ldst_done;
  1433. case 54: /* stfd */
  1434. case 55: /* stfdu */
  1435. if (!(regs->msr & MSR_FP))
  1436. break;
  1437. ea = dform_ea(instr, regs);
  1438. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1439. goto ldst_done;
  1440. #endif
  1441. #ifdef __powerpc64__
  1442. case 58: /* ld[u], lwa */
  1443. switch (instr & 3) {
  1444. case 0: /* ld */
  1445. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1446. 8, regs);
  1447. goto ldst_done;
  1448. case 1: /* ldu */
  1449. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1450. 8, regs);
  1451. goto ldst_done;
  1452. case 2: /* lwa */
  1453. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1454. 4, regs);
  1455. if (!err)
  1456. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1457. goto ldst_done;
  1458. }
  1459. break;
  1460. case 62: /* std[u] */
  1461. val = regs->gpr[rd];
  1462. switch (instr & 3) {
  1463. case 0: /* std */
  1464. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1465. goto ldst_done;
  1466. case 1: /* stdu */
  1467. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1468. goto ldst_done;
  1469. }
  1470. break;
  1471. #endif /* __powerpc64__ */
  1472. }
  1473. err = -EINVAL;
  1474. ldst_done:
  1475. if (err) {
  1476. regs->gpr[ra] = old_ra;
  1477. return 0; /* invoke DSI if -EFAULT? */
  1478. }
  1479. instr_done:
  1480. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1481. return 1;
  1482. logical_done:
  1483. if (instr & 1)
  1484. set_cr0(regs, ra);
  1485. goto instr_done;
  1486. arith_done:
  1487. if (instr & 1)
  1488. set_cr0(regs, rd);
  1489. goto instr_done;
  1490. }