smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/io_apic.h>
  66. #include <asm/setup.h>
  67. #include <asm/uv/uv.h>
  68. #include <linux/mc146818rtc.h>
  69. #include <asm/smpboot_hooks.h>
  70. #include <asm/i8259.h>
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. /*
  86. * We need this for trampoline_base protection from concurrent accesses when
  87. * off- and onlining cores wildly.
  88. */
  89. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  90. void cpu_hotplug_driver_lock(void)
  91. {
  92. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  93. }
  94. void cpu_hotplug_driver_unlock(void)
  95. {
  96. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  97. }
  98. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  99. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  100. #else
  101. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  102. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  103. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  104. #endif
  105. /* Number of siblings per CPU package */
  106. int smp_num_siblings = 1;
  107. EXPORT_SYMBOL(smp_num_siblings);
  108. /* Last level cache ID of each logical CPU */
  109. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  110. /* representing HT siblings of each logical CPU */
  111. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  112. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  113. /* representing HT and core siblings of each logical CPU */
  114. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  115. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  117. /* Per CPU bogomips and other parameters */
  118. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  119. EXPORT_PER_CPU_SYMBOL(cpu_info);
  120. atomic_t init_deasserted;
  121. /*
  122. * Report back to the Boot Processor.
  123. * Running on AP.
  124. */
  125. static void __cpuinit smp_callin(void)
  126. {
  127. int cpuid, phys_id;
  128. unsigned long timeout;
  129. /*
  130. * If waken up by an INIT in an 82489DX configuration
  131. * we may get here before an INIT-deassert IPI reaches
  132. * our local APIC. We have to wait for the IPI or we'll
  133. * lock up on an APIC access.
  134. */
  135. if (apic->wait_for_init_deassert)
  136. apic->wait_for_init_deassert(&init_deasserted);
  137. /*
  138. * (This works even if the APIC is not enabled.)
  139. */
  140. phys_id = read_apic_id();
  141. cpuid = smp_processor_id();
  142. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  143. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  144. phys_id, cpuid);
  145. }
  146. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  147. /*
  148. * STARTUP IPIs are fragile beasts as they might sometimes
  149. * trigger some glue motherboard logic. Complete APIC bus
  150. * silence for 1 second, this overestimates the time the
  151. * boot CPU is spending to send the up to 2 STARTUP IPIs
  152. * by a factor of two. This should be enough.
  153. */
  154. /*
  155. * Waiting 2s total for startup (udelay is not yet working)
  156. */
  157. timeout = jiffies + 2*HZ;
  158. while (time_before(jiffies, timeout)) {
  159. /*
  160. * Has the boot CPU finished it's STARTUP sequence?
  161. */
  162. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  163. break;
  164. cpu_relax();
  165. }
  166. if (!time_before(jiffies, timeout)) {
  167. panic("%s: CPU%d started up but did not get a callout!\n",
  168. __func__, cpuid);
  169. }
  170. /*
  171. * the boot CPU has finished the init stage and is spinning
  172. * on callin_map until we finish. We are free to set up this
  173. * CPU, first the APIC. (this is probably redundant on most
  174. * boards)
  175. */
  176. pr_debug("CALLIN, before setup_local_APIC().\n");
  177. if (apic->smp_callin_clear_local_apic)
  178. apic->smp_callin_clear_local_apic();
  179. setup_local_APIC();
  180. end_local_APIC_setup();
  181. /*
  182. * Need to setup vector mappings before we enable interrupts.
  183. */
  184. setup_vector_irq(smp_processor_id());
  185. /*
  186. * Save our processor parameters. Note: this information
  187. * is needed for clock calibration.
  188. */
  189. smp_store_cpu_info(cpuid);
  190. /*
  191. * Get our bogomips.
  192. * Update loops_per_jiffy in cpu_data. Previous call to
  193. * smp_store_cpu_info() stored a value that is close but not as
  194. * accurate as the value just calculated.
  195. *
  196. * Need to enable IRQs because it can take longer and then
  197. * the NMI watchdog might kill us.
  198. */
  199. local_irq_enable();
  200. calibrate_delay();
  201. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  202. local_irq_disable();
  203. pr_debug("Stack at about %p\n", &cpuid);
  204. /*
  205. * This must be done before setting cpu_online_mask
  206. * or calling notify_cpu_starting.
  207. */
  208. set_cpu_sibling_map(raw_smp_processor_id());
  209. wmb();
  210. notify_cpu_starting(cpuid);
  211. /*
  212. * Allow the master to continue.
  213. */
  214. cpumask_set_cpu(cpuid, cpu_callin_mask);
  215. }
  216. /*
  217. * Activate a secondary processor.
  218. */
  219. notrace static void __cpuinit start_secondary(void *unused)
  220. {
  221. /*
  222. * Don't put *anything* before cpu_init(), SMP booting is too
  223. * fragile that we want to limit the things done here to the
  224. * most necessary things.
  225. */
  226. cpu_init();
  227. preempt_disable();
  228. smp_callin();
  229. #ifdef CONFIG_X86_32
  230. /* switch away from the initial page table */
  231. load_cr3(swapper_pg_dir);
  232. __flush_tlb_all();
  233. #endif
  234. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  235. barrier();
  236. /*
  237. * Check TSC synchronization with the BP:
  238. */
  239. check_tsc_sync_target();
  240. /*
  241. * We need to hold call_lock, so there is no inconsistency
  242. * between the time smp_call_function() determines number of
  243. * IPI recipients, and the time when the determination is made
  244. * for which cpus receive the IPI. Holding this
  245. * lock helps us to not include this cpu in a currently in progress
  246. * smp_call_function().
  247. *
  248. * We need to hold vector_lock so there the set of online cpus
  249. * does not change while we are assigning vectors to cpus. Holding
  250. * this lock ensures we don't half assign or remove an irq from a cpu.
  251. */
  252. ipi_call_lock();
  253. lock_vector_lock();
  254. set_cpu_online(smp_processor_id(), true);
  255. unlock_vector_lock();
  256. ipi_call_unlock();
  257. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  258. x86_platform.nmi_init();
  259. /*
  260. * Wait until the cpu which brought this one up marked it
  261. * online before enabling interrupts. If we don't do that then
  262. * we can end up waking up the softirq thread before this cpu
  263. * reached the active state, which makes the scheduler unhappy
  264. * and schedule the softirq thread on the wrong cpu. This is
  265. * only observable with forced threaded interrupts, but in
  266. * theory it could also happen w/o them. It's just way harder
  267. * to achieve.
  268. */
  269. while (!cpumask_test_cpu(smp_processor_id(), cpu_active_mask))
  270. cpu_relax();
  271. /* enable local interrupts */
  272. local_irq_enable();
  273. /* to prevent fake stack check failure in clock setup */
  274. boot_init_stack_canary();
  275. x86_cpuinit.setup_percpu_clockev();
  276. wmb();
  277. cpu_idle();
  278. }
  279. /*
  280. * The bootstrap kernel entry code has set these up. Save them for
  281. * a given CPU
  282. */
  283. void __cpuinit smp_store_cpu_info(int id)
  284. {
  285. struct cpuinfo_x86 *c = &cpu_data(id);
  286. *c = boot_cpu_data;
  287. c->cpu_index = id;
  288. if (id != 0)
  289. identify_secondary_cpu(c);
  290. }
  291. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  292. {
  293. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  294. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  295. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  296. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  297. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  298. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  299. }
  300. void __cpuinit set_cpu_sibling_map(int cpu)
  301. {
  302. int i;
  303. struct cpuinfo_x86 *c = &cpu_data(cpu);
  304. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  305. if (smp_num_siblings > 1) {
  306. for_each_cpu(i, cpu_sibling_setup_mask) {
  307. struct cpuinfo_x86 *o = &cpu_data(i);
  308. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  309. if (c->phys_proc_id == o->phys_proc_id &&
  310. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  311. c->compute_unit_id == o->compute_unit_id)
  312. link_thread_siblings(cpu, i);
  313. } else if (c->phys_proc_id == o->phys_proc_id &&
  314. c->cpu_core_id == o->cpu_core_id) {
  315. link_thread_siblings(cpu, i);
  316. }
  317. }
  318. } else {
  319. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  320. }
  321. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  322. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  323. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  324. c->booted_cores = 1;
  325. return;
  326. }
  327. for_each_cpu(i, cpu_sibling_setup_mask) {
  328. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  329. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  330. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  331. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  332. }
  333. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  334. cpumask_set_cpu(i, cpu_core_mask(cpu));
  335. cpumask_set_cpu(cpu, cpu_core_mask(i));
  336. /*
  337. * Does this new cpu bringup a new core?
  338. */
  339. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  340. /*
  341. * for each core in package, increment
  342. * the booted_cores for this new cpu
  343. */
  344. if (cpumask_first(cpu_sibling_mask(i)) == i)
  345. c->booted_cores++;
  346. /*
  347. * increment the core count for all
  348. * the other cpus in this package
  349. */
  350. if (i != cpu)
  351. cpu_data(i).booted_cores++;
  352. } else if (i != cpu && !c->booted_cores)
  353. c->booted_cores = cpu_data(i).booted_cores;
  354. }
  355. }
  356. }
  357. /* maps the cpu to the sched domain representing multi-core */
  358. const struct cpumask *cpu_coregroup_mask(int cpu)
  359. {
  360. struct cpuinfo_x86 *c = &cpu_data(cpu);
  361. /*
  362. * For perf, we return last level cache shared map.
  363. * And for power savings, we return cpu_core_map
  364. */
  365. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  366. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  367. return cpu_core_mask(cpu);
  368. else
  369. return cpu_llc_shared_mask(cpu);
  370. }
  371. static void impress_friends(void)
  372. {
  373. int cpu;
  374. unsigned long bogosum = 0;
  375. /*
  376. * Allow the user to impress friends.
  377. */
  378. pr_debug("Before bogomips.\n");
  379. for_each_possible_cpu(cpu)
  380. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  381. bogosum += cpu_data(cpu).loops_per_jiffy;
  382. printk(KERN_INFO
  383. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  384. num_online_cpus(),
  385. bogosum/(500000/HZ),
  386. (bogosum/(5000/HZ))%100);
  387. pr_debug("Before bogocount - setting activated=1.\n");
  388. }
  389. void __inquire_remote_apic(int apicid)
  390. {
  391. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  392. const char * const names[] = { "ID", "VERSION", "SPIV" };
  393. int timeout;
  394. u32 status;
  395. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  396. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  397. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  398. /*
  399. * Wait for idle.
  400. */
  401. status = safe_apic_wait_icr_idle();
  402. if (status)
  403. printk(KERN_CONT
  404. "a previous APIC delivery may have failed\n");
  405. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  406. timeout = 0;
  407. do {
  408. udelay(100);
  409. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  410. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  411. switch (status) {
  412. case APIC_ICR_RR_VALID:
  413. status = apic_read(APIC_RRR);
  414. printk(KERN_CONT "%08x\n", status);
  415. break;
  416. default:
  417. printk(KERN_CONT "failed\n");
  418. }
  419. }
  420. }
  421. /*
  422. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  423. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  424. * won't ... remember to clear down the APIC, etc later.
  425. */
  426. int __cpuinit
  427. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  428. {
  429. unsigned long send_status, accept_status = 0;
  430. int maxlvt;
  431. /* Target chip */
  432. /* Boot on the stack */
  433. /* Kick the second */
  434. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  435. pr_debug("Waiting for send to finish...\n");
  436. send_status = safe_apic_wait_icr_idle();
  437. /*
  438. * Give the other CPU some time to accept the IPI.
  439. */
  440. udelay(200);
  441. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  442. maxlvt = lapic_get_maxlvt();
  443. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  444. apic_write(APIC_ESR, 0);
  445. accept_status = (apic_read(APIC_ESR) & 0xEF);
  446. }
  447. pr_debug("NMI sent.\n");
  448. if (send_status)
  449. printk(KERN_ERR "APIC never delivered???\n");
  450. if (accept_status)
  451. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  452. return (send_status | accept_status);
  453. }
  454. static int __cpuinit
  455. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  456. {
  457. unsigned long send_status, accept_status = 0;
  458. int maxlvt, num_starts, j;
  459. maxlvt = lapic_get_maxlvt();
  460. /*
  461. * Be paranoid about clearing APIC errors.
  462. */
  463. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  464. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  465. apic_write(APIC_ESR, 0);
  466. apic_read(APIC_ESR);
  467. }
  468. pr_debug("Asserting INIT.\n");
  469. /*
  470. * Turn INIT on target chip
  471. */
  472. /*
  473. * Send IPI
  474. */
  475. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  476. phys_apicid);
  477. pr_debug("Waiting for send to finish...\n");
  478. send_status = safe_apic_wait_icr_idle();
  479. mdelay(10);
  480. pr_debug("Deasserting INIT.\n");
  481. /* Target chip */
  482. /* Send IPI */
  483. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  484. pr_debug("Waiting for send to finish...\n");
  485. send_status = safe_apic_wait_icr_idle();
  486. mb();
  487. atomic_set(&init_deasserted, 1);
  488. /*
  489. * Should we send STARTUP IPIs ?
  490. *
  491. * Determine this based on the APIC version.
  492. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  493. */
  494. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  495. num_starts = 2;
  496. else
  497. num_starts = 0;
  498. /*
  499. * Paravirt / VMI wants a startup IPI hook here to set up the
  500. * target processor state.
  501. */
  502. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  503. stack_start);
  504. /*
  505. * Run STARTUP IPI loop.
  506. */
  507. pr_debug("#startup loops: %d.\n", num_starts);
  508. for (j = 1; j <= num_starts; j++) {
  509. pr_debug("Sending STARTUP #%d.\n", j);
  510. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  511. apic_write(APIC_ESR, 0);
  512. apic_read(APIC_ESR);
  513. pr_debug("After apic_write.\n");
  514. /*
  515. * STARTUP IPI
  516. */
  517. /* Target chip */
  518. /* Boot on the stack */
  519. /* Kick the second */
  520. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  521. phys_apicid);
  522. /*
  523. * Give the other CPU some time to accept the IPI.
  524. */
  525. udelay(300);
  526. pr_debug("Startup point 1.\n");
  527. pr_debug("Waiting for send to finish...\n");
  528. send_status = safe_apic_wait_icr_idle();
  529. /*
  530. * Give the other CPU some time to accept the IPI.
  531. */
  532. udelay(200);
  533. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  534. apic_write(APIC_ESR, 0);
  535. accept_status = (apic_read(APIC_ESR) & 0xEF);
  536. if (send_status || accept_status)
  537. break;
  538. }
  539. pr_debug("After Startup.\n");
  540. if (send_status)
  541. printk(KERN_ERR "APIC never delivered???\n");
  542. if (accept_status)
  543. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  544. return (send_status | accept_status);
  545. }
  546. struct create_idle {
  547. struct work_struct work;
  548. struct task_struct *idle;
  549. struct completion done;
  550. int cpu;
  551. };
  552. static void __cpuinit do_fork_idle(struct work_struct *work)
  553. {
  554. struct create_idle *c_idle =
  555. container_of(work, struct create_idle, work);
  556. c_idle->idle = fork_idle(c_idle->cpu);
  557. complete(&c_idle->done);
  558. }
  559. /* reduce the number of lines printed when booting a large cpu count system */
  560. static void __cpuinit announce_cpu(int cpu, int apicid)
  561. {
  562. static int current_node = -1;
  563. int node = early_cpu_to_node(cpu);
  564. if (system_state == SYSTEM_BOOTING) {
  565. if (node != current_node) {
  566. if (current_node > (-1))
  567. pr_cont(" Ok.\n");
  568. current_node = node;
  569. pr_info("Booting Node %3d, Processors ", node);
  570. }
  571. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  572. return;
  573. } else
  574. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  575. node, cpu, apicid);
  576. }
  577. /*
  578. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  579. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  580. * Returns zero if CPU booted OK, else error code from
  581. * ->wakeup_secondary_cpu.
  582. */
  583. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  584. {
  585. unsigned long boot_error = 0;
  586. unsigned long start_ip;
  587. int timeout;
  588. struct create_idle c_idle = {
  589. .cpu = cpu,
  590. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  591. };
  592. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  593. alternatives_smp_switch(1);
  594. c_idle.idle = get_idle_for_cpu(cpu);
  595. /*
  596. * We can't use kernel_thread since we must avoid to
  597. * reschedule the child.
  598. */
  599. if (c_idle.idle) {
  600. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  601. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  602. init_idle(c_idle.idle, cpu);
  603. goto do_rest;
  604. }
  605. schedule_work(&c_idle.work);
  606. wait_for_completion(&c_idle.done);
  607. if (IS_ERR(c_idle.idle)) {
  608. printk("failed fork for CPU %d\n", cpu);
  609. destroy_work_on_stack(&c_idle.work);
  610. return PTR_ERR(c_idle.idle);
  611. }
  612. set_idle_for_cpu(cpu, c_idle.idle);
  613. do_rest:
  614. per_cpu(current_task, cpu) = c_idle.idle;
  615. #ifdef CONFIG_X86_32
  616. /* Stack for startup_32 can be just as for start_secondary onwards */
  617. irq_ctx_init(cpu);
  618. #else
  619. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  620. initial_gs = per_cpu_offset(cpu);
  621. per_cpu(kernel_stack, cpu) =
  622. (unsigned long)task_stack_page(c_idle.idle) -
  623. KERNEL_STACK_OFFSET + THREAD_SIZE;
  624. #endif
  625. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  626. initial_code = (unsigned long)start_secondary;
  627. stack_start = c_idle.idle->thread.sp;
  628. /* start_ip had better be page-aligned! */
  629. start_ip = trampoline_address();
  630. /* So we see what's up */
  631. announce_cpu(cpu, apicid);
  632. /*
  633. * This grunge runs the startup process for
  634. * the targeted processor.
  635. */
  636. printk(KERN_DEBUG "smpboot cpu %d: start_ip = %lx\n", cpu, start_ip);
  637. atomic_set(&init_deasserted, 0);
  638. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  639. pr_debug("Setting warm reset code and vector.\n");
  640. smpboot_setup_warm_reset_vector(start_ip);
  641. /*
  642. * Be paranoid about clearing APIC errors.
  643. */
  644. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  645. apic_write(APIC_ESR, 0);
  646. apic_read(APIC_ESR);
  647. }
  648. }
  649. /*
  650. * Kick the secondary CPU. Use the method in the APIC driver
  651. * if it's defined - or use an INIT boot APIC message otherwise:
  652. */
  653. if (apic->wakeup_secondary_cpu)
  654. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  655. else
  656. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  657. if (!boot_error) {
  658. /*
  659. * allow APs to start initializing.
  660. */
  661. pr_debug("Before Callout %d.\n", cpu);
  662. cpumask_set_cpu(cpu, cpu_callout_mask);
  663. pr_debug("After Callout %d.\n", cpu);
  664. /*
  665. * Wait 5s total for a response
  666. */
  667. for (timeout = 0; timeout < 50000; timeout++) {
  668. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  669. break; /* It has booted */
  670. udelay(100);
  671. /*
  672. * Allow other tasks to run while we wait for the
  673. * AP to come online. This also gives a chance
  674. * for the MTRR work(triggered by the AP coming online)
  675. * to be completed in the stop machine context.
  676. */
  677. schedule();
  678. }
  679. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  680. pr_debug("CPU%d: has booted.\n", cpu);
  681. else {
  682. boot_error = 1;
  683. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  684. == 0xA5A5A5A5)
  685. /* trampoline started but...? */
  686. pr_err("CPU%d: Stuck ??\n", cpu);
  687. else
  688. /* trampoline code not run */
  689. pr_err("CPU%d: Not responding.\n", cpu);
  690. if (apic->inquire_remote_apic)
  691. apic->inquire_remote_apic(apicid);
  692. }
  693. }
  694. if (boot_error) {
  695. /* Try to put things back the way they were before ... */
  696. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  697. /* was set by do_boot_cpu() */
  698. cpumask_clear_cpu(cpu, cpu_callout_mask);
  699. /* was set by cpu_init() */
  700. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  701. set_cpu_present(cpu, false);
  702. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  703. }
  704. /* mark "stuck" area as not stuck */
  705. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  706. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  707. /*
  708. * Cleanup possible dangling ends...
  709. */
  710. smpboot_restore_warm_reset_vector();
  711. }
  712. destroy_work_on_stack(&c_idle.work);
  713. return boot_error;
  714. }
  715. int __cpuinit native_cpu_up(unsigned int cpu)
  716. {
  717. int apicid = apic->cpu_present_to_apicid(cpu);
  718. unsigned long flags;
  719. int err;
  720. WARN_ON(irqs_disabled());
  721. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  722. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  723. !physid_isset(apicid, phys_cpu_present_map) ||
  724. (!x2apic_mode && apicid >= 255)) {
  725. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  726. return -EINVAL;
  727. }
  728. /*
  729. * Already booted CPU?
  730. */
  731. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  732. pr_debug("do_boot_cpu %d Already started\n", cpu);
  733. return -ENOSYS;
  734. }
  735. /*
  736. * Save current MTRR state in case it was changed since early boot
  737. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  738. */
  739. mtrr_save_state();
  740. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  741. err = do_boot_cpu(apicid, cpu);
  742. if (err) {
  743. pr_debug("do_boot_cpu failed %d\n", err);
  744. return -EIO;
  745. }
  746. /*
  747. * Check TSC synchronization with the AP (keep irqs disabled
  748. * while doing so):
  749. */
  750. local_irq_save(flags);
  751. check_tsc_sync_source(cpu);
  752. local_irq_restore(flags);
  753. while (!cpu_online(cpu)) {
  754. cpu_relax();
  755. touch_nmi_watchdog();
  756. }
  757. return 0;
  758. }
  759. /**
  760. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  761. */
  762. void arch_disable_smp_support(void)
  763. {
  764. disable_ioapic_support();
  765. }
  766. /*
  767. * Fall back to non SMP mode after errors.
  768. *
  769. * RED-PEN audit/test this more. I bet there is more state messed up here.
  770. */
  771. static __init void disable_smp(void)
  772. {
  773. init_cpu_present(cpumask_of(0));
  774. init_cpu_possible(cpumask_of(0));
  775. smpboot_clear_io_apic_irqs();
  776. if (smp_found_config)
  777. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  778. else
  779. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  780. cpumask_set_cpu(0, cpu_sibling_mask(0));
  781. cpumask_set_cpu(0, cpu_core_mask(0));
  782. }
  783. /*
  784. * Various sanity checks.
  785. */
  786. static int __init smp_sanity_check(unsigned max_cpus)
  787. {
  788. preempt_disable();
  789. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  790. if (def_to_bigsmp && nr_cpu_ids > 8) {
  791. unsigned int cpu;
  792. unsigned nr;
  793. printk(KERN_WARNING
  794. "More than 8 CPUs detected - skipping them.\n"
  795. "Use CONFIG_X86_BIGSMP.\n");
  796. nr = 0;
  797. for_each_present_cpu(cpu) {
  798. if (nr >= 8)
  799. set_cpu_present(cpu, false);
  800. nr++;
  801. }
  802. nr = 0;
  803. for_each_possible_cpu(cpu) {
  804. if (nr >= 8)
  805. set_cpu_possible(cpu, false);
  806. nr++;
  807. }
  808. nr_cpu_ids = 8;
  809. }
  810. #endif
  811. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  812. printk(KERN_WARNING
  813. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  814. hard_smp_processor_id());
  815. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  816. }
  817. /*
  818. * If we couldn't find an SMP configuration at boot time,
  819. * get out of here now!
  820. */
  821. if (!smp_found_config && !acpi_lapic) {
  822. preempt_enable();
  823. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  824. disable_smp();
  825. if (APIC_init_uniprocessor())
  826. printk(KERN_NOTICE "Local APIC not detected."
  827. " Using dummy APIC emulation.\n");
  828. return -1;
  829. }
  830. /*
  831. * Should not be necessary because the MP table should list the boot
  832. * CPU too, but we do it for the sake of robustness anyway.
  833. */
  834. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  835. printk(KERN_NOTICE
  836. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  837. boot_cpu_physical_apicid);
  838. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  839. }
  840. preempt_enable();
  841. /*
  842. * If we couldn't find a local APIC, then get out of here now!
  843. */
  844. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  845. !cpu_has_apic) {
  846. if (!disable_apic) {
  847. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  848. boot_cpu_physical_apicid);
  849. pr_err("... forcing use of dummy APIC emulation."
  850. "(tell your hw vendor)\n");
  851. }
  852. smpboot_clear_io_apic();
  853. disable_ioapic_support();
  854. return -1;
  855. }
  856. verify_local_APIC();
  857. /*
  858. * If SMP should be disabled, then really disable it!
  859. */
  860. if (!max_cpus) {
  861. printk(KERN_INFO "SMP mode deactivated.\n");
  862. smpboot_clear_io_apic();
  863. connect_bsp_APIC();
  864. setup_local_APIC();
  865. bsp_end_local_APIC_setup();
  866. return -1;
  867. }
  868. return 0;
  869. }
  870. static void __init smp_cpu_index_default(void)
  871. {
  872. int i;
  873. struct cpuinfo_x86 *c;
  874. for_each_possible_cpu(i) {
  875. c = &cpu_data(i);
  876. /* mark all to hotplug */
  877. c->cpu_index = nr_cpu_ids;
  878. }
  879. }
  880. /*
  881. * Prepare for SMP bootup. The MP table or ACPI has been read
  882. * earlier. Just do some sanity checking here and enable APIC mode.
  883. */
  884. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  885. {
  886. unsigned int i;
  887. preempt_disable();
  888. smp_cpu_index_default();
  889. /*
  890. * Setup boot CPU information
  891. */
  892. smp_store_cpu_info(0); /* Final full version of the data */
  893. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  894. mb();
  895. current_thread_info()->cpu = 0; /* needed? */
  896. for_each_possible_cpu(i) {
  897. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  898. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  899. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  900. }
  901. set_cpu_sibling_map(0);
  902. if (smp_sanity_check(max_cpus) < 0) {
  903. printk(KERN_INFO "SMP disabled\n");
  904. disable_smp();
  905. goto out;
  906. }
  907. default_setup_apic_routing();
  908. preempt_disable();
  909. if (read_apic_id() != boot_cpu_physical_apicid) {
  910. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  911. read_apic_id(), boot_cpu_physical_apicid);
  912. /* Or can we switch back to PIC here? */
  913. }
  914. preempt_enable();
  915. connect_bsp_APIC();
  916. /*
  917. * Switch from PIC to APIC mode.
  918. */
  919. setup_local_APIC();
  920. /*
  921. * Enable IO APIC before setting up error vector
  922. */
  923. if (!skip_ioapic_setup && nr_ioapics)
  924. enable_IO_APIC();
  925. bsp_end_local_APIC_setup();
  926. if (apic->setup_portio_remap)
  927. apic->setup_portio_remap();
  928. smpboot_setup_io_apic();
  929. /*
  930. * Set up local APIC timer on boot CPU.
  931. */
  932. printk(KERN_INFO "CPU%d: ", 0);
  933. print_cpu_info(&cpu_data(0));
  934. x86_init.timers.setup_percpu_clockev();
  935. if (is_uv_system())
  936. uv_system_init();
  937. set_mtrr_aps_delayed_init();
  938. out:
  939. preempt_enable();
  940. }
  941. void arch_disable_nonboot_cpus_begin(void)
  942. {
  943. /*
  944. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  945. * In the suspend path, we will be back in the SMP mode shortly anyways.
  946. */
  947. skip_smp_alternatives = true;
  948. }
  949. void arch_disable_nonboot_cpus_end(void)
  950. {
  951. skip_smp_alternatives = false;
  952. }
  953. void arch_enable_nonboot_cpus_begin(void)
  954. {
  955. set_mtrr_aps_delayed_init();
  956. }
  957. void arch_enable_nonboot_cpus_end(void)
  958. {
  959. mtrr_aps_init();
  960. }
  961. /*
  962. * Early setup to make printk work.
  963. */
  964. void __init native_smp_prepare_boot_cpu(void)
  965. {
  966. int me = smp_processor_id();
  967. switch_to_new_gdt(me);
  968. /* already set me in cpu_online_mask in boot_cpu_init() */
  969. cpumask_set_cpu(me, cpu_callout_mask);
  970. per_cpu(cpu_state, me) = CPU_ONLINE;
  971. }
  972. void __init native_smp_cpus_done(unsigned int max_cpus)
  973. {
  974. pr_debug("Boot done.\n");
  975. nmi_selftest();
  976. impress_friends();
  977. #ifdef CONFIG_X86_IO_APIC
  978. setup_ioapic_dest();
  979. #endif
  980. mtrr_aps_init();
  981. }
  982. static int __initdata setup_possible_cpus = -1;
  983. static int __init _setup_possible_cpus(char *str)
  984. {
  985. get_option(&str, &setup_possible_cpus);
  986. return 0;
  987. }
  988. early_param("possible_cpus", _setup_possible_cpus);
  989. /*
  990. * cpu_possible_mask should be static, it cannot change as cpu's
  991. * are onlined, or offlined. The reason is per-cpu data-structures
  992. * are allocated by some modules at init time, and dont expect to
  993. * do this dynamically on cpu arrival/departure.
  994. * cpu_present_mask on the other hand can change dynamically.
  995. * In case when cpu_hotplug is not compiled, then we resort to current
  996. * behaviour, which is cpu_possible == cpu_present.
  997. * - Ashok Raj
  998. *
  999. * Three ways to find out the number of additional hotplug CPUs:
  1000. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1001. * - The user can overwrite it with possible_cpus=NUM
  1002. * - Otherwise don't reserve additional CPUs.
  1003. * We do this because additional CPUs waste a lot of memory.
  1004. * -AK
  1005. */
  1006. __init void prefill_possible_map(void)
  1007. {
  1008. int i, possible;
  1009. /* no processor from mptable or madt */
  1010. if (!num_processors)
  1011. num_processors = 1;
  1012. i = setup_max_cpus ?: 1;
  1013. if (setup_possible_cpus == -1) {
  1014. possible = num_processors;
  1015. #ifdef CONFIG_HOTPLUG_CPU
  1016. if (setup_max_cpus)
  1017. possible += disabled_cpus;
  1018. #else
  1019. if (possible > i)
  1020. possible = i;
  1021. #endif
  1022. } else
  1023. possible = setup_possible_cpus;
  1024. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1025. /* nr_cpu_ids could be reduced via nr_cpus= */
  1026. if (possible > nr_cpu_ids) {
  1027. printk(KERN_WARNING
  1028. "%d Processors exceeds NR_CPUS limit of %d\n",
  1029. possible, nr_cpu_ids);
  1030. possible = nr_cpu_ids;
  1031. }
  1032. #ifdef CONFIG_HOTPLUG_CPU
  1033. if (!setup_max_cpus)
  1034. #endif
  1035. if (possible > i) {
  1036. printk(KERN_WARNING
  1037. "%d Processors exceeds max_cpus limit of %u\n",
  1038. possible, setup_max_cpus);
  1039. possible = i;
  1040. }
  1041. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1042. possible, max_t(int, possible - num_processors, 0));
  1043. for (i = 0; i < possible; i++)
  1044. set_cpu_possible(i, true);
  1045. for (; i < NR_CPUS; i++)
  1046. set_cpu_possible(i, false);
  1047. nr_cpu_ids = possible;
  1048. }
  1049. #ifdef CONFIG_HOTPLUG_CPU
  1050. static void remove_siblinginfo(int cpu)
  1051. {
  1052. int sibling;
  1053. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1054. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1055. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1056. /*/
  1057. * last thread sibling in this cpu core going down
  1058. */
  1059. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1060. cpu_data(sibling).booted_cores--;
  1061. }
  1062. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1063. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1064. cpumask_clear(cpu_sibling_mask(cpu));
  1065. cpumask_clear(cpu_core_mask(cpu));
  1066. c->phys_proc_id = 0;
  1067. c->cpu_core_id = 0;
  1068. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1069. }
  1070. static void __ref remove_cpu_from_maps(int cpu)
  1071. {
  1072. set_cpu_online(cpu, false);
  1073. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1074. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1075. /* was set by cpu_init() */
  1076. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1077. numa_remove_cpu(cpu);
  1078. }
  1079. void cpu_disable_common(void)
  1080. {
  1081. int cpu = smp_processor_id();
  1082. remove_siblinginfo(cpu);
  1083. /* It's now safe to remove this processor from the online map */
  1084. lock_vector_lock();
  1085. remove_cpu_from_maps(cpu);
  1086. unlock_vector_lock();
  1087. fixup_irqs();
  1088. }
  1089. int native_cpu_disable(void)
  1090. {
  1091. int cpu = smp_processor_id();
  1092. /*
  1093. * Perhaps use cpufreq to drop frequency, but that could go
  1094. * into generic code.
  1095. *
  1096. * We won't take down the boot processor on i386 due to some
  1097. * interrupts only being able to be serviced by the BSP.
  1098. * Especially so if we're not using an IOAPIC -zwane
  1099. */
  1100. if (cpu == 0)
  1101. return -EBUSY;
  1102. clear_local_APIC();
  1103. cpu_disable_common();
  1104. return 0;
  1105. }
  1106. void native_cpu_die(unsigned int cpu)
  1107. {
  1108. /* We don't do anything here: idle task is faking death itself. */
  1109. unsigned int i;
  1110. for (i = 0; i < 10; i++) {
  1111. /* They ack this in play_dead by setting CPU_DEAD */
  1112. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1113. if (system_state == SYSTEM_RUNNING)
  1114. pr_info("CPU %u is now offline\n", cpu);
  1115. if (1 == num_online_cpus())
  1116. alternatives_smp_switch(0);
  1117. return;
  1118. }
  1119. msleep(100);
  1120. }
  1121. pr_err("CPU %u didn't die...\n", cpu);
  1122. }
  1123. void play_dead_common(void)
  1124. {
  1125. idle_task_exit();
  1126. reset_lazy_tlbstate();
  1127. amd_e400_remove_cpu(raw_smp_processor_id());
  1128. mb();
  1129. /* Ack it */
  1130. __this_cpu_write(cpu_state, CPU_DEAD);
  1131. /*
  1132. * With physical CPU hotplug, we should halt the cpu
  1133. */
  1134. local_irq_disable();
  1135. }
  1136. /*
  1137. * We need to flush the caches before going to sleep, lest we have
  1138. * dirty data in our caches when we come back up.
  1139. */
  1140. static inline void mwait_play_dead(void)
  1141. {
  1142. unsigned int eax, ebx, ecx, edx;
  1143. unsigned int highest_cstate = 0;
  1144. unsigned int highest_subcstate = 0;
  1145. int i;
  1146. void *mwait_ptr;
  1147. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1148. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1149. return;
  1150. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1151. return;
  1152. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1153. return;
  1154. eax = CPUID_MWAIT_LEAF;
  1155. ecx = 0;
  1156. native_cpuid(&eax, &ebx, &ecx, &edx);
  1157. /*
  1158. * eax will be 0 if EDX enumeration is not valid.
  1159. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1160. */
  1161. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1162. eax = 0;
  1163. } else {
  1164. edx >>= MWAIT_SUBSTATE_SIZE;
  1165. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1166. if (edx & MWAIT_SUBSTATE_MASK) {
  1167. highest_cstate = i;
  1168. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1169. }
  1170. }
  1171. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1172. (highest_subcstate - 1);
  1173. }
  1174. /*
  1175. * This should be a memory location in a cache line which is
  1176. * unlikely to be touched by other processors. The actual
  1177. * content is immaterial as it is not actually modified in any way.
  1178. */
  1179. mwait_ptr = &current_thread_info()->flags;
  1180. wbinvd();
  1181. while (1) {
  1182. /*
  1183. * The CLFLUSH is a workaround for erratum AAI65 for
  1184. * the Xeon 7400 series. It's not clear it is actually
  1185. * needed, but it should be harmless in either case.
  1186. * The WBINVD is insufficient due to the spurious-wakeup
  1187. * case where we return around the loop.
  1188. */
  1189. clflush(mwait_ptr);
  1190. __monitor(mwait_ptr, 0, 0);
  1191. mb();
  1192. __mwait(eax, 0);
  1193. }
  1194. }
  1195. static inline void hlt_play_dead(void)
  1196. {
  1197. if (__this_cpu_read(cpu_info.x86) >= 4)
  1198. wbinvd();
  1199. while (1) {
  1200. native_halt();
  1201. }
  1202. }
  1203. void native_play_dead(void)
  1204. {
  1205. play_dead_common();
  1206. tboot_shutdown(TB_SHUTDOWN_WFS);
  1207. mwait_play_dead(); /* Only returns on failure */
  1208. hlt_play_dead();
  1209. }
  1210. #else /* ... !CONFIG_HOTPLUG_CPU */
  1211. int native_cpu_disable(void)
  1212. {
  1213. return -ENOSYS;
  1214. }
  1215. void native_cpu_die(unsigned int cpu)
  1216. {
  1217. /* We said "no" in __cpu_disable */
  1218. BUG();
  1219. }
  1220. void native_play_dead(void)
  1221. {
  1222. BUG();
  1223. }
  1224. #endif