mce.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269
  1. /*
  2. * Machine check handler.
  3. *
  4. * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
  5. * Rest from unknown author(s).
  6. * 2004 Andi Kleen. Rewrote most of it.
  7. * Copyright 2008 Intel Corporation
  8. * Author: Andi Kleen
  9. */
  10. #include <linux/thread_info.h>
  11. #include <linux/capability.h>
  12. #include <linux/miscdevice.h>
  13. #include <linux/ratelimit.h>
  14. #include <linux/kallsyms.h>
  15. #include <linux/rcupdate.h>
  16. #include <linux/kobject.h>
  17. #include <linux/uaccess.h>
  18. #include <linux/kdebug.h>
  19. #include <linux/kernel.h>
  20. #include <linux/percpu.h>
  21. #include <linux/string.h>
  22. #include <linux/device.h>
  23. #include <linux/syscore_ops.h>
  24. #include <linux/delay.h>
  25. #include <linux/ctype.h>
  26. #include <linux/sched.h>
  27. #include <linux/sysfs.h>
  28. #include <linux/types.h>
  29. #include <linux/slab.h>
  30. #include <linux/init.h>
  31. #include <linux/kmod.h>
  32. #include <linux/poll.h>
  33. #include <linux/nmi.h>
  34. #include <linux/cpu.h>
  35. #include <linux/smp.h>
  36. #include <linux/fs.h>
  37. #include <linux/mm.h>
  38. #include <linux/debugfs.h>
  39. #include <linux/irq_work.h>
  40. #include <linux/export.h>
  41. #include <asm/processor.h>
  42. #include <asm/mce.h>
  43. #include <asm/msr.h>
  44. #include "mce-internal.h"
  45. static DEFINE_MUTEX(mce_chrdev_read_mutex);
  46. #define rcu_dereference_check_mce(p) \
  47. rcu_dereference_index_check((p), \
  48. rcu_read_lock_sched_held() || \
  49. lockdep_is_held(&mce_chrdev_read_mutex))
  50. #define CREATE_TRACE_POINTS
  51. #include <trace/events/mce.h>
  52. int mce_disabled __read_mostly;
  53. #define MISC_MCELOG_MINOR 227
  54. #define SPINUNIT 100 /* 100ns */
  55. atomic_t mce_entry;
  56. DEFINE_PER_CPU(unsigned, mce_exception_count);
  57. /*
  58. * Tolerant levels:
  59. * 0: always panic on uncorrected errors, log corrected errors
  60. * 1: panic or SIGBUS on uncorrected errors, log corrected errors
  61. * 2: SIGBUS or log uncorrected errors (if possible), log corrected errors
  62. * 3: never panic or SIGBUS, log all errors (for testing only)
  63. */
  64. static int tolerant __read_mostly = 1;
  65. static int banks __read_mostly;
  66. static int rip_msr __read_mostly;
  67. static int mce_bootlog __read_mostly = -1;
  68. static int monarch_timeout __read_mostly = -1;
  69. static int mce_panic_timeout __read_mostly;
  70. static int mce_dont_log_ce __read_mostly;
  71. int mce_cmci_disabled __read_mostly;
  72. int mce_ignore_ce __read_mostly;
  73. int mce_ser __read_mostly;
  74. struct mce_bank *mce_banks __read_mostly;
  75. /* User mode helper program triggered by machine check event */
  76. static unsigned long mce_need_notify;
  77. static char mce_helper[128];
  78. static char *mce_helper_argv[2] = { mce_helper, NULL };
  79. static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);
  80. static DEFINE_PER_CPU(struct mce, mces_seen);
  81. static int cpu_missing;
  82. /* MCA banks polled by the period polling timer for corrected events */
  83. DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
  84. [0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
  85. };
  86. static DEFINE_PER_CPU(struct work_struct, mce_work);
  87. /*
  88. * CPU/chipset specific EDAC code can register a notifier call here to print
  89. * MCE errors in a human-readable form.
  90. */
  91. ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
  92. /* Do initial initialization of a struct mce */
  93. void mce_setup(struct mce *m)
  94. {
  95. memset(m, 0, sizeof(struct mce));
  96. m->cpu = m->extcpu = smp_processor_id();
  97. rdtscll(m->tsc);
  98. /* We hope get_seconds stays lockless */
  99. m->time = get_seconds();
  100. m->cpuvendor = boot_cpu_data.x86_vendor;
  101. m->cpuid = cpuid_eax(1);
  102. m->socketid = cpu_data(m->extcpu).phys_proc_id;
  103. m->apicid = cpu_data(m->extcpu).initial_apicid;
  104. rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
  105. }
  106. DEFINE_PER_CPU(struct mce, injectm);
  107. EXPORT_PER_CPU_SYMBOL_GPL(injectm);
  108. /*
  109. * Lockless MCE logging infrastructure.
  110. * This avoids deadlocks on printk locks without having to break locks. Also
  111. * separate MCEs from kernel messages to avoid bogus bug reports.
  112. */
  113. static struct mce_log mcelog = {
  114. .signature = MCE_LOG_SIGNATURE,
  115. .len = MCE_LOG_LEN,
  116. .recordlen = sizeof(struct mce),
  117. };
  118. void mce_log(struct mce *mce)
  119. {
  120. unsigned next, entry;
  121. int ret = 0;
  122. /* Emit the trace record: */
  123. trace_mce_record(mce);
  124. ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
  125. if (ret == NOTIFY_STOP)
  126. return;
  127. mce->finished = 0;
  128. wmb();
  129. for (;;) {
  130. entry = rcu_dereference_check_mce(mcelog.next);
  131. for (;;) {
  132. /*
  133. * When the buffer fills up discard new entries.
  134. * Assume that the earlier errors are the more
  135. * interesting ones:
  136. */
  137. if (entry >= MCE_LOG_LEN) {
  138. set_bit(MCE_OVERFLOW,
  139. (unsigned long *)&mcelog.flags);
  140. return;
  141. }
  142. /* Old left over entry. Skip: */
  143. if (mcelog.entry[entry].finished) {
  144. entry++;
  145. continue;
  146. }
  147. break;
  148. }
  149. smp_rmb();
  150. next = entry + 1;
  151. if (cmpxchg(&mcelog.next, entry, next) == entry)
  152. break;
  153. }
  154. memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
  155. wmb();
  156. mcelog.entry[entry].finished = 1;
  157. wmb();
  158. mce->finished = 1;
  159. set_bit(0, &mce_need_notify);
  160. }
  161. static void drain_mcelog_buffer(void)
  162. {
  163. unsigned int next, i, prev = 0;
  164. next = rcu_dereference_check_mce(mcelog.next);
  165. do {
  166. struct mce *m;
  167. /* drain what was logged during boot */
  168. for (i = prev; i < next; i++) {
  169. unsigned long start = jiffies;
  170. unsigned retries = 1;
  171. m = &mcelog.entry[i];
  172. while (!m->finished) {
  173. if (time_after_eq(jiffies, start + 2*retries))
  174. retries++;
  175. cpu_relax();
  176. if (!m->finished && retries >= 4) {
  177. pr_err("MCE: skipping error being logged currently!\n");
  178. break;
  179. }
  180. }
  181. smp_rmb();
  182. atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
  183. }
  184. memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
  185. prev = next;
  186. next = cmpxchg(&mcelog.next, prev, 0);
  187. } while (next != prev);
  188. }
  189. void mce_register_decode_chain(struct notifier_block *nb)
  190. {
  191. atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
  192. drain_mcelog_buffer();
  193. }
  194. EXPORT_SYMBOL_GPL(mce_register_decode_chain);
  195. void mce_unregister_decode_chain(struct notifier_block *nb)
  196. {
  197. atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
  198. }
  199. EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);
  200. static void print_mce(struct mce *m)
  201. {
  202. int ret = 0;
  203. pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
  204. m->extcpu, m->mcgstatus, m->bank, m->status);
  205. if (m->ip) {
  206. pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
  207. !(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
  208. m->cs, m->ip);
  209. if (m->cs == __KERNEL_CS)
  210. print_symbol("{%s}", m->ip);
  211. pr_cont("\n");
  212. }
  213. pr_emerg(HW_ERR "TSC %llx ", m->tsc);
  214. if (m->addr)
  215. pr_cont("ADDR %llx ", m->addr);
  216. if (m->misc)
  217. pr_cont("MISC %llx ", m->misc);
  218. pr_cont("\n");
  219. /*
  220. * Note this output is parsed by external tools and old fields
  221. * should not be changed.
  222. */
  223. pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
  224. m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
  225. cpu_data(m->extcpu).microcode);
  226. /*
  227. * Print out human-readable details about the MCE error,
  228. * (if the CPU has an implementation for that)
  229. */
  230. ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
  231. if (ret == NOTIFY_STOP)
  232. return;
  233. pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
  234. }
  235. #define PANIC_TIMEOUT 5 /* 5 seconds */
  236. static atomic_t mce_paniced;
  237. static int fake_panic;
  238. static atomic_t mce_fake_paniced;
  239. /* Panic in progress. Enable interrupts and wait for final IPI */
  240. static void wait_for_panic(void)
  241. {
  242. long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
  243. preempt_disable();
  244. local_irq_enable();
  245. while (timeout-- > 0)
  246. udelay(1);
  247. if (panic_timeout == 0)
  248. panic_timeout = mce_panic_timeout;
  249. panic("Panicing machine check CPU died");
  250. }
  251. static void mce_panic(char *msg, struct mce *final, char *exp)
  252. {
  253. int i, apei_err = 0;
  254. if (!fake_panic) {
  255. /*
  256. * Make sure only one CPU runs in machine check panic
  257. */
  258. if (atomic_inc_return(&mce_paniced) > 1)
  259. wait_for_panic();
  260. barrier();
  261. bust_spinlocks(1);
  262. console_verbose();
  263. } else {
  264. /* Don't log too much for fake panic */
  265. if (atomic_inc_return(&mce_fake_paniced) > 1)
  266. return;
  267. }
  268. /* First print corrected ones that are still unlogged */
  269. for (i = 0; i < MCE_LOG_LEN; i++) {
  270. struct mce *m = &mcelog.entry[i];
  271. if (!(m->status & MCI_STATUS_VAL))
  272. continue;
  273. if (!(m->status & MCI_STATUS_UC)) {
  274. print_mce(m);
  275. if (!apei_err)
  276. apei_err = apei_write_mce(m);
  277. }
  278. }
  279. /* Now print uncorrected but with the final one last */
  280. for (i = 0; i < MCE_LOG_LEN; i++) {
  281. struct mce *m = &mcelog.entry[i];
  282. if (!(m->status & MCI_STATUS_VAL))
  283. continue;
  284. if (!(m->status & MCI_STATUS_UC))
  285. continue;
  286. if (!final || memcmp(m, final, sizeof(struct mce))) {
  287. print_mce(m);
  288. if (!apei_err)
  289. apei_err = apei_write_mce(m);
  290. }
  291. }
  292. if (final) {
  293. print_mce(final);
  294. if (!apei_err)
  295. apei_err = apei_write_mce(final);
  296. }
  297. if (cpu_missing)
  298. pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
  299. if (exp)
  300. pr_emerg(HW_ERR "Machine check: %s\n", exp);
  301. if (!fake_panic) {
  302. if (panic_timeout == 0)
  303. panic_timeout = mce_panic_timeout;
  304. panic(msg);
  305. } else
  306. pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
  307. }
  308. /* Support code for software error injection */
  309. static int msr_to_offset(u32 msr)
  310. {
  311. unsigned bank = __this_cpu_read(injectm.bank);
  312. if (msr == rip_msr)
  313. return offsetof(struct mce, ip);
  314. if (msr == MSR_IA32_MCx_STATUS(bank))
  315. return offsetof(struct mce, status);
  316. if (msr == MSR_IA32_MCx_ADDR(bank))
  317. return offsetof(struct mce, addr);
  318. if (msr == MSR_IA32_MCx_MISC(bank))
  319. return offsetof(struct mce, misc);
  320. if (msr == MSR_IA32_MCG_STATUS)
  321. return offsetof(struct mce, mcgstatus);
  322. return -1;
  323. }
  324. /* MSR access wrappers used for error injection */
  325. static u64 mce_rdmsrl(u32 msr)
  326. {
  327. u64 v;
  328. if (__this_cpu_read(injectm.finished)) {
  329. int offset = msr_to_offset(msr);
  330. if (offset < 0)
  331. return 0;
  332. return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
  333. }
  334. if (rdmsrl_safe(msr, &v)) {
  335. WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
  336. /*
  337. * Return zero in case the access faulted. This should
  338. * not happen normally but can happen if the CPU does
  339. * something weird, or if the code is buggy.
  340. */
  341. v = 0;
  342. }
  343. return v;
  344. }
  345. static void mce_wrmsrl(u32 msr, u64 v)
  346. {
  347. if (__this_cpu_read(injectm.finished)) {
  348. int offset = msr_to_offset(msr);
  349. if (offset >= 0)
  350. *(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
  351. return;
  352. }
  353. wrmsrl(msr, v);
  354. }
  355. /*
  356. * Collect all global (w.r.t. this processor) status about this machine
  357. * check into our "mce" struct so that we can use it later to assess
  358. * the severity of the problem as we read per-bank specific details.
  359. */
  360. static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
  361. {
  362. mce_setup(m);
  363. m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
  364. if (regs) {
  365. /*
  366. * Get the address of the instruction at the time of
  367. * the machine check error.
  368. */
  369. if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
  370. m->ip = regs->ip;
  371. m->cs = regs->cs;
  372. }
  373. /* Use accurate RIP reporting if available. */
  374. if (rip_msr)
  375. m->ip = mce_rdmsrl(rip_msr);
  376. }
  377. }
  378. /*
  379. * Simple lockless ring to communicate PFNs from the exception handler with the
  380. * process context work function. This is vastly simplified because there's
  381. * only a single reader and a single writer.
  382. */
  383. #define MCE_RING_SIZE 16 /* we use one entry less */
  384. struct mce_ring {
  385. unsigned short start;
  386. unsigned short end;
  387. unsigned long ring[MCE_RING_SIZE];
  388. };
  389. static DEFINE_PER_CPU(struct mce_ring, mce_ring);
  390. /* Runs with CPU affinity in workqueue */
  391. static int mce_ring_empty(void)
  392. {
  393. struct mce_ring *r = &__get_cpu_var(mce_ring);
  394. return r->start == r->end;
  395. }
  396. static int mce_ring_get(unsigned long *pfn)
  397. {
  398. struct mce_ring *r;
  399. int ret = 0;
  400. *pfn = 0;
  401. get_cpu();
  402. r = &__get_cpu_var(mce_ring);
  403. if (r->start == r->end)
  404. goto out;
  405. *pfn = r->ring[r->start];
  406. r->start = (r->start + 1) % MCE_RING_SIZE;
  407. ret = 1;
  408. out:
  409. put_cpu();
  410. return ret;
  411. }
  412. /* Always runs in MCE context with preempt off */
  413. static int mce_ring_add(unsigned long pfn)
  414. {
  415. struct mce_ring *r = &__get_cpu_var(mce_ring);
  416. unsigned next;
  417. next = (r->end + 1) % MCE_RING_SIZE;
  418. if (next == r->start)
  419. return -1;
  420. r->ring[r->end] = pfn;
  421. wmb();
  422. r->end = next;
  423. return 0;
  424. }
  425. int mce_available(struct cpuinfo_x86 *c)
  426. {
  427. if (mce_disabled)
  428. return 0;
  429. return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
  430. }
  431. static void mce_schedule_work(void)
  432. {
  433. if (!mce_ring_empty()) {
  434. struct work_struct *work = &__get_cpu_var(mce_work);
  435. if (!work_pending(work))
  436. schedule_work(work);
  437. }
  438. }
  439. DEFINE_PER_CPU(struct irq_work, mce_irq_work);
  440. static void mce_irq_work_cb(struct irq_work *entry)
  441. {
  442. mce_notify_irq();
  443. mce_schedule_work();
  444. }
  445. static void mce_report_event(struct pt_regs *regs)
  446. {
  447. if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
  448. mce_notify_irq();
  449. /*
  450. * Triggering the work queue here is just an insurance
  451. * policy in case the syscall exit notify handler
  452. * doesn't run soon enough or ends up running on the
  453. * wrong CPU (can happen when audit sleeps)
  454. */
  455. mce_schedule_work();
  456. return;
  457. }
  458. irq_work_queue(&__get_cpu_var(mce_irq_work));
  459. }
  460. DEFINE_PER_CPU(unsigned, mce_poll_count);
  461. /*
  462. * Poll for corrected events or events that happened before reset.
  463. * Those are just logged through /dev/mcelog.
  464. *
  465. * This is executed in standard interrupt context.
  466. *
  467. * Note: spec recommends to panic for fatal unsignalled
  468. * errors here. However this would be quite problematic --
  469. * we would need to reimplement the Monarch handling and
  470. * it would mess up the exclusion between exception handler
  471. * and poll hander -- * so we skip this for now.
  472. * These cases should not happen anyways, or only when the CPU
  473. * is already totally * confused. In this case it's likely it will
  474. * not fully execute the machine check handler either.
  475. */
  476. void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
  477. {
  478. struct mce m;
  479. int i;
  480. percpu_inc(mce_poll_count);
  481. mce_gather_info(&m, NULL);
  482. for (i = 0; i < banks; i++) {
  483. if (!mce_banks[i].ctl || !test_bit(i, *b))
  484. continue;
  485. m.misc = 0;
  486. m.addr = 0;
  487. m.bank = i;
  488. m.tsc = 0;
  489. barrier();
  490. m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  491. if (!(m.status & MCI_STATUS_VAL))
  492. continue;
  493. /*
  494. * Uncorrected or signalled events are handled by the exception
  495. * handler when it is enabled, so don't process those here.
  496. *
  497. * TBD do the same check for MCI_STATUS_EN here?
  498. */
  499. if (!(flags & MCP_UC) &&
  500. (m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)))
  501. continue;
  502. if (m.status & MCI_STATUS_MISCV)
  503. m.misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
  504. if (m.status & MCI_STATUS_ADDRV)
  505. m.addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));
  506. if (!(flags & MCP_TIMESTAMP))
  507. m.tsc = 0;
  508. /*
  509. * Don't get the IP here because it's unlikely to
  510. * have anything to do with the actual error location.
  511. */
  512. if (!(flags & MCP_DONTLOG) && !mce_dont_log_ce)
  513. mce_log(&m);
  514. /*
  515. * Clear state for this bank.
  516. */
  517. mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  518. }
  519. /*
  520. * Don't clear MCG_STATUS here because it's only defined for
  521. * exceptions.
  522. */
  523. sync_core();
  524. }
  525. EXPORT_SYMBOL_GPL(machine_check_poll);
  526. /*
  527. * Do a quick check if any of the events requires a panic.
  528. * This decides if we keep the events around or clear them.
  529. */
  530. static int mce_no_way_out(struct mce *m, char **msg)
  531. {
  532. int i;
  533. for (i = 0; i < banks; i++) {
  534. m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  535. if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY)
  536. return 1;
  537. }
  538. return 0;
  539. }
  540. /*
  541. * Variable to establish order between CPUs while scanning.
  542. * Each CPU spins initially until executing is equal its number.
  543. */
  544. static atomic_t mce_executing;
  545. /*
  546. * Defines order of CPUs on entry. First CPU becomes Monarch.
  547. */
  548. static atomic_t mce_callin;
  549. /*
  550. * Check if a timeout waiting for other CPUs happened.
  551. */
  552. static int mce_timed_out(u64 *t)
  553. {
  554. /*
  555. * The others already did panic for some reason.
  556. * Bail out like in a timeout.
  557. * rmb() to tell the compiler that system_state
  558. * might have been modified by someone else.
  559. */
  560. rmb();
  561. if (atomic_read(&mce_paniced))
  562. wait_for_panic();
  563. if (!monarch_timeout)
  564. goto out;
  565. if ((s64)*t < SPINUNIT) {
  566. /* CHECKME: Make panic default for 1 too? */
  567. if (tolerant < 1)
  568. mce_panic("Timeout synchronizing machine check over CPUs",
  569. NULL, NULL);
  570. cpu_missing = 1;
  571. return 1;
  572. }
  573. *t -= SPINUNIT;
  574. out:
  575. touch_nmi_watchdog();
  576. return 0;
  577. }
  578. /*
  579. * The Monarch's reign. The Monarch is the CPU who entered
  580. * the machine check handler first. It waits for the others to
  581. * raise the exception too and then grades them. When any
  582. * error is fatal panic. Only then let the others continue.
  583. *
  584. * The other CPUs entering the MCE handler will be controlled by the
  585. * Monarch. They are called Subjects.
  586. *
  587. * This way we prevent any potential data corruption in a unrecoverable case
  588. * and also makes sure always all CPU's errors are examined.
  589. *
  590. * Also this detects the case of a machine check event coming from outer
  591. * space (not detected by any CPUs) In this case some external agent wants
  592. * us to shut down, so panic too.
  593. *
  594. * The other CPUs might still decide to panic if the handler happens
  595. * in a unrecoverable place, but in this case the system is in a semi-stable
  596. * state and won't corrupt anything by itself. It's ok to let the others
  597. * continue for a bit first.
  598. *
  599. * All the spin loops have timeouts; when a timeout happens a CPU
  600. * typically elects itself to be Monarch.
  601. */
  602. static void mce_reign(void)
  603. {
  604. int cpu;
  605. struct mce *m = NULL;
  606. int global_worst = 0;
  607. char *msg = NULL;
  608. char *nmsg = NULL;
  609. /*
  610. * This CPU is the Monarch and the other CPUs have run
  611. * through their handlers.
  612. * Grade the severity of the errors of all the CPUs.
  613. */
  614. for_each_possible_cpu(cpu) {
  615. int severity = mce_severity(&per_cpu(mces_seen, cpu), tolerant,
  616. &nmsg);
  617. if (severity > global_worst) {
  618. msg = nmsg;
  619. global_worst = severity;
  620. m = &per_cpu(mces_seen, cpu);
  621. }
  622. }
  623. /*
  624. * Cannot recover? Panic here then.
  625. * This dumps all the mces in the log buffer and stops the
  626. * other CPUs.
  627. */
  628. if (m && global_worst >= MCE_PANIC_SEVERITY && tolerant < 3)
  629. mce_panic("Fatal Machine check", m, msg);
  630. /*
  631. * For UC somewhere we let the CPU who detects it handle it.
  632. * Also must let continue the others, otherwise the handling
  633. * CPU could deadlock on a lock.
  634. */
  635. /*
  636. * No machine check event found. Must be some external
  637. * source or one CPU is hung. Panic.
  638. */
  639. if (global_worst <= MCE_KEEP_SEVERITY && tolerant < 3)
  640. mce_panic("Machine check from unknown source", NULL, NULL);
  641. /*
  642. * Now clear all the mces_seen so that they don't reappear on
  643. * the next mce.
  644. */
  645. for_each_possible_cpu(cpu)
  646. memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
  647. }
  648. static atomic_t global_nwo;
  649. /*
  650. * Start of Monarch synchronization. This waits until all CPUs have
  651. * entered the exception handler and then determines if any of them
  652. * saw a fatal event that requires panic. Then it executes them
  653. * in the entry order.
  654. * TBD double check parallel CPU hotunplug
  655. */
  656. static int mce_start(int *no_way_out)
  657. {
  658. int order;
  659. int cpus = num_online_cpus();
  660. u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
  661. if (!timeout)
  662. return -1;
  663. atomic_add(*no_way_out, &global_nwo);
  664. /*
  665. * global_nwo should be updated before mce_callin
  666. */
  667. smp_wmb();
  668. order = atomic_inc_return(&mce_callin);
  669. /*
  670. * Wait for everyone.
  671. */
  672. while (atomic_read(&mce_callin) != cpus) {
  673. if (mce_timed_out(&timeout)) {
  674. atomic_set(&global_nwo, 0);
  675. return -1;
  676. }
  677. ndelay(SPINUNIT);
  678. }
  679. /*
  680. * mce_callin should be read before global_nwo
  681. */
  682. smp_rmb();
  683. if (order == 1) {
  684. /*
  685. * Monarch: Starts executing now, the others wait.
  686. */
  687. atomic_set(&mce_executing, 1);
  688. } else {
  689. /*
  690. * Subject: Now start the scanning loop one by one in
  691. * the original callin order.
  692. * This way when there are any shared banks it will be
  693. * only seen by one CPU before cleared, avoiding duplicates.
  694. */
  695. while (atomic_read(&mce_executing) < order) {
  696. if (mce_timed_out(&timeout)) {
  697. atomic_set(&global_nwo, 0);
  698. return -1;
  699. }
  700. ndelay(SPINUNIT);
  701. }
  702. }
  703. /*
  704. * Cache the global no_way_out state.
  705. */
  706. *no_way_out = atomic_read(&global_nwo);
  707. return order;
  708. }
  709. /*
  710. * Synchronize between CPUs after main scanning loop.
  711. * This invokes the bulk of the Monarch processing.
  712. */
  713. static int mce_end(int order)
  714. {
  715. int ret = -1;
  716. u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
  717. if (!timeout)
  718. goto reset;
  719. if (order < 0)
  720. goto reset;
  721. /*
  722. * Allow others to run.
  723. */
  724. atomic_inc(&mce_executing);
  725. if (order == 1) {
  726. /* CHECKME: Can this race with a parallel hotplug? */
  727. int cpus = num_online_cpus();
  728. /*
  729. * Monarch: Wait for everyone to go through their scanning
  730. * loops.
  731. */
  732. while (atomic_read(&mce_executing) <= cpus) {
  733. if (mce_timed_out(&timeout))
  734. goto reset;
  735. ndelay(SPINUNIT);
  736. }
  737. mce_reign();
  738. barrier();
  739. ret = 0;
  740. } else {
  741. /*
  742. * Subject: Wait for Monarch to finish.
  743. */
  744. while (atomic_read(&mce_executing) != 0) {
  745. if (mce_timed_out(&timeout))
  746. goto reset;
  747. ndelay(SPINUNIT);
  748. }
  749. /*
  750. * Don't reset anything. That's done by the Monarch.
  751. */
  752. return 0;
  753. }
  754. /*
  755. * Reset all global state.
  756. */
  757. reset:
  758. atomic_set(&global_nwo, 0);
  759. atomic_set(&mce_callin, 0);
  760. barrier();
  761. /*
  762. * Let others run again.
  763. */
  764. atomic_set(&mce_executing, 0);
  765. return ret;
  766. }
  767. /*
  768. * Check if the address reported by the CPU is in a format we can parse.
  769. * It would be possible to add code for most other cases, but all would
  770. * be somewhat complicated (e.g. segment offset would require an instruction
  771. * parser). So only support physical addresses up to page granuality for now.
  772. */
  773. static int mce_usable_address(struct mce *m)
  774. {
  775. if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
  776. return 0;
  777. if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
  778. return 0;
  779. if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
  780. return 0;
  781. return 1;
  782. }
  783. static void mce_clear_state(unsigned long *toclear)
  784. {
  785. int i;
  786. for (i = 0; i < banks; i++) {
  787. if (test_bit(i, toclear))
  788. mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  789. }
  790. }
  791. /*
  792. * The actual machine check handler. This only handles real
  793. * exceptions when something got corrupted coming in through int 18.
  794. *
  795. * This is executed in NMI context not subject to normal locking rules. This
  796. * implies that most kernel services cannot be safely used. Don't even
  797. * think about putting a printk in there!
  798. *
  799. * On Intel systems this is entered on all CPUs in parallel through
  800. * MCE broadcast. However some CPUs might be broken beyond repair,
  801. * so be always careful when synchronizing with others.
  802. */
  803. void do_machine_check(struct pt_regs *regs, long error_code)
  804. {
  805. struct mce m, *final;
  806. int i;
  807. int worst = 0;
  808. int severity;
  809. /*
  810. * Establish sequential order between the CPUs entering the machine
  811. * check handler.
  812. */
  813. int order;
  814. /*
  815. * If no_way_out gets set, there is no safe way to recover from this
  816. * MCE. If tolerant is cranked up, we'll try anyway.
  817. */
  818. int no_way_out = 0;
  819. /*
  820. * If kill_it gets set, there might be a way to recover from this
  821. * error.
  822. */
  823. int kill_it = 0;
  824. DECLARE_BITMAP(toclear, MAX_NR_BANKS);
  825. char *msg = "Unknown";
  826. atomic_inc(&mce_entry);
  827. percpu_inc(mce_exception_count);
  828. if (!banks)
  829. goto out;
  830. mce_gather_info(&m, regs);
  831. final = &__get_cpu_var(mces_seen);
  832. *final = m;
  833. no_way_out = mce_no_way_out(&m, &msg);
  834. barrier();
  835. /*
  836. * When no restart IP must always kill or panic.
  837. */
  838. if (!(m.mcgstatus & MCG_STATUS_RIPV))
  839. kill_it = 1;
  840. /*
  841. * Go through all the banks in exclusion of the other CPUs.
  842. * This way we don't report duplicated events on shared banks
  843. * because the first one to see it will clear it.
  844. */
  845. order = mce_start(&no_way_out);
  846. for (i = 0; i < banks; i++) {
  847. __clear_bit(i, toclear);
  848. if (!mce_banks[i].ctl)
  849. continue;
  850. m.misc = 0;
  851. m.addr = 0;
  852. m.bank = i;
  853. m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  854. if ((m.status & MCI_STATUS_VAL) == 0)
  855. continue;
  856. /*
  857. * Non uncorrected or non signaled errors are handled by
  858. * machine_check_poll. Leave them alone, unless this panics.
  859. */
  860. if (!(m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
  861. !no_way_out)
  862. continue;
  863. /*
  864. * Set taint even when machine check was not enabled.
  865. */
  866. add_taint(TAINT_MACHINE_CHECK);
  867. severity = mce_severity(&m, tolerant, NULL);
  868. /*
  869. * When machine check was for corrected handler don't touch,
  870. * unless we're panicing.
  871. */
  872. if (severity == MCE_KEEP_SEVERITY && !no_way_out)
  873. continue;
  874. __set_bit(i, toclear);
  875. if (severity == MCE_NO_SEVERITY) {
  876. /*
  877. * Machine check event was not enabled. Clear, but
  878. * ignore.
  879. */
  880. continue;
  881. }
  882. /*
  883. * Kill on action required.
  884. */
  885. if (severity == MCE_AR_SEVERITY)
  886. kill_it = 1;
  887. if (m.status & MCI_STATUS_MISCV)
  888. m.misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
  889. if (m.status & MCI_STATUS_ADDRV)
  890. m.addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));
  891. /*
  892. * Action optional error. Queue address for later processing.
  893. * When the ring overflows we just ignore the AO error.
  894. * RED-PEN add some logging mechanism when
  895. * usable_address or mce_add_ring fails.
  896. * RED-PEN don't ignore overflow for tolerant == 0
  897. */
  898. if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
  899. mce_ring_add(m.addr >> PAGE_SHIFT);
  900. mce_log(&m);
  901. if (severity > worst) {
  902. *final = m;
  903. worst = severity;
  904. }
  905. }
  906. if (!no_way_out)
  907. mce_clear_state(toclear);
  908. /*
  909. * Do most of the synchronization with other CPUs.
  910. * When there's any problem use only local no_way_out state.
  911. */
  912. if (mce_end(order) < 0)
  913. no_way_out = worst >= MCE_PANIC_SEVERITY;
  914. /*
  915. * If we have decided that we just CAN'T continue, and the user
  916. * has not set tolerant to an insane level, give up and die.
  917. *
  918. * This is mainly used in the case when the system doesn't
  919. * support MCE broadcasting or it has been disabled.
  920. */
  921. if (no_way_out && tolerant < 3)
  922. mce_panic("Fatal machine check on current CPU", final, msg);
  923. /*
  924. * If the error seems to be unrecoverable, something should be
  925. * done. Try to kill as little as possible. If we can kill just
  926. * one task, do that. If the user has set the tolerance very
  927. * high, don't try to do anything at all.
  928. */
  929. if (kill_it && tolerant < 3)
  930. force_sig(SIGBUS, current);
  931. /* notify userspace ASAP */
  932. set_thread_flag(TIF_MCE_NOTIFY);
  933. if (worst > 0)
  934. mce_report_event(regs);
  935. mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
  936. out:
  937. atomic_dec(&mce_entry);
  938. sync_core();
  939. }
  940. EXPORT_SYMBOL_GPL(do_machine_check);
  941. /* dummy to break dependency. actual code is in mm/memory-failure.c */
  942. void __attribute__((weak)) memory_failure(unsigned long pfn, int vector)
  943. {
  944. printk(KERN_ERR "Action optional memory failure at %lx ignored\n", pfn);
  945. }
  946. /*
  947. * Called after mce notification in process context. This code
  948. * is allowed to sleep. Call the high level VM handler to process
  949. * any corrupted pages.
  950. * Assume that the work queue code only calls this one at a time
  951. * per CPU.
  952. * Note we don't disable preemption, so this code might run on the wrong
  953. * CPU. In this case the event is picked up by the scheduled work queue.
  954. * This is merely a fast path to expedite processing in some common
  955. * cases.
  956. */
  957. void mce_notify_process(void)
  958. {
  959. unsigned long pfn;
  960. mce_notify_irq();
  961. while (mce_ring_get(&pfn))
  962. memory_failure(pfn, MCE_VECTOR);
  963. }
  964. static void mce_process_work(struct work_struct *dummy)
  965. {
  966. mce_notify_process();
  967. }
  968. #ifdef CONFIG_X86_MCE_INTEL
  969. /***
  970. * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
  971. * @cpu: The CPU on which the event occurred.
  972. * @status: Event status information
  973. *
  974. * This function should be called by the thermal interrupt after the
  975. * event has been processed and the decision was made to log the event
  976. * further.
  977. *
  978. * The status parameter will be saved to the 'status' field of 'struct mce'
  979. * and historically has been the register value of the
  980. * MSR_IA32_THERMAL_STATUS (Intel) msr.
  981. */
  982. void mce_log_therm_throt_event(__u64 status)
  983. {
  984. struct mce m;
  985. mce_setup(&m);
  986. m.bank = MCE_THERMAL_BANK;
  987. m.status = status;
  988. mce_log(&m);
  989. }
  990. #endif /* CONFIG_X86_MCE_INTEL */
  991. /*
  992. * Periodic polling timer for "silent" machine check errors. If the
  993. * poller finds an MCE, poll 2x faster. When the poller finds no more
  994. * errors, poll 2x slower (up to check_interval seconds).
  995. */
  996. static int check_interval = 5 * 60; /* 5 minutes */
  997. static DEFINE_PER_CPU(int, mce_next_interval); /* in jiffies */
  998. static DEFINE_PER_CPU(struct timer_list, mce_timer);
  999. static void mce_start_timer(unsigned long data)
  1000. {
  1001. struct timer_list *t = &per_cpu(mce_timer, data);
  1002. int *n;
  1003. WARN_ON(smp_processor_id() != data);
  1004. if (mce_available(__this_cpu_ptr(&cpu_info))) {
  1005. machine_check_poll(MCP_TIMESTAMP,
  1006. &__get_cpu_var(mce_poll_banks));
  1007. }
  1008. /*
  1009. * Alert userspace if needed. If we logged an MCE, reduce the
  1010. * polling interval, otherwise increase the polling interval.
  1011. */
  1012. n = &__get_cpu_var(mce_next_interval);
  1013. if (mce_notify_irq())
  1014. *n = max(*n/2, HZ/100);
  1015. else
  1016. *n = min(*n*2, (int)round_jiffies_relative(check_interval*HZ));
  1017. t->expires = jiffies + *n;
  1018. add_timer_on(t, smp_processor_id());
  1019. }
  1020. /* Must not be called in IRQ context where del_timer_sync() can deadlock */
  1021. static void mce_timer_delete_all(void)
  1022. {
  1023. int cpu;
  1024. for_each_online_cpu(cpu)
  1025. del_timer_sync(&per_cpu(mce_timer, cpu));
  1026. }
  1027. static void mce_do_trigger(struct work_struct *work)
  1028. {
  1029. call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
  1030. }
  1031. static DECLARE_WORK(mce_trigger_work, mce_do_trigger);
  1032. /*
  1033. * Notify the user(s) about new machine check events.
  1034. * Can be called from interrupt context, but not from machine check/NMI
  1035. * context.
  1036. */
  1037. int mce_notify_irq(void)
  1038. {
  1039. /* Not more than two messages every minute */
  1040. static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);
  1041. clear_thread_flag(TIF_MCE_NOTIFY);
  1042. if (test_and_clear_bit(0, &mce_need_notify)) {
  1043. /* wake processes polling /dev/mcelog */
  1044. wake_up_interruptible(&mce_chrdev_wait);
  1045. /*
  1046. * There is no risk of missing notifications because
  1047. * work_pending is always cleared before the function is
  1048. * executed.
  1049. */
  1050. if (mce_helper[0] && !work_pending(&mce_trigger_work))
  1051. schedule_work(&mce_trigger_work);
  1052. if (__ratelimit(&ratelimit))
  1053. pr_info(HW_ERR "Machine check events logged\n");
  1054. return 1;
  1055. }
  1056. return 0;
  1057. }
  1058. EXPORT_SYMBOL_GPL(mce_notify_irq);
  1059. static int __cpuinit __mcheck_cpu_mce_banks_init(void)
  1060. {
  1061. int i;
  1062. mce_banks = kzalloc(banks * sizeof(struct mce_bank), GFP_KERNEL);
  1063. if (!mce_banks)
  1064. return -ENOMEM;
  1065. for (i = 0; i < banks; i++) {
  1066. struct mce_bank *b = &mce_banks[i];
  1067. b->ctl = -1ULL;
  1068. b->init = 1;
  1069. }
  1070. return 0;
  1071. }
  1072. /*
  1073. * Initialize Machine Checks for a CPU.
  1074. */
  1075. static int __cpuinit __mcheck_cpu_cap_init(void)
  1076. {
  1077. unsigned b;
  1078. u64 cap;
  1079. rdmsrl(MSR_IA32_MCG_CAP, cap);
  1080. b = cap & MCG_BANKCNT_MASK;
  1081. if (!banks)
  1082. printk(KERN_INFO "mce: CPU supports %d MCE banks\n", b);
  1083. if (b > MAX_NR_BANKS) {
  1084. printk(KERN_WARNING
  1085. "MCE: Using only %u machine check banks out of %u\n",
  1086. MAX_NR_BANKS, b);
  1087. b = MAX_NR_BANKS;
  1088. }
  1089. /* Don't support asymmetric configurations today */
  1090. WARN_ON(banks != 0 && b != banks);
  1091. banks = b;
  1092. if (!mce_banks) {
  1093. int err = __mcheck_cpu_mce_banks_init();
  1094. if (err)
  1095. return err;
  1096. }
  1097. /* Use accurate RIP reporting if available. */
  1098. if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
  1099. rip_msr = MSR_IA32_MCG_EIP;
  1100. if (cap & MCG_SER_P)
  1101. mce_ser = 1;
  1102. return 0;
  1103. }
  1104. static void __mcheck_cpu_init_generic(void)
  1105. {
  1106. mce_banks_t all_banks;
  1107. u64 cap;
  1108. int i;
  1109. /*
  1110. * Log the machine checks left over from the previous reset.
  1111. */
  1112. bitmap_fill(all_banks, MAX_NR_BANKS);
  1113. machine_check_poll(MCP_UC|(!mce_bootlog ? MCP_DONTLOG : 0), &all_banks);
  1114. set_in_cr4(X86_CR4_MCE);
  1115. rdmsrl(MSR_IA32_MCG_CAP, cap);
  1116. if (cap & MCG_CTL_P)
  1117. wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  1118. for (i = 0; i < banks; i++) {
  1119. struct mce_bank *b = &mce_banks[i];
  1120. if (!b->init)
  1121. continue;
  1122. wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
  1123. wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  1124. }
  1125. }
  1126. /* Add per CPU specific workarounds here */
  1127. static int __cpuinit __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
  1128. {
  1129. if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
  1130. pr_info("MCE: unknown CPU type - not enabling MCE support.\n");
  1131. return -EOPNOTSUPP;
  1132. }
  1133. /* This should be disabled by the BIOS, but isn't always */
  1134. if (c->x86_vendor == X86_VENDOR_AMD) {
  1135. if (c->x86 == 15 && banks > 4) {
  1136. /*
  1137. * disable GART TBL walk error reporting, which
  1138. * trips off incorrectly with the IOMMU & 3ware
  1139. * & Cerberus:
  1140. */
  1141. clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
  1142. }
  1143. if (c->x86 <= 17 && mce_bootlog < 0) {
  1144. /*
  1145. * Lots of broken BIOS around that don't clear them
  1146. * by default and leave crap in there. Don't log:
  1147. */
  1148. mce_bootlog = 0;
  1149. }
  1150. /*
  1151. * Various K7s with broken bank 0 around. Always disable
  1152. * by default.
  1153. */
  1154. if (c->x86 == 6 && banks > 0)
  1155. mce_banks[0].ctl = 0;
  1156. }
  1157. if (c->x86_vendor == X86_VENDOR_INTEL) {
  1158. /*
  1159. * SDM documents that on family 6 bank 0 should not be written
  1160. * because it aliases to another special BIOS controlled
  1161. * register.
  1162. * But it's not aliased anymore on model 0x1a+
  1163. * Don't ignore bank 0 completely because there could be a
  1164. * valid event later, merely don't write CTL0.
  1165. */
  1166. if (c->x86 == 6 && c->x86_model < 0x1A && banks > 0)
  1167. mce_banks[0].init = 0;
  1168. /*
  1169. * All newer Intel systems support MCE broadcasting. Enable
  1170. * synchronization with a one second timeout.
  1171. */
  1172. if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
  1173. monarch_timeout < 0)
  1174. monarch_timeout = USEC_PER_SEC;
  1175. /*
  1176. * There are also broken BIOSes on some Pentium M and
  1177. * earlier systems:
  1178. */
  1179. if (c->x86 == 6 && c->x86_model <= 13 && mce_bootlog < 0)
  1180. mce_bootlog = 0;
  1181. }
  1182. if (monarch_timeout < 0)
  1183. monarch_timeout = 0;
  1184. if (mce_bootlog != 0)
  1185. mce_panic_timeout = 30;
  1186. return 0;
  1187. }
  1188. static int __cpuinit __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
  1189. {
  1190. if (c->x86 != 5)
  1191. return 0;
  1192. switch (c->x86_vendor) {
  1193. case X86_VENDOR_INTEL:
  1194. intel_p5_mcheck_init(c);
  1195. return 1;
  1196. break;
  1197. case X86_VENDOR_CENTAUR:
  1198. winchip_mcheck_init(c);
  1199. return 1;
  1200. break;
  1201. }
  1202. return 0;
  1203. }
  1204. static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
  1205. {
  1206. switch (c->x86_vendor) {
  1207. case X86_VENDOR_INTEL:
  1208. mce_intel_feature_init(c);
  1209. break;
  1210. case X86_VENDOR_AMD:
  1211. mce_amd_feature_init(c);
  1212. break;
  1213. default:
  1214. break;
  1215. }
  1216. }
  1217. static void __mcheck_cpu_init_timer(void)
  1218. {
  1219. struct timer_list *t = &__get_cpu_var(mce_timer);
  1220. int *n = &__get_cpu_var(mce_next_interval);
  1221. setup_timer(t, mce_start_timer, smp_processor_id());
  1222. if (mce_ignore_ce)
  1223. return;
  1224. *n = check_interval * HZ;
  1225. if (!*n)
  1226. return;
  1227. t->expires = round_jiffies(jiffies + *n);
  1228. add_timer_on(t, smp_processor_id());
  1229. }
  1230. /* Handle unconfigured int18 (should never happen) */
  1231. static void unexpected_machine_check(struct pt_regs *regs, long error_code)
  1232. {
  1233. printk(KERN_ERR "CPU#%d: Unexpected int18 (Machine Check).\n",
  1234. smp_processor_id());
  1235. }
  1236. /* Call the installed machine check handler for this CPU setup. */
  1237. void (*machine_check_vector)(struct pt_regs *, long error_code) =
  1238. unexpected_machine_check;
  1239. /*
  1240. * Called for each booted CPU to set up machine checks.
  1241. * Must be called with preempt off:
  1242. */
  1243. void __cpuinit mcheck_cpu_init(struct cpuinfo_x86 *c)
  1244. {
  1245. if (mce_disabled)
  1246. return;
  1247. if (__mcheck_cpu_ancient_init(c))
  1248. return;
  1249. if (!mce_available(c))
  1250. return;
  1251. if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
  1252. mce_disabled = 1;
  1253. return;
  1254. }
  1255. machine_check_vector = do_machine_check;
  1256. __mcheck_cpu_init_generic();
  1257. __mcheck_cpu_init_vendor(c);
  1258. __mcheck_cpu_init_timer();
  1259. INIT_WORK(&__get_cpu_var(mce_work), mce_process_work);
  1260. init_irq_work(&__get_cpu_var(mce_irq_work), &mce_irq_work_cb);
  1261. }
  1262. /*
  1263. * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
  1264. */
  1265. static DEFINE_SPINLOCK(mce_chrdev_state_lock);
  1266. static int mce_chrdev_open_count; /* #times opened */
  1267. static int mce_chrdev_open_exclu; /* already open exclusive? */
  1268. static int mce_chrdev_open(struct inode *inode, struct file *file)
  1269. {
  1270. spin_lock(&mce_chrdev_state_lock);
  1271. if (mce_chrdev_open_exclu ||
  1272. (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
  1273. spin_unlock(&mce_chrdev_state_lock);
  1274. return -EBUSY;
  1275. }
  1276. if (file->f_flags & O_EXCL)
  1277. mce_chrdev_open_exclu = 1;
  1278. mce_chrdev_open_count++;
  1279. spin_unlock(&mce_chrdev_state_lock);
  1280. return nonseekable_open(inode, file);
  1281. }
  1282. static int mce_chrdev_release(struct inode *inode, struct file *file)
  1283. {
  1284. spin_lock(&mce_chrdev_state_lock);
  1285. mce_chrdev_open_count--;
  1286. mce_chrdev_open_exclu = 0;
  1287. spin_unlock(&mce_chrdev_state_lock);
  1288. return 0;
  1289. }
  1290. static void collect_tscs(void *data)
  1291. {
  1292. unsigned long *cpu_tsc = (unsigned long *)data;
  1293. rdtscll(cpu_tsc[smp_processor_id()]);
  1294. }
  1295. static int mce_apei_read_done;
  1296. /* Collect MCE record of previous boot in persistent storage via APEI ERST. */
  1297. static int __mce_read_apei(char __user **ubuf, size_t usize)
  1298. {
  1299. int rc;
  1300. u64 record_id;
  1301. struct mce m;
  1302. if (usize < sizeof(struct mce))
  1303. return -EINVAL;
  1304. rc = apei_read_mce(&m, &record_id);
  1305. /* Error or no more MCE record */
  1306. if (rc <= 0) {
  1307. mce_apei_read_done = 1;
  1308. return rc;
  1309. }
  1310. rc = -EFAULT;
  1311. if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
  1312. return rc;
  1313. /*
  1314. * In fact, we should have cleared the record after that has
  1315. * been flushed to the disk or sent to network in
  1316. * /sbin/mcelog, but we have no interface to support that now,
  1317. * so just clear it to avoid duplication.
  1318. */
  1319. rc = apei_clear_mce(record_id);
  1320. if (rc) {
  1321. mce_apei_read_done = 1;
  1322. return rc;
  1323. }
  1324. *ubuf += sizeof(struct mce);
  1325. return 0;
  1326. }
  1327. static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
  1328. size_t usize, loff_t *off)
  1329. {
  1330. char __user *buf = ubuf;
  1331. unsigned long *cpu_tsc;
  1332. unsigned prev, next;
  1333. int i, err;
  1334. cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
  1335. if (!cpu_tsc)
  1336. return -ENOMEM;
  1337. mutex_lock(&mce_chrdev_read_mutex);
  1338. if (!mce_apei_read_done) {
  1339. err = __mce_read_apei(&buf, usize);
  1340. if (err || buf != ubuf)
  1341. goto out;
  1342. }
  1343. next = rcu_dereference_check_mce(mcelog.next);
  1344. /* Only supports full reads right now */
  1345. err = -EINVAL;
  1346. if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
  1347. goto out;
  1348. err = 0;
  1349. prev = 0;
  1350. do {
  1351. for (i = prev; i < next; i++) {
  1352. unsigned long start = jiffies;
  1353. struct mce *m = &mcelog.entry[i];
  1354. while (!m->finished) {
  1355. if (time_after_eq(jiffies, start + 2)) {
  1356. memset(m, 0, sizeof(*m));
  1357. goto timeout;
  1358. }
  1359. cpu_relax();
  1360. }
  1361. smp_rmb();
  1362. err |= copy_to_user(buf, m, sizeof(*m));
  1363. buf += sizeof(*m);
  1364. timeout:
  1365. ;
  1366. }
  1367. memset(mcelog.entry + prev, 0,
  1368. (next - prev) * sizeof(struct mce));
  1369. prev = next;
  1370. next = cmpxchg(&mcelog.next, prev, 0);
  1371. } while (next != prev);
  1372. synchronize_sched();
  1373. /*
  1374. * Collect entries that were still getting written before the
  1375. * synchronize.
  1376. */
  1377. on_each_cpu(collect_tscs, cpu_tsc, 1);
  1378. for (i = next; i < MCE_LOG_LEN; i++) {
  1379. struct mce *m = &mcelog.entry[i];
  1380. if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
  1381. err |= copy_to_user(buf, m, sizeof(*m));
  1382. smp_rmb();
  1383. buf += sizeof(*m);
  1384. memset(m, 0, sizeof(*m));
  1385. }
  1386. }
  1387. if (err)
  1388. err = -EFAULT;
  1389. out:
  1390. mutex_unlock(&mce_chrdev_read_mutex);
  1391. kfree(cpu_tsc);
  1392. return err ? err : buf - ubuf;
  1393. }
  1394. static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
  1395. {
  1396. poll_wait(file, &mce_chrdev_wait, wait);
  1397. if (rcu_access_index(mcelog.next))
  1398. return POLLIN | POLLRDNORM;
  1399. if (!mce_apei_read_done && apei_check_mce())
  1400. return POLLIN | POLLRDNORM;
  1401. return 0;
  1402. }
  1403. static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
  1404. unsigned long arg)
  1405. {
  1406. int __user *p = (int __user *)arg;
  1407. if (!capable(CAP_SYS_ADMIN))
  1408. return -EPERM;
  1409. switch (cmd) {
  1410. case MCE_GET_RECORD_LEN:
  1411. return put_user(sizeof(struct mce), p);
  1412. case MCE_GET_LOG_LEN:
  1413. return put_user(MCE_LOG_LEN, p);
  1414. case MCE_GETCLEAR_FLAGS: {
  1415. unsigned flags;
  1416. do {
  1417. flags = mcelog.flags;
  1418. } while (cmpxchg(&mcelog.flags, flags, 0) != flags);
  1419. return put_user(flags, p);
  1420. }
  1421. default:
  1422. return -ENOTTY;
  1423. }
  1424. }
  1425. static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
  1426. size_t usize, loff_t *off);
  1427. void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
  1428. const char __user *ubuf,
  1429. size_t usize, loff_t *off))
  1430. {
  1431. mce_write = fn;
  1432. }
  1433. EXPORT_SYMBOL_GPL(register_mce_write_callback);
  1434. ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
  1435. size_t usize, loff_t *off)
  1436. {
  1437. if (mce_write)
  1438. return mce_write(filp, ubuf, usize, off);
  1439. else
  1440. return -EINVAL;
  1441. }
  1442. static const struct file_operations mce_chrdev_ops = {
  1443. .open = mce_chrdev_open,
  1444. .release = mce_chrdev_release,
  1445. .read = mce_chrdev_read,
  1446. .write = mce_chrdev_write,
  1447. .poll = mce_chrdev_poll,
  1448. .unlocked_ioctl = mce_chrdev_ioctl,
  1449. .llseek = no_llseek,
  1450. };
  1451. static struct miscdevice mce_chrdev_device = {
  1452. MISC_MCELOG_MINOR,
  1453. "mcelog",
  1454. &mce_chrdev_ops,
  1455. };
  1456. /*
  1457. * mce=off Disables machine check
  1458. * mce=no_cmci Disables CMCI
  1459. * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
  1460. * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
  1461. * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
  1462. * monarchtimeout is how long to wait for other CPUs on machine
  1463. * check, or 0 to not wait
  1464. * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
  1465. * mce=nobootlog Don't log MCEs from before booting.
  1466. */
  1467. static int __init mcheck_enable(char *str)
  1468. {
  1469. if (*str == 0) {
  1470. enable_p5_mce();
  1471. return 1;
  1472. }
  1473. if (*str == '=')
  1474. str++;
  1475. if (!strcmp(str, "off"))
  1476. mce_disabled = 1;
  1477. else if (!strcmp(str, "no_cmci"))
  1478. mce_cmci_disabled = 1;
  1479. else if (!strcmp(str, "dont_log_ce"))
  1480. mce_dont_log_ce = 1;
  1481. else if (!strcmp(str, "ignore_ce"))
  1482. mce_ignore_ce = 1;
  1483. else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
  1484. mce_bootlog = (str[0] == 'b');
  1485. else if (isdigit(str[0])) {
  1486. get_option(&str, &tolerant);
  1487. if (*str == ',') {
  1488. ++str;
  1489. get_option(&str, &monarch_timeout);
  1490. }
  1491. } else {
  1492. printk(KERN_INFO "mce argument %s ignored. Please use /sys\n",
  1493. str);
  1494. return 0;
  1495. }
  1496. return 1;
  1497. }
  1498. __setup("mce", mcheck_enable);
  1499. int __init mcheck_init(void)
  1500. {
  1501. mcheck_intel_therm_init();
  1502. return 0;
  1503. }
  1504. /*
  1505. * mce_syscore: PM support
  1506. */
  1507. /*
  1508. * Disable machine checks on suspend and shutdown. We can't really handle
  1509. * them later.
  1510. */
  1511. static int mce_disable_error_reporting(void)
  1512. {
  1513. int i;
  1514. for (i = 0; i < banks; i++) {
  1515. struct mce_bank *b = &mce_banks[i];
  1516. if (b->init)
  1517. wrmsrl(MSR_IA32_MCx_CTL(i), 0);
  1518. }
  1519. return 0;
  1520. }
  1521. static int mce_syscore_suspend(void)
  1522. {
  1523. return mce_disable_error_reporting();
  1524. }
  1525. static void mce_syscore_shutdown(void)
  1526. {
  1527. mce_disable_error_reporting();
  1528. }
  1529. /*
  1530. * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
  1531. * Only one CPU is active at this time, the others get re-added later using
  1532. * CPU hotplug:
  1533. */
  1534. static void mce_syscore_resume(void)
  1535. {
  1536. __mcheck_cpu_init_generic();
  1537. __mcheck_cpu_init_vendor(__this_cpu_ptr(&cpu_info));
  1538. }
  1539. static struct syscore_ops mce_syscore_ops = {
  1540. .suspend = mce_syscore_suspend,
  1541. .shutdown = mce_syscore_shutdown,
  1542. .resume = mce_syscore_resume,
  1543. };
  1544. /*
  1545. * mce_device: Sysfs support
  1546. */
  1547. static void mce_cpu_restart(void *data)
  1548. {
  1549. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1550. return;
  1551. __mcheck_cpu_init_generic();
  1552. __mcheck_cpu_init_timer();
  1553. }
  1554. /* Reinit MCEs after user configuration changes */
  1555. static void mce_restart(void)
  1556. {
  1557. mce_timer_delete_all();
  1558. on_each_cpu(mce_cpu_restart, NULL, 1);
  1559. }
  1560. /* Toggle features for corrected errors */
  1561. static void mce_disable_cmci(void *data)
  1562. {
  1563. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1564. return;
  1565. cmci_clear();
  1566. }
  1567. static void mce_enable_ce(void *all)
  1568. {
  1569. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1570. return;
  1571. cmci_reenable();
  1572. cmci_recheck();
  1573. if (all)
  1574. __mcheck_cpu_init_timer();
  1575. }
  1576. static struct bus_type mce_subsys = {
  1577. .name = "machinecheck",
  1578. .dev_name = "machinecheck",
  1579. };
  1580. struct device *mce_device[CONFIG_NR_CPUS];
  1581. __cpuinitdata
  1582. void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  1583. static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
  1584. {
  1585. return container_of(attr, struct mce_bank, attr);
  1586. }
  1587. static ssize_t show_bank(struct device *s, struct device_attribute *attr,
  1588. char *buf)
  1589. {
  1590. return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
  1591. }
  1592. static ssize_t set_bank(struct device *s, struct device_attribute *attr,
  1593. const char *buf, size_t size)
  1594. {
  1595. u64 new;
  1596. if (strict_strtoull(buf, 0, &new) < 0)
  1597. return -EINVAL;
  1598. attr_to_bank(attr)->ctl = new;
  1599. mce_restart();
  1600. return size;
  1601. }
  1602. static ssize_t
  1603. show_trigger(struct device *s, struct device_attribute *attr, char *buf)
  1604. {
  1605. strcpy(buf, mce_helper);
  1606. strcat(buf, "\n");
  1607. return strlen(mce_helper) + 1;
  1608. }
  1609. static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
  1610. const char *buf, size_t siz)
  1611. {
  1612. char *p;
  1613. strncpy(mce_helper, buf, sizeof(mce_helper));
  1614. mce_helper[sizeof(mce_helper)-1] = 0;
  1615. p = strchr(mce_helper, '\n');
  1616. if (p)
  1617. *p = 0;
  1618. return strlen(mce_helper) + !!p;
  1619. }
  1620. static ssize_t set_ignore_ce(struct device *s,
  1621. struct device_attribute *attr,
  1622. const char *buf, size_t size)
  1623. {
  1624. u64 new;
  1625. if (strict_strtoull(buf, 0, &new) < 0)
  1626. return -EINVAL;
  1627. if (mce_ignore_ce ^ !!new) {
  1628. if (new) {
  1629. /* disable ce features */
  1630. mce_timer_delete_all();
  1631. on_each_cpu(mce_disable_cmci, NULL, 1);
  1632. mce_ignore_ce = 1;
  1633. } else {
  1634. /* enable ce features */
  1635. mce_ignore_ce = 0;
  1636. on_each_cpu(mce_enable_ce, (void *)1, 1);
  1637. }
  1638. }
  1639. return size;
  1640. }
  1641. static ssize_t set_cmci_disabled(struct device *s,
  1642. struct device_attribute *attr,
  1643. const char *buf, size_t size)
  1644. {
  1645. u64 new;
  1646. if (strict_strtoull(buf, 0, &new) < 0)
  1647. return -EINVAL;
  1648. if (mce_cmci_disabled ^ !!new) {
  1649. if (new) {
  1650. /* disable cmci */
  1651. on_each_cpu(mce_disable_cmci, NULL, 1);
  1652. mce_cmci_disabled = 1;
  1653. } else {
  1654. /* enable cmci */
  1655. mce_cmci_disabled = 0;
  1656. on_each_cpu(mce_enable_ce, NULL, 1);
  1657. }
  1658. }
  1659. return size;
  1660. }
  1661. static ssize_t store_int_with_restart(struct device *s,
  1662. struct device_attribute *attr,
  1663. const char *buf, size_t size)
  1664. {
  1665. ssize_t ret = device_store_int(s, attr, buf, size);
  1666. mce_restart();
  1667. return ret;
  1668. }
  1669. static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
  1670. static DEVICE_INT_ATTR(tolerant, 0644, tolerant);
  1671. static DEVICE_INT_ATTR(monarch_timeout, 0644, monarch_timeout);
  1672. static DEVICE_INT_ATTR(dont_log_ce, 0644, mce_dont_log_ce);
  1673. static struct dev_ext_attribute dev_attr_check_interval = {
  1674. __ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
  1675. &check_interval
  1676. };
  1677. static struct dev_ext_attribute dev_attr_ignore_ce = {
  1678. __ATTR(ignore_ce, 0644, device_show_int, set_ignore_ce),
  1679. &mce_ignore_ce
  1680. };
  1681. static struct dev_ext_attribute dev_attr_cmci_disabled = {
  1682. __ATTR(cmci_disabled, 0644, device_show_int, set_cmci_disabled),
  1683. &mce_cmci_disabled
  1684. };
  1685. static struct device_attribute *mce_device_attrs[] = {
  1686. &dev_attr_tolerant.attr,
  1687. &dev_attr_check_interval.attr,
  1688. &dev_attr_trigger,
  1689. &dev_attr_monarch_timeout.attr,
  1690. &dev_attr_dont_log_ce.attr,
  1691. &dev_attr_ignore_ce.attr,
  1692. &dev_attr_cmci_disabled.attr,
  1693. NULL
  1694. };
  1695. static cpumask_var_t mce_device_initialized;
  1696. static void mce_device_release(struct device *dev)
  1697. {
  1698. kfree(dev);
  1699. }
  1700. /* Per cpu device init. All of the cpus still share the same ctrl bank: */
  1701. static __cpuinit int mce_device_create(unsigned int cpu)
  1702. {
  1703. struct device *dev;
  1704. int err;
  1705. int i, j;
  1706. if (!mce_available(&boot_cpu_data))
  1707. return -EIO;
  1708. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  1709. if (!dev)
  1710. return -ENOMEM;
  1711. dev->id = cpu;
  1712. dev->bus = &mce_subsys;
  1713. dev->release = &mce_device_release;
  1714. err = device_register(dev);
  1715. if (err)
  1716. return err;
  1717. for (i = 0; mce_device_attrs[i]; i++) {
  1718. err = device_create_file(dev, mce_device_attrs[i]);
  1719. if (err)
  1720. goto error;
  1721. }
  1722. for (j = 0; j < banks; j++) {
  1723. err = device_create_file(dev, &mce_banks[j].attr);
  1724. if (err)
  1725. goto error2;
  1726. }
  1727. cpumask_set_cpu(cpu, mce_device_initialized);
  1728. mce_device[cpu] = dev;
  1729. return 0;
  1730. error2:
  1731. while (--j >= 0)
  1732. device_remove_file(dev, &mce_banks[j].attr);
  1733. error:
  1734. while (--i >= 0)
  1735. device_remove_file(dev, mce_device_attrs[i]);
  1736. device_unregister(dev);
  1737. return err;
  1738. }
  1739. static __cpuinit void mce_device_remove(unsigned int cpu)
  1740. {
  1741. struct device *dev = mce_device[cpu];
  1742. int i;
  1743. if (!cpumask_test_cpu(cpu, mce_device_initialized))
  1744. return;
  1745. for (i = 0; mce_device_attrs[i]; i++)
  1746. device_remove_file(dev, mce_device_attrs[i]);
  1747. for (i = 0; i < banks; i++)
  1748. device_remove_file(dev, &mce_banks[i].attr);
  1749. device_unregister(dev);
  1750. cpumask_clear_cpu(cpu, mce_device_initialized);
  1751. mce_device[cpu] = NULL;
  1752. }
  1753. /* Make sure there are no machine checks on offlined CPUs. */
  1754. static void __cpuinit mce_disable_cpu(void *h)
  1755. {
  1756. unsigned long action = *(unsigned long *)h;
  1757. int i;
  1758. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1759. return;
  1760. if (!(action & CPU_TASKS_FROZEN))
  1761. cmci_clear();
  1762. for (i = 0; i < banks; i++) {
  1763. struct mce_bank *b = &mce_banks[i];
  1764. if (b->init)
  1765. wrmsrl(MSR_IA32_MCx_CTL(i), 0);
  1766. }
  1767. }
  1768. static void __cpuinit mce_reenable_cpu(void *h)
  1769. {
  1770. unsigned long action = *(unsigned long *)h;
  1771. int i;
  1772. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1773. return;
  1774. if (!(action & CPU_TASKS_FROZEN))
  1775. cmci_reenable();
  1776. for (i = 0; i < banks; i++) {
  1777. struct mce_bank *b = &mce_banks[i];
  1778. if (b->init)
  1779. wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
  1780. }
  1781. }
  1782. /* Get notified when a cpu comes on/off. Be hotplug friendly. */
  1783. static int __cpuinit
  1784. mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
  1785. {
  1786. unsigned int cpu = (unsigned long)hcpu;
  1787. struct timer_list *t = &per_cpu(mce_timer, cpu);
  1788. switch (action) {
  1789. case CPU_ONLINE:
  1790. case CPU_ONLINE_FROZEN:
  1791. mce_device_create(cpu);
  1792. if (threshold_cpu_callback)
  1793. threshold_cpu_callback(action, cpu);
  1794. break;
  1795. case CPU_DEAD:
  1796. case CPU_DEAD_FROZEN:
  1797. if (threshold_cpu_callback)
  1798. threshold_cpu_callback(action, cpu);
  1799. mce_device_remove(cpu);
  1800. break;
  1801. case CPU_DOWN_PREPARE:
  1802. case CPU_DOWN_PREPARE_FROZEN:
  1803. del_timer_sync(t);
  1804. smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
  1805. break;
  1806. case CPU_DOWN_FAILED:
  1807. case CPU_DOWN_FAILED_FROZEN:
  1808. if (!mce_ignore_ce && check_interval) {
  1809. t->expires = round_jiffies(jiffies +
  1810. __get_cpu_var(mce_next_interval));
  1811. add_timer_on(t, cpu);
  1812. }
  1813. smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
  1814. break;
  1815. case CPU_POST_DEAD:
  1816. /* intentionally ignoring frozen here */
  1817. cmci_rediscover(cpu);
  1818. break;
  1819. }
  1820. return NOTIFY_OK;
  1821. }
  1822. static struct notifier_block mce_cpu_notifier __cpuinitdata = {
  1823. .notifier_call = mce_cpu_callback,
  1824. };
  1825. static __init void mce_init_banks(void)
  1826. {
  1827. int i;
  1828. for (i = 0; i < banks; i++) {
  1829. struct mce_bank *b = &mce_banks[i];
  1830. struct device_attribute *a = &b->attr;
  1831. sysfs_attr_init(&a->attr);
  1832. a->attr.name = b->attrname;
  1833. snprintf(b->attrname, ATTR_LEN, "bank%d", i);
  1834. a->attr.mode = 0644;
  1835. a->show = show_bank;
  1836. a->store = set_bank;
  1837. }
  1838. }
  1839. static __init int mcheck_init_device(void)
  1840. {
  1841. int err;
  1842. int i = 0;
  1843. if (!mce_available(&boot_cpu_data))
  1844. return -EIO;
  1845. zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL);
  1846. mce_init_banks();
  1847. err = subsys_system_register(&mce_subsys, NULL);
  1848. if (err)
  1849. return err;
  1850. for_each_online_cpu(i) {
  1851. err = mce_device_create(i);
  1852. if (err)
  1853. return err;
  1854. }
  1855. register_syscore_ops(&mce_syscore_ops);
  1856. register_hotcpu_notifier(&mce_cpu_notifier);
  1857. /* register character device /dev/mcelog */
  1858. misc_register(&mce_chrdev_device);
  1859. return err;
  1860. }
  1861. device_initcall(mcheck_init_device);
  1862. /*
  1863. * Old style boot options parsing. Only for compatibility.
  1864. */
  1865. static int __init mcheck_disable(char *str)
  1866. {
  1867. mce_disabled = 1;
  1868. return 1;
  1869. }
  1870. __setup("nomce", mcheck_disable);
  1871. #ifdef CONFIG_DEBUG_FS
  1872. struct dentry *mce_get_debugfs_dir(void)
  1873. {
  1874. static struct dentry *dmce;
  1875. if (!dmce)
  1876. dmce = debugfs_create_dir("mce", NULL);
  1877. return dmce;
  1878. }
  1879. static void mce_reset(void)
  1880. {
  1881. cpu_missing = 0;
  1882. atomic_set(&mce_fake_paniced, 0);
  1883. atomic_set(&mce_executing, 0);
  1884. atomic_set(&mce_callin, 0);
  1885. atomic_set(&global_nwo, 0);
  1886. }
  1887. static int fake_panic_get(void *data, u64 *val)
  1888. {
  1889. *val = fake_panic;
  1890. return 0;
  1891. }
  1892. static int fake_panic_set(void *data, u64 val)
  1893. {
  1894. mce_reset();
  1895. fake_panic = val;
  1896. return 0;
  1897. }
  1898. DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
  1899. fake_panic_set, "%llu\n");
  1900. static int __init mcheck_debugfs_init(void)
  1901. {
  1902. struct dentry *dmce, *ffake_panic;
  1903. dmce = mce_get_debugfs_dir();
  1904. if (!dmce)
  1905. return -ENOMEM;
  1906. ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
  1907. &fake_panic_fops);
  1908. if (!ffake_panic)
  1909. return -ENOMEM;
  1910. return 0;
  1911. }
  1912. late_initcall(mcheck_debugfs_init);
  1913. #endif