apic_numachip.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Numascale NumaConnect-Specific APIC Code
  7. *
  8. * Copyright (C) 2011 Numascale AS. All rights reserved.
  9. *
  10. * Send feedback to <support@numascale.com>
  11. *
  12. */
  13. #include <linux/errno.h>
  14. #include <linux/threads.h>
  15. #include <linux/cpumask.h>
  16. #include <linux/string.h>
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/ctype.h>
  20. #include <linux/init.h>
  21. #include <linux/hardirq.h>
  22. #include <linux/delay.h>
  23. #include <asm/numachip/numachip_csr.h>
  24. #include <asm/smp.h>
  25. #include <asm/apic.h>
  26. #include <asm/ipi.h>
  27. #include <asm/apic_flat_64.h>
  28. static int numachip_system __read_mostly;
  29. static struct apic apic_numachip __read_mostly;
  30. static unsigned int get_apic_id(unsigned long x)
  31. {
  32. unsigned long value;
  33. unsigned int id;
  34. rdmsrl(MSR_FAM10H_NODE_ID, value);
  35. id = ((x >> 24) & 0xffU) | ((value << 2) & 0x3f00U);
  36. return id;
  37. }
  38. static unsigned long set_apic_id(unsigned int id)
  39. {
  40. unsigned long x;
  41. x = ((id & 0xffU) << 24);
  42. return x;
  43. }
  44. static unsigned int read_xapic_id(void)
  45. {
  46. return get_apic_id(apic_read(APIC_ID));
  47. }
  48. static int numachip_apic_id_registered(void)
  49. {
  50. return physid_isset(read_xapic_id(), phys_cpu_present_map);
  51. }
  52. static int numachip_phys_pkg_id(int initial_apic_id, int index_msb)
  53. {
  54. return initial_apic_id >> index_msb;
  55. }
  56. static const struct cpumask *numachip_target_cpus(void)
  57. {
  58. return cpu_online_mask;
  59. }
  60. static void numachip_vector_allocation_domain(int cpu, struct cpumask *retmask)
  61. {
  62. cpumask_clear(retmask);
  63. cpumask_set_cpu(cpu, retmask);
  64. }
  65. static int __cpuinit numachip_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  66. {
  67. union numachip_csr_g3_ext_irq_gen int_gen;
  68. int_gen.s._destination_apic_id = phys_apicid;
  69. int_gen.s._vector = 0;
  70. int_gen.s._msgtype = APIC_DM_INIT >> 8;
  71. int_gen.s._index = 0;
  72. write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
  73. int_gen.s._msgtype = APIC_DM_STARTUP >> 8;
  74. int_gen.s._vector = start_rip >> 12;
  75. write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
  76. atomic_set(&init_deasserted, 1);
  77. return 0;
  78. }
  79. static void numachip_send_IPI_one(int cpu, int vector)
  80. {
  81. union numachip_csr_g3_ext_irq_gen int_gen;
  82. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  83. int_gen.s._destination_apic_id = apicid;
  84. int_gen.s._vector = vector;
  85. int_gen.s._msgtype = (vector == NMI_VECTOR ? APIC_DM_NMI : APIC_DM_FIXED) >> 8;
  86. int_gen.s._index = 0;
  87. write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
  88. }
  89. static void numachip_send_IPI_mask(const struct cpumask *mask, int vector)
  90. {
  91. unsigned int cpu;
  92. for_each_cpu(cpu, mask)
  93. numachip_send_IPI_one(cpu, vector);
  94. }
  95. static void numachip_send_IPI_mask_allbutself(const struct cpumask *mask,
  96. int vector)
  97. {
  98. unsigned int this_cpu = smp_processor_id();
  99. unsigned int cpu;
  100. for_each_cpu(cpu, mask) {
  101. if (cpu != this_cpu)
  102. numachip_send_IPI_one(cpu, vector);
  103. }
  104. }
  105. static void numachip_send_IPI_allbutself(int vector)
  106. {
  107. unsigned int this_cpu = smp_processor_id();
  108. unsigned int cpu;
  109. for_each_online_cpu(cpu) {
  110. if (cpu != this_cpu)
  111. numachip_send_IPI_one(cpu, vector);
  112. }
  113. }
  114. static void numachip_send_IPI_all(int vector)
  115. {
  116. numachip_send_IPI_mask(cpu_online_mask, vector);
  117. }
  118. static void numachip_send_IPI_self(int vector)
  119. {
  120. __default_send_IPI_shortcut(APIC_DEST_SELF, vector, APIC_DEST_PHYSICAL);
  121. }
  122. static unsigned int numachip_cpu_mask_to_apicid(const struct cpumask *cpumask)
  123. {
  124. int cpu;
  125. /*
  126. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  127. * May as well be the first.
  128. */
  129. cpu = cpumask_first(cpumask);
  130. if (likely((unsigned)cpu < nr_cpu_ids))
  131. return per_cpu(x86_cpu_to_apicid, cpu);
  132. return BAD_APICID;
  133. }
  134. static unsigned int
  135. numachip_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  136. const struct cpumask *andmask)
  137. {
  138. int cpu;
  139. /*
  140. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  141. * May as well be the first.
  142. */
  143. for_each_cpu_and(cpu, cpumask, andmask) {
  144. if (cpumask_test_cpu(cpu, cpu_online_mask))
  145. break;
  146. }
  147. return per_cpu(x86_cpu_to_apicid, cpu);
  148. }
  149. static int __init numachip_probe(void)
  150. {
  151. return apic == &apic_numachip;
  152. }
  153. static void __init map_csrs(void)
  154. {
  155. printk(KERN_INFO "NumaChip: Mapping local CSR space (%016llx - %016llx)\n",
  156. NUMACHIP_LCSR_BASE, NUMACHIP_LCSR_BASE + NUMACHIP_LCSR_SIZE - 1);
  157. init_extra_mapping_uc(NUMACHIP_LCSR_BASE, NUMACHIP_LCSR_SIZE);
  158. printk(KERN_INFO "NumaChip: Mapping global CSR space (%016llx - %016llx)\n",
  159. NUMACHIP_GCSR_BASE, NUMACHIP_GCSR_BASE + NUMACHIP_GCSR_SIZE - 1);
  160. init_extra_mapping_uc(NUMACHIP_GCSR_BASE, NUMACHIP_GCSR_SIZE);
  161. }
  162. static void fixup_cpu_id(struct cpuinfo_x86 *c, int node)
  163. {
  164. c->phys_proc_id = node;
  165. per_cpu(cpu_llc_id, smp_processor_id()) = node;
  166. }
  167. static int __init numachip_system_init(void)
  168. {
  169. unsigned int val;
  170. if (!numachip_system)
  171. return 0;
  172. x86_cpuinit.fixup_cpu_id = fixup_cpu_id;
  173. map_csrs();
  174. val = read_lcsr(CSR_G0_NODE_IDS);
  175. printk(KERN_INFO "NumaChip: Local NodeID = %08x\n", val);
  176. return 0;
  177. }
  178. early_initcall(numachip_system_init);
  179. static int numachip_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  180. {
  181. if (!strncmp(oem_id, "NUMASC", 6)) {
  182. numachip_system = 1;
  183. return 1;
  184. }
  185. return 0;
  186. }
  187. static struct apic apic_numachip __refconst = {
  188. .name = "NumaConnect system",
  189. .probe = numachip_probe,
  190. .acpi_madt_oem_check = numachip_acpi_madt_oem_check,
  191. .apic_id_registered = numachip_apic_id_registered,
  192. .irq_delivery_mode = dest_Fixed,
  193. .irq_dest_mode = 0, /* physical */
  194. .target_cpus = numachip_target_cpus,
  195. .disable_esr = 0,
  196. .dest_logical = 0,
  197. .check_apicid_used = NULL,
  198. .check_apicid_present = NULL,
  199. .vector_allocation_domain = numachip_vector_allocation_domain,
  200. .init_apic_ldr = flat_init_apic_ldr,
  201. .ioapic_phys_id_map = NULL,
  202. .setup_apic_routing = NULL,
  203. .multi_timer_check = NULL,
  204. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  205. .apicid_to_cpu_present = NULL,
  206. .setup_portio_remap = NULL,
  207. .check_phys_apicid_present = default_check_phys_apicid_present,
  208. .enable_apic_mode = NULL,
  209. .phys_pkg_id = numachip_phys_pkg_id,
  210. .mps_oem_check = NULL,
  211. .get_apic_id = get_apic_id,
  212. .set_apic_id = set_apic_id,
  213. .apic_id_mask = 0xffU << 24,
  214. .cpu_mask_to_apicid = numachip_cpu_mask_to_apicid,
  215. .cpu_mask_to_apicid_and = numachip_cpu_mask_to_apicid_and,
  216. .send_IPI_mask = numachip_send_IPI_mask,
  217. .send_IPI_mask_allbutself = numachip_send_IPI_mask_allbutself,
  218. .send_IPI_allbutself = numachip_send_IPI_allbutself,
  219. .send_IPI_all = numachip_send_IPI_all,
  220. .send_IPI_self = numachip_send_IPI_self,
  221. .wakeup_secondary_cpu = numachip_wakeup_secondary,
  222. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  223. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  224. .wait_for_init_deassert = NULL,
  225. .smp_callin_clear_local_apic = NULL,
  226. .inquire_remote_apic = NULL, /* REMRD not supported */
  227. .read = native_apic_mem_read,
  228. .write = native_apic_mem_write,
  229. .icr_read = native_apic_icr_read,
  230. .icr_write = native_apic_icr_write,
  231. .wait_icr_idle = native_apic_wait_icr_idle,
  232. .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
  233. };
  234. apic_driver(apic_numachip);