init_64.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395
  1. /*
  2. * arch/sparc64/mm/init.c
  3. *
  4. * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #include <linux/module.h>
  8. #include <linux/kernel.h>
  9. #include <linux/sched.h>
  10. #include <linux/string.h>
  11. #include <linux/init.h>
  12. #include <linux/bootmem.h>
  13. #include <linux/mm.h>
  14. #include <linux/hugetlb.h>
  15. #include <linux/initrd.h>
  16. #include <linux/swap.h>
  17. #include <linux/pagemap.h>
  18. #include <linux/poison.h>
  19. #include <linux/fs.h>
  20. #include <linux/seq_file.h>
  21. #include <linux/kprobes.h>
  22. #include <linux/cache.h>
  23. #include <linux/sort.h>
  24. #include <linux/percpu.h>
  25. #include <linux/memblock.h>
  26. #include <linux/mmzone.h>
  27. #include <linux/gfp.h>
  28. #include <asm/head.h>
  29. #include <asm/system.h>
  30. #include <asm/page.h>
  31. #include <asm/pgalloc.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/oplib.h>
  34. #include <asm/iommu.h>
  35. #include <asm/io.h>
  36. #include <asm/uaccess.h>
  37. #include <asm/mmu_context.h>
  38. #include <asm/tlbflush.h>
  39. #include <asm/dma.h>
  40. #include <asm/starfire.h>
  41. #include <asm/tlb.h>
  42. #include <asm/spitfire.h>
  43. #include <asm/sections.h>
  44. #include <asm/tsb.h>
  45. #include <asm/hypervisor.h>
  46. #include <asm/prom.h>
  47. #include <asm/mdesc.h>
  48. #include <asm/cpudata.h>
  49. #include <asm/irq.h>
  50. #include "init_64.h"
  51. unsigned long kern_linear_pte_xor[2] __read_mostly;
  52. /* A bitmap, one bit for every 256MB of physical memory. If the bit
  53. * is clear, we should use a 4MB page (via kern_linear_pte_xor[0]) else
  54. * if set we should use a 256MB page (via kern_linear_pte_xor[1]).
  55. */
  56. unsigned long kpte_linear_bitmap[KPTE_BITMAP_BYTES / sizeof(unsigned long)];
  57. #ifndef CONFIG_DEBUG_PAGEALLOC
  58. /* A special kernel TSB for 4MB and 256MB linear mappings.
  59. * Space is allocated for this right after the trap table
  60. * in arch/sparc64/kernel/head.S
  61. */
  62. extern struct tsb swapper_4m_tsb[KERNEL_TSB4M_NENTRIES];
  63. #endif
  64. #define MAX_BANKS 32
  65. static struct linux_prom64_registers pavail[MAX_BANKS] __devinitdata;
  66. static int pavail_ents __devinitdata;
  67. static int cmp_p64(const void *a, const void *b)
  68. {
  69. const struct linux_prom64_registers *x = a, *y = b;
  70. if (x->phys_addr > y->phys_addr)
  71. return 1;
  72. if (x->phys_addr < y->phys_addr)
  73. return -1;
  74. return 0;
  75. }
  76. static void __init read_obp_memory(const char *property,
  77. struct linux_prom64_registers *regs,
  78. int *num_ents)
  79. {
  80. phandle node = prom_finddevice("/memory");
  81. int prop_size = prom_getproplen(node, property);
  82. int ents, ret, i;
  83. ents = prop_size / sizeof(struct linux_prom64_registers);
  84. if (ents > MAX_BANKS) {
  85. prom_printf("The machine has more %s property entries than "
  86. "this kernel can support (%d).\n",
  87. property, MAX_BANKS);
  88. prom_halt();
  89. }
  90. ret = prom_getproperty(node, property, (char *) regs, prop_size);
  91. if (ret == -1) {
  92. prom_printf("Couldn't get %s property from /memory.\n");
  93. prom_halt();
  94. }
  95. /* Sanitize what we got from the firmware, by page aligning
  96. * everything.
  97. */
  98. for (i = 0; i < ents; i++) {
  99. unsigned long base, size;
  100. base = regs[i].phys_addr;
  101. size = regs[i].reg_size;
  102. size &= PAGE_MASK;
  103. if (base & ~PAGE_MASK) {
  104. unsigned long new_base = PAGE_ALIGN(base);
  105. size -= new_base - base;
  106. if ((long) size < 0L)
  107. size = 0UL;
  108. base = new_base;
  109. }
  110. if (size == 0UL) {
  111. /* If it is empty, simply get rid of it.
  112. * This simplifies the logic of the other
  113. * functions that process these arrays.
  114. */
  115. memmove(&regs[i], &regs[i + 1],
  116. (ents - i - 1) * sizeof(regs[0]));
  117. i--;
  118. ents--;
  119. continue;
  120. }
  121. regs[i].phys_addr = base;
  122. regs[i].reg_size = size;
  123. }
  124. *num_ents = ents;
  125. sort(regs, ents, sizeof(struct linux_prom64_registers),
  126. cmp_p64, NULL);
  127. }
  128. unsigned long sparc64_valid_addr_bitmap[VALID_ADDR_BITMAP_BYTES /
  129. sizeof(unsigned long)];
  130. EXPORT_SYMBOL(sparc64_valid_addr_bitmap);
  131. /* Kernel physical address base and size in bytes. */
  132. unsigned long kern_base __read_mostly;
  133. unsigned long kern_size __read_mostly;
  134. /* Initial ramdisk setup */
  135. extern unsigned long sparc_ramdisk_image64;
  136. extern unsigned int sparc_ramdisk_image;
  137. extern unsigned int sparc_ramdisk_size;
  138. struct page *mem_map_zero __read_mostly;
  139. EXPORT_SYMBOL(mem_map_zero);
  140. unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly;
  141. unsigned long sparc64_kern_pri_context __read_mostly;
  142. unsigned long sparc64_kern_pri_nuc_bits __read_mostly;
  143. unsigned long sparc64_kern_sec_context __read_mostly;
  144. int num_kernel_image_mappings;
  145. #ifdef CONFIG_DEBUG_DCFLUSH
  146. atomic_t dcpage_flushes = ATOMIC_INIT(0);
  147. #ifdef CONFIG_SMP
  148. atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0);
  149. #endif
  150. #endif
  151. inline void flush_dcache_page_impl(struct page *page)
  152. {
  153. BUG_ON(tlb_type == hypervisor);
  154. #ifdef CONFIG_DEBUG_DCFLUSH
  155. atomic_inc(&dcpage_flushes);
  156. #endif
  157. #ifdef DCACHE_ALIASING_POSSIBLE
  158. __flush_dcache_page(page_address(page),
  159. ((tlb_type == spitfire) &&
  160. page_mapping(page) != NULL));
  161. #else
  162. if (page_mapping(page) != NULL &&
  163. tlb_type == spitfire)
  164. __flush_icache_page(__pa(page_address(page)));
  165. #endif
  166. }
  167. #define PG_dcache_dirty PG_arch_1
  168. #define PG_dcache_cpu_shift 32UL
  169. #define PG_dcache_cpu_mask \
  170. ((1UL<<ilog2(roundup_pow_of_two(NR_CPUS)))-1UL)
  171. #define dcache_dirty_cpu(page) \
  172. (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask)
  173. static inline void set_dcache_dirty(struct page *page, int this_cpu)
  174. {
  175. unsigned long mask = this_cpu;
  176. unsigned long non_cpu_bits;
  177. non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift);
  178. mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty);
  179. __asm__ __volatile__("1:\n\t"
  180. "ldx [%2], %%g7\n\t"
  181. "and %%g7, %1, %%g1\n\t"
  182. "or %%g1, %0, %%g1\n\t"
  183. "casx [%2], %%g7, %%g1\n\t"
  184. "cmp %%g7, %%g1\n\t"
  185. "bne,pn %%xcc, 1b\n\t"
  186. " nop"
  187. : /* no outputs */
  188. : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags)
  189. : "g1", "g7");
  190. }
  191. static inline void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu)
  192. {
  193. unsigned long mask = (1UL << PG_dcache_dirty);
  194. __asm__ __volatile__("! test_and_clear_dcache_dirty\n"
  195. "1:\n\t"
  196. "ldx [%2], %%g7\n\t"
  197. "srlx %%g7, %4, %%g1\n\t"
  198. "and %%g1, %3, %%g1\n\t"
  199. "cmp %%g1, %0\n\t"
  200. "bne,pn %%icc, 2f\n\t"
  201. " andn %%g7, %1, %%g1\n\t"
  202. "casx [%2], %%g7, %%g1\n\t"
  203. "cmp %%g7, %%g1\n\t"
  204. "bne,pn %%xcc, 1b\n\t"
  205. " nop\n"
  206. "2:"
  207. : /* no outputs */
  208. : "r" (cpu), "r" (mask), "r" (&page->flags),
  209. "i" (PG_dcache_cpu_mask),
  210. "i" (PG_dcache_cpu_shift)
  211. : "g1", "g7");
  212. }
  213. static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte)
  214. {
  215. unsigned long tsb_addr = (unsigned long) ent;
  216. if (tlb_type == cheetah_plus || tlb_type == hypervisor)
  217. tsb_addr = __pa(tsb_addr);
  218. __tsb_insert(tsb_addr, tag, pte);
  219. }
  220. unsigned long _PAGE_ALL_SZ_BITS __read_mostly;
  221. unsigned long _PAGE_SZBITS __read_mostly;
  222. static void flush_dcache(unsigned long pfn)
  223. {
  224. struct page *page;
  225. page = pfn_to_page(pfn);
  226. if (page) {
  227. unsigned long pg_flags;
  228. pg_flags = page->flags;
  229. if (pg_flags & (1UL << PG_dcache_dirty)) {
  230. int cpu = ((pg_flags >> PG_dcache_cpu_shift) &
  231. PG_dcache_cpu_mask);
  232. int this_cpu = get_cpu();
  233. /* This is just to optimize away some function calls
  234. * in the SMP case.
  235. */
  236. if (cpu == this_cpu)
  237. flush_dcache_page_impl(page);
  238. else
  239. smp_flush_dcache_page_impl(page, cpu);
  240. clear_dcache_dirty_cpu(page, cpu);
  241. put_cpu();
  242. }
  243. }
  244. }
  245. void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t *ptep)
  246. {
  247. struct mm_struct *mm;
  248. struct tsb *tsb;
  249. unsigned long tag, flags;
  250. unsigned long tsb_index, tsb_hash_shift;
  251. pte_t pte = *ptep;
  252. if (tlb_type != hypervisor) {
  253. unsigned long pfn = pte_pfn(pte);
  254. if (pfn_valid(pfn))
  255. flush_dcache(pfn);
  256. }
  257. mm = vma->vm_mm;
  258. tsb_index = MM_TSB_BASE;
  259. tsb_hash_shift = PAGE_SHIFT;
  260. spin_lock_irqsave(&mm->context.lock, flags);
  261. #ifdef CONFIG_HUGETLB_PAGE
  262. if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL) {
  263. if ((tlb_type == hypervisor &&
  264. (pte_val(pte) & _PAGE_SZALL_4V) == _PAGE_SZHUGE_4V) ||
  265. (tlb_type != hypervisor &&
  266. (pte_val(pte) & _PAGE_SZALL_4U) == _PAGE_SZHUGE_4U)) {
  267. tsb_index = MM_TSB_HUGE;
  268. tsb_hash_shift = HPAGE_SHIFT;
  269. }
  270. }
  271. #endif
  272. tsb = mm->context.tsb_block[tsb_index].tsb;
  273. tsb += ((address >> tsb_hash_shift) &
  274. (mm->context.tsb_block[tsb_index].tsb_nentries - 1UL));
  275. tag = (address >> 22UL);
  276. tsb_insert(tsb, tag, pte_val(pte));
  277. spin_unlock_irqrestore(&mm->context.lock, flags);
  278. }
  279. void flush_dcache_page(struct page *page)
  280. {
  281. struct address_space *mapping;
  282. int this_cpu;
  283. if (tlb_type == hypervisor)
  284. return;
  285. /* Do not bother with the expensive D-cache flush if it
  286. * is merely the zero page. The 'bigcore' testcase in GDB
  287. * causes this case to run millions of times.
  288. */
  289. if (page == ZERO_PAGE(0))
  290. return;
  291. this_cpu = get_cpu();
  292. mapping = page_mapping(page);
  293. if (mapping && !mapping_mapped(mapping)) {
  294. int dirty = test_bit(PG_dcache_dirty, &page->flags);
  295. if (dirty) {
  296. int dirty_cpu = dcache_dirty_cpu(page);
  297. if (dirty_cpu == this_cpu)
  298. goto out;
  299. smp_flush_dcache_page_impl(page, dirty_cpu);
  300. }
  301. set_dcache_dirty(page, this_cpu);
  302. } else {
  303. /* We could delay the flush for the !page_mapping
  304. * case too. But that case is for exec env/arg
  305. * pages and those are %99 certainly going to get
  306. * faulted into the tlb (and thus flushed) anyways.
  307. */
  308. flush_dcache_page_impl(page);
  309. }
  310. out:
  311. put_cpu();
  312. }
  313. EXPORT_SYMBOL(flush_dcache_page);
  314. void __kprobes flush_icache_range(unsigned long start, unsigned long end)
  315. {
  316. /* Cheetah and Hypervisor platform cpus have coherent I-cache. */
  317. if (tlb_type == spitfire) {
  318. unsigned long kaddr;
  319. /* This code only runs on Spitfire cpus so this is
  320. * why we can assume _PAGE_PADDR_4U.
  321. */
  322. for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE) {
  323. unsigned long paddr, mask = _PAGE_PADDR_4U;
  324. if (kaddr >= PAGE_OFFSET)
  325. paddr = kaddr & mask;
  326. else {
  327. pgd_t *pgdp = pgd_offset_k(kaddr);
  328. pud_t *pudp = pud_offset(pgdp, kaddr);
  329. pmd_t *pmdp = pmd_offset(pudp, kaddr);
  330. pte_t *ptep = pte_offset_kernel(pmdp, kaddr);
  331. paddr = pte_val(*ptep) & mask;
  332. }
  333. __flush_icache_page(paddr);
  334. }
  335. }
  336. }
  337. EXPORT_SYMBOL(flush_icache_range);
  338. void mmu_info(struct seq_file *m)
  339. {
  340. if (tlb_type == cheetah)
  341. seq_printf(m, "MMU Type\t: Cheetah\n");
  342. else if (tlb_type == cheetah_plus)
  343. seq_printf(m, "MMU Type\t: Cheetah+\n");
  344. else if (tlb_type == spitfire)
  345. seq_printf(m, "MMU Type\t: Spitfire\n");
  346. else if (tlb_type == hypervisor)
  347. seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n");
  348. else
  349. seq_printf(m, "MMU Type\t: ???\n");
  350. #ifdef CONFIG_DEBUG_DCFLUSH
  351. seq_printf(m, "DCPageFlushes\t: %d\n",
  352. atomic_read(&dcpage_flushes));
  353. #ifdef CONFIG_SMP
  354. seq_printf(m, "DCPageFlushesXC\t: %d\n",
  355. atomic_read(&dcpage_flushes_xcall));
  356. #endif /* CONFIG_SMP */
  357. #endif /* CONFIG_DEBUG_DCFLUSH */
  358. }
  359. struct linux_prom_translation prom_trans[512] __read_mostly;
  360. unsigned int prom_trans_ents __read_mostly;
  361. unsigned long kern_locked_tte_data;
  362. /* The obp translations are saved based on 8k pagesize, since obp can
  363. * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS ->
  364. * HI_OBP_ADDRESS range are handled in ktlb.S.
  365. */
  366. static inline int in_obp_range(unsigned long vaddr)
  367. {
  368. return (vaddr >= LOW_OBP_ADDRESS &&
  369. vaddr < HI_OBP_ADDRESS);
  370. }
  371. static int cmp_ptrans(const void *a, const void *b)
  372. {
  373. const struct linux_prom_translation *x = a, *y = b;
  374. if (x->virt > y->virt)
  375. return 1;
  376. if (x->virt < y->virt)
  377. return -1;
  378. return 0;
  379. }
  380. /* Read OBP translations property into 'prom_trans[]'. */
  381. static void __init read_obp_translations(void)
  382. {
  383. int n, node, ents, first, last, i;
  384. node = prom_finddevice("/virtual-memory");
  385. n = prom_getproplen(node, "translations");
  386. if (unlikely(n == 0 || n == -1)) {
  387. prom_printf("prom_mappings: Couldn't get size.\n");
  388. prom_halt();
  389. }
  390. if (unlikely(n > sizeof(prom_trans))) {
  391. prom_printf("prom_mappings: Size %Zd is too big.\n", n);
  392. prom_halt();
  393. }
  394. if ((n = prom_getproperty(node, "translations",
  395. (char *)&prom_trans[0],
  396. sizeof(prom_trans))) == -1) {
  397. prom_printf("prom_mappings: Couldn't get property.\n");
  398. prom_halt();
  399. }
  400. n = n / sizeof(struct linux_prom_translation);
  401. ents = n;
  402. sort(prom_trans, ents, sizeof(struct linux_prom_translation),
  403. cmp_ptrans, NULL);
  404. /* Now kick out all the non-OBP entries. */
  405. for (i = 0; i < ents; i++) {
  406. if (in_obp_range(prom_trans[i].virt))
  407. break;
  408. }
  409. first = i;
  410. for (; i < ents; i++) {
  411. if (!in_obp_range(prom_trans[i].virt))
  412. break;
  413. }
  414. last = i;
  415. for (i = 0; i < (last - first); i++) {
  416. struct linux_prom_translation *src = &prom_trans[i + first];
  417. struct linux_prom_translation *dest = &prom_trans[i];
  418. *dest = *src;
  419. }
  420. for (; i < ents; i++) {
  421. struct linux_prom_translation *dest = &prom_trans[i];
  422. dest->virt = dest->size = dest->data = 0x0UL;
  423. }
  424. prom_trans_ents = last - first;
  425. if (tlb_type == spitfire) {
  426. /* Clear diag TTE bits. */
  427. for (i = 0; i < prom_trans_ents; i++)
  428. prom_trans[i].data &= ~0x0003fe0000000000UL;
  429. }
  430. /* Force execute bit on. */
  431. for (i = 0; i < prom_trans_ents; i++)
  432. prom_trans[i].data |= (tlb_type == hypervisor ?
  433. _PAGE_EXEC_4V : _PAGE_EXEC_4U);
  434. }
  435. static void __init hypervisor_tlb_lock(unsigned long vaddr,
  436. unsigned long pte,
  437. unsigned long mmu)
  438. {
  439. unsigned long ret = sun4v_mmu_map_perm_addr(vaddr, 0, pte, mmu);
  440. if (ret != 0) {
  441. prom_printf("hypervisor_tlb_lock[%lx:%lx:%lx:%lx]: "
  442. "errors with %lx\n", vaddr, 0, pte, mmu, ret);
  443. prom_halt();
  444. }
  445. }
  446. static unsigned long kern_large_tte(unsigned long paddr);
  447. static void __init remap_kernel(void)
  448. {
  449. unsigned long phys_page, tte_vaddr, tte_data;
  450. int i, tlb_ent = sparc64_highest_locked_tlbent();
  451. tte_vaddr = (unsigned long) KERNBASE;
  452. phys_page = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  453. tte_data = kern_large_tte(phys_page);
  454. kern_locked_tte_data = tte_data;
  455. /* Now lock us into the TLBs via Hypervisor or OBP. */
  456. if (tlb_type == hypervisor) {
  457. for (i = 0; i < num_kernel_image_mappings; i++) {
  458. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
  459. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
  460. tte_vaddr += 0x400000;
  461. tte_data += 0x400000;
  462. }
  463. } else {
  464. for (i = 0; i < num_kernel_image_mappings; i++) {
  465. prom_dtlb_load(tlb_ent - i, tte_data, tte_vaddr);
  466. prom_itlb_load(tlb_ent - i, tte_data, tte_vaddr);
  467. tte_vaddr += 0x400000;
  468. tte_data += 0x400000;
  469. }
  470. sparc64_highest_unlocked_tlb_ent = tlb_ent - i;
  471. }
  472. if (tlb_type == cheetah_plus) {
  473. sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 |
  474. CTX_CHEETAH_PLUS_NUC);
  475. sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC;
  476. sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0;
  477. }
  478. }
  479. static void __init inherit_prom_mappings(void)
  480. {
  481. /* Now fixup OBP's idea about where we really are mapped. */
  482. printk("Remapping the kernel... ");
  483. remap_kernel();
  484. printk("done.\n");
  485. }
  486. void prom_world(int enter)
  487. {
  488. if (!enter)
  489. set_fs((mm_segment_t) { get_thread_current_ds() });
  490. __asm__ __volatile__("flushw");
  491. }
  492. void __flush_dcache_range(unsigned long start, unsigned long end)
  493. {
  494. unsigned long va;
  495. if (tlb_type == spitfire) {
  496. int n = 0;
  497. for (va = start; va < end; va += 32) {
  498. spitfire_put_dcache_tag(va & 0x3fe0, 0x0);
  499. if (++n >= 512)
  500. break;
  501. }
  502. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  503. start = __pa(start);
  504. end = __pa(end);
  505. for (va = start; va < end; va += 32)
  506. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  507. "membar #Sync"
  508. : /* no outputs */
  509. : "r" (va),
  510. "i" (ASI_DCACHE_INVALIDATE));
  511. }
  512. }
  513. EXPORT_SYMBOL(__flush_dcache_range);
  514. /* get_new_mmu_context() uses "cache + 1". */
  515. DEFINE_SPINLOCK(ctx_alloc_lock);
  516. unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1;
  517. #define MAX_CTX_NR (1UL << CTX_NR_BITS)
  518. #define CTX_BMAP_SLOTS BITS_TO_LONGS(MAX_CTX_NR)
  519. DECLARE_BITMAP(mmu_context_bmap, MAX_CTX_NR);
  520. /* Caller does TLB context flushing on local CPU if necessary.
  521. * The caller also ensures that CTX_VALID(mm->context) is false.
  522. *
  523. * We must be careful about boundary cases so that we never
  524. * let the user have CTX 0 (nucleus) or we ever use a CTX
  525. * version of zero (and thus NO_CONTEXT would not be caught
  526. * by version mis-match tests in mmu_context.h).
  527. *
  528. * Always invoked with interrupts disabled.
  529. */
  530. void get_new_mmu_context(struct mm_struct *mm)
  531. {
  532. unsigned long ctx, new_ctx;
  533. unsigned long orig_pgsz_bits;
  534. unsigned long flags;
  535. int new_version;
  536. spin_lock_irqsave(&ctx_alloc_lock, flags);
  537. orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK);
  538. ctx = (tlb_context_cache + 1) & CTX_NR_MASK;
  539. new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx);
  540. new_version = 0;
  541. if (new_ctx >= (1 << CTX_NR_BITS)) {
  542. new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1);
  543. if (new_ctx >= ctx) {
  544. int i;
  545. new_ctx = (tlb_context_cache & CTX_VERSION_MASK) +
  546. CTX_FIRST_VERSION;
  547. if (new_ctx == 1)
  548. new_ctx = CTX_FIRST_VERSION;
  549. /* Don't call memset, for 16 entries that's just
  550. * plain silly...
  551. */
  552. mmu_context_bmap[0] = 3;
  553. mmu_context_bmap[1] = 0;
  554. mmu_context_bmap[2] = 0;
  555. mmu_context_bmap[3] = 0;
  556. for (i = 4; i < CTX_BMAP_SLOTS; i += 4) {
  557. mmu_context_bmap[i + 0] = 0;
  558. mmu_context_bmap[i + 1] = 0;
  559. mmu_context_bmap[i + 2] = 0;
  560. mmu_context_bmap[i + 3] = 0;
  561. }
  562. new_version = 1;
  563. goto out;
  564. }
  565. }
  566. mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63));
  567. new_ctx |= (tlb_context_cache & CTX_VERSION_MASK);
  568. out:
  569. tlb_context_cache = new_ctx;
  570. mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits;
  571. spin_unlock_irqrestore(&ctx_alloc_lock, flags);
  572. if (unlikely(new_version))
  573. smp_new_mmu_context_version();
  574. }
  575. static int numa_enabled = 1;
  576. static int numa_debug;
  577. static int __init early_numa(char *p)
  578. {
  579. if (!p)
  580. return 0;
  581. if (strstr(p, "off"))
  582. numa_enabled = 0;
  583. if (strstr(p, "debug"))
  584. numa_debug = 1;
  585. return 0;
  586. }
  587. early_param("numa", early_numa);
  588. #define numadbg(f, a...) \
  589. do { if (numa_debug) \
  590. printk(KERN_INFO f, ## a); \
  591. } while (0)
  592. static void __init find_ramdisk(unsigned long phys_base)
  593. {
  594. #ifdef CONFIG_BLK_DEV_INITRD
  595. if (sparc_ramdisk_image || sparc_ramdisk_image64) {
  596. unsigned long ramdisk_image;
  597. /* Older versions of the bootloader only supported a
  598. * 32-bit physical address for the ramdisk image
  599. * location, stored at sparc_ramdisk_image. Newer
  600. * SILO versions set sparc_ramdisk_image to zero and
  601. * provide a full 64-bit physical address at
  602. * sparc_ramdisk_image64.
  603. */
  604. ramdisk_image = sparc_ramdisk_image;
  605. if (!ramdisk_image)
  606. ramdisk_image = sparc_ramdisk_image64;
  607. /* Another bootloader quirk. The bootloader normalizes
  608. * the physical address to KERNBASE, so we have to
  609. * factor that back out and add in the lowest valid
  610. * physical page address to get the true physical address.
  611. */
  612. ramdisk_image -= KERNBASE;
  613. ramdisk_image += phys_base;
  614. numadbg("Found ramdisk at physical address 0x%lx, size %u\n",
  615. ramdisk_image, sparc_ramdisk_size);
  616. initrd_start = ramdisk_image;
  617. initrd_end = ramdisk_image + sparc_ramdisk_size;
  618. memblock_reserve(initrd_start, sparc_ramdisk_size);
  619. initrd_start += PAGE_OFFSET;
  620. initrd_end += PAGE_OFFSET;
  621. }
  622. #endif
  623. }
  624. struct node_mem_mask {
  625. unsigned long mask;
  626. unsigned long val;
  627. unsigned long bootmem_paddr;
  628. };
  629. static struct node_mem_mask node_masks[MAX_NUMNODES];
  630. static int num_node_masks;
  631. int numa_cpu_lookup_table[NR_CPUS];
  632. cpumask_t numa_cpumask_lookup_table[MAX_NUMNODES];
  633. #ifdef CONFIG_NEED_MULTIPLE_NODES
  634. struct mdesc_mblock {
  635. u64 base;
  636. u64 size;
  637. u64 offset; /* RA-to-PA */
  638. };
  639. static struct mdesc_mblock *mblocks;
  640. static int num_mblocks;
  641. static unsigned long ra_to_pa(unsigned long addr)
  642. {
  643. int i;
  644. for (i = 0; i < num_mblocks; i++) {
  645. struct mdesc_mblock *m = &mblocks[i];
  646. if (addr >= m->base &&
  647. addr < (m->base + m->size)) {
  648. addr += m->offset;
  649. break;
  650. }
  651. }
  652. return addr;
  653. }
  654. static int find_node(unsigned long addr)
  655. {
  656. int i;
  657. addr = ra_to_pa(addr);
  658. for (i = 0; i < num_node_masks; i++) {
  659. struct node_mem_mask *p = &node_masks[i];
  660. if ((addr & p->mask) == p->val)
  661. return i;
  662. }
  663. return -1;
  664. }
  665. static u64 memblock_nid_range(u64 start, u64 end, int *nid)
  666. {
  667. *nid = find_node(start);
  668. start += PAGE_SIZE;
  669. while (start < end) {
  670. int n = find_node(start);
  671. if (n != *nid)
  672. break;
  673. start += PAGE_SIZE;
  674. }
  675. if (start > end)
  676. start = end;
  677. return start;
  678. }
  679. #else
  680. static u64 memblock_nid_range(u64 start, u64 end, int *nid)
  681. {
  682. *nid = 0;
  683. return end;
  684. }
  685. #endif
  686. /* This must be invoked after performing all of the necessary
  687. * memblock_set_node() calls for 'nid'. We need to be able to get
  688. * correct data from get_pfn_range_for_nid().
  689. */
  690. static void __init allocate_node_data(int nid)
  691. {
  692. unsigned long paddr, num_pages, start_pfn, end_pfn;
  693. struct pglist_data *p;
  694. #ifdef CONFIG_NEED_MULTIPLE_NODES
  695. paddr = memblock_alloc_try_nid(sizeof(struct pglist_data), SMP_CACHE_BYTES, nid);
  696. if (!paddr) {
  697. prom_printf("Cannot allocate pglist_data for nid[%d]\n", nid);
  698. prom_halt();
  699. }
  700. NODE_DATA(nid) = __va(paddr);
  701. memset(NODE_DATA(nid), 0, sizeof(struct pglist_data));
  702. NODE_DATA(nid)->bdata = &bootmem_node_data[nid];
  703. #endif
  704. p = NODE_DATA(nid);
  705. get_pfn_range_for_nid(nid, &start_pfn, &end_pfn);
  706. p->node_start_pfn = start_pfn;
  707. p->node_spanned_pages = end_pfn - start_pfn;
  708. if (p->node_spanned_pages) {
  709. num_pages = bootmem_bootmap_pages(p->node_spanned_pages);
  710. paddr = memblock_alloc_try_nid(num_pages << PAGE_SHIFT, PAGE_SIZE, nid);
  711. if (!paddr) {
  712. prom_printf("Cannot allocate bootmap for nid[%d]\n",
  713. nid);
  714. prom_halt();
  715. }
  716. node_masks[nid].bootmem_paddr = paddr;
  717. }
  718. }
  719. static void init_node_masks_nonnuma(void)
  720. {
  721. int i;
  722. numadbg("Initializing tables for non-numa.\n");
  723. node_masks[0].mask = node_masks[0].val = 0;
  724. num_node_masks = 1;
  725. for (i = 0; i < NR_CPUS; i++)
  726. numa_cpu_lookup_table[i] = 0;
  727. cpumask_setall(&numa_cpumask_lookup_table[0]);
  728. }
  729. #ifdef CONFIG_NEED_MULTIPLE_NODES
  730. struct pglist_data *node_data[MAX_NUMNODES];
  731. EXPORT_SYMBOL(numa_cpu_lookup_table);
  732. EXPORT_SYMBOL(numa_cpumask_lookup_table);
  733. EXPORT_SYMBOL(node_data);
  734. struct mdesc_mlgroup {
  735. u64 node;
  736. u64 latency;
  737. u64 match;
  738. u64 mask;
  739. };
  740. static struct mdesc_mlgroup *mlgroups;
  741. static int num_mlgroups;
  742. static int scan_pio_for_cfg_handle(struct mdesc_handle *md, u64 pio,
  743. u32 cfg_handle)
  744. {
  745. u64 arc;
  746. mdesc_for_each_arc(arc, md, pio, MDESC_ARC_TYPE_FWD) {
  747. u64 target = mdesc_arc_target(md, arc);
  748. const u64 *val;
  749. val = mdesc_get_property(md, target,
  750. "cfg-handle", NULL);
  751. if (val && *val == cfg_handle)
  752. return 0;
  753. }
  754. return -ENODEV;
  755. }
  756. static int scan_arcs_for_cfg_handle(struct mdesc_handle *md, u64 grp,
  757. u32 cfg_handle)
  758. {
  759. u64 arc, candidate, best_latency = ~(u64)0;
  760. candidate = MDESC_NODE_NULL;
  761. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
  762. u64 target = mdesc_arc_target(md, arc);
  763. const char *name = mdesc_node_name(md, target);
  764. const u64 *val;
  765. if (strcmp(name, "pio-latency-group"))
  766. continue;
  767. val = mdesc_get_property(md, target, "latency", NULL);
  768. if (!val)
  769. continue;
  770. if (*val < best_latency) {
  771. candidate = target;
  772. best_latency = *val;
  773. }
  774. }
  775. if (candidate == MDESC_NODE_NULL)
  776. return -ENODEV;
  777. return scan_pio_for_cfg_handle(md, candidate, cfg_handle);
  778. }
  779. int of_node_to_nid(struct device_node *dp)
  780. {
  781. const struct linux_prom64_registers *regs;
  782. struct mdesc_handle *md;
  783. u32 cfg_handle;
  784. int count, nid;
  785. u64 grp;
  786. /* This is the right thing to do on currently supported
  787. * SUN4U NUMA platforms as well, as the PCI controller does
  788. * not sit behind any particular memory controller.
  789. */
  790. if (!mlgroups)
  791. return -1;
  792. regs = of_get_property(dp, "reg", NULL);
  793. if (!regs)
  794. return -1;
  795. cfg_handle = (regs->phys_addr >> 32UL) & 0x0fffffff;
  796. md = mdesc_grab();
  797. count = 0;
  798. nid = -1;
  799. mdesc_for_each_node_by_name(md, grp, "group") {
  800. if (!scan_arcs_for_cfg_handle(md, grp, cfg_handle)) {
  801. nid = count;
  802. break;
  803. }
  804. count++;
  805. }
  806. mdesc_release(md);
  807. return nid;
  808. }
  809. static void __init add_node_ranges(void)
  810. {
  811. struct memblock_region *reg;
  812. for_each_memblock(memory, reg) {
  813. unsigned long size = reg->size;
  814. unsigned long start, end;
  815. start = reg->base;
  816. end = start + size;
  817. while (start < end) {
  818. unsigned long this_end;
  819. int nid;
  820. this_end = memblock_nid_range(start, end, &nid);
  821. numadbg("Setting memblock NUMA node nid[%d] "
  822. "start[%lx] end[%lx]\n",
  823. nid, start, this_end);
  824. memblock_set_node(start, this_end - start, nid);
  825. start = this_end;
  826. }
  827. }
  828. }
  829. static int __init grab_mlgroups(struct mdesc_handle *md)
  830. {
  831. unsigned long paddr;
  832. int count = 0;
  833. u64 node;
  834. mdesc_for_each_node_by_name(md, node, "memory-latency-group")
  835. count++;
  836. if (!count)
  837. return -ENOENT;
  838. paddr = memblock_alloc(count * sizeof(struct mdesc_mlgroup),
  839. SMP_CACHE_BYTES);
  840. if (!paddr)
  841. return -ENOMEM;
  842. mlgroups = __va(paddr);
  843. num_mlgroups = count;
  844. count = 0;
  845. mdesc_for_each_node_by_name(md, node, "memory-latency-group") {
  846. struct mdesc_mlgroup *m = &mlgroups[count++];
  847. const u64 *val;
  848. m->node = node;
  849. val = mdesc_get_property(md, node, "latency", NULL);
  850. m->latency = *val;
  851. val = mdesc_get_property(md, node, "address-match", NULL);
  852. m->match = *val;
  853. val = mdesc_get_property(md, node, "address-mask", NULL);
  854. m->mask = *val;
  855. numadbg("MLGROUP[%d]: node[%llx] latency[%llx] "
  856. "match[%llx] mask[%llx]\n",
  857. count - 1, m->node, m->latency, m->match, m->mask);
  858. }
  859. return 0;
  860. }
  861. static int __init grab_mblocks(struct mdesc_handle *md)
  862. {
  863. unsigned long paddr;
  864. int count = 0;
  865. u64 node;
  866. mdesc_for_each_node_by_name(md, node, "mblock")
  867. count++;
  868. if (!count)
  869. return -ENOENT;
  870. paddr = memblock_alloc(count * sizeof(struct mdesc_mblock),
  871. SMP_CACHE_BYTES);
  872. if (!paddr)
  873. return -ENOMEM;
  874. mblocks = __va(paddr);
  875. num_mblocks = count;
  876. count = 0;
  877. mdesc_for_each_node_by_name(md, node, "mblock") {
  878. struct mdesc_mblock *m = &mblocks[count++];
  879. const u64 *val;
  880. val = mdesc_get_property(md, node, "base", NULL);
  881. m->base = *val;
  882. val = mdesc_get_property(md, node, "size", NULL);
  883. m->size = *val;
  884. val = mdesc_get_property(md, node,
  885. "address-congruence-offset", NULL);
  886. m->offset = *val;
  887. numadbg("MBLOCK[%d]: base[%llx] size[%llx] offset[%llx]\n",
  888. count - 1, m->base, m->size, m->offset);
  889. }
  890. return 0;
  891. }
  892. static void __init numa_parse_mdesc_group_cpus(struct mdesc_handle *md,
  893. u64 grp, cpumask_t *mask)
  894. {
  895. u64 arc;
  896. cpumask_clear(mask);
  897. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_BACK) {
  898. u64 target = mdesc_arc_target(md, arc);
  899. const char *name = mdesc_node_name(md, target);
  900. const u64 *id;
  901. if (strcmp(name, "cpu"))
  902. continue;
  903. id = mdesc_get_property(md, target, "id", NULL);
  904. if (*id < nr_cpu_ids)
  905. cpumask_set_cpu(*id, mask);
  906. }
  907. }
  908. static struct mdesc_mlgroup * __init find_mlgroup(u64 node)
  909. {
  910. int i;
  911. for (i = 0; i < num_mlgroups; i++) {
  912. struct mdesc_mlgroup *m = &mlgroups[i];
  913. if (m->node == node)
  914. return m;
  915. }
  916. return NULL;
  917. }
  918. static int __init numa_attach_mlgroup(struct mdesc_handle *md, u64 grp,
  919. int index)
  920. {
  921. struct mdesc_mlgroup *candidate = NULL;
  922. u64 arc, best_latency = ~(u64)0;
  923. struct node_mem_mask *n;
  924. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
  925. u64 target = mdesc_arc_target(md, arc);
  926. struct mdesc_mlgroup *m = find_mlgroup(target);
  927. if (!m)
  928. continue;
  929. if (m->latency < best_latency) {
  930. candidate = m;
  931. best_latency = m->latency;
  932. }
  933. }
  934. if (!candidate)
  935. return -ENOENT;
  936. if (num_node_masks != index) {
  937. printk(KERN_ERR "Inconsistent NUMA state, "
  938. "index[%d] != num_node_masks[%d]\n",
  939. index, num_node_masks);
  940. return -EINVAL;
  941. }
  942. n = &node_masks[num_node_masks++];
  943. n->mask = candidate->mask;
  944. n->val = candidate->match;
  945. numadbg("NUMA NODE[%d]: mask[%lx] val[%lx] (latency[%llx])\n",
  946. index, n->mask, n->val, candidate->latency);
  947. return 0;
  948. }
  949. static int __init numa_parse_mdesc_group(struct mdesc_handle *md, u64 grp,
  950. int index)
  951. {
  952. cpumask_t mask;
  953. int cpu;
  954. numa_parse_mdesc_group_cpus(md, grp, &mask);
  955. for_each_cpu(cpu, &mask)
  956. numa_cpu_lookup_table[cpu] = index;
  957. cpumask_copy(&numa_cpumask_lookup_table[index], &mask);
  958. if (numa_debug) {
  959. printk(KERN_INFO "NUMA GROUP[%d]: cpus [ ", index);
  960. for_each_cpu(cpu, &mask)
  961. printk("%d ", cpu);
  962. printk("]\n");
  963. }
  964. return numa_attach_mlgroup(md, grp, index);
  965. }
  966. static int __init numa_parse_mdesc(void)
  967. {
  968. struct mdesc_handle *md = mdesc_grab();
  969. int i, err, count;
  970. u64 node;
  971. node = mdesc_node_by_name(md, MDESC_NODE_NULL, "latency-groups");
  972. if (node == MDESC_NODE_NULL) {
  973. mdesc_release(md);
  974. return -ENOENT;
  975. }
  976. err = grab_mblocks(md);
  977. if (err < 0)
  978. goto out;
  979. err = grab_mlgroups(md);
  980. if (err < 0)
  981. goto out;
  982. count = 0;
  983. mdesc_for_each_node_by_name(md, node, "group") {
  984. err = numa_parse_mdesc_group(md, node, count);
  985. if (err < 0)
  986. break;
  987. count++;
  988. }
  989. add_node_ranges();
  990. for (i = 0; i < num_node_masks; i++) {
  991. allocate_node_data(i);
  992. node_set_online(i);
  993. }
  994. err = 0;
  995. out:
  996. mdesc_release(md);
  997. return err;
  998. }
  999. static int __init numa_parse_jbus(void)
  1000. {
  1001. unsigned long cpu, index;
  1002. /* NUMA node id is encoded in bits 36 and higher, and there is
  1003. * a 1-to-1 mapping from CPU ID to NUMA node ID.
  1004. */
  1005. index = 0;
  1006. for_each_present_cpu(cpu) {
  1007. numa_cpu_lookup_table[cpu] = index;
  1008. cpumask_copy(&numa_cpumask_lookup_table[index], cpumask_of(cpu));
  1009. node_masks[index].mask = ~((1UL << 36UL) - 1UL);
  1010. node_masks[index].val = cpu << 36UL;
  1011. index++;
  1012. }
  1013. num_node_masks = index;
  1014. add_node_ranges();
  1015. for (index = 0; index < num_node_masks; index++) {
  1016. allocate_node_data(index);
  1017. node_set_online(index);
  1018. }
  1019. return 0;
  1020. }
  1021. static int __init numa_parse_sun4u(void)
  1022. {
  1023. if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1024. unsigned long ver;
  1025. __asm__ ("rdpr %%ver, %0" : "=r" (ver));
  1026. if ((ver >> 32UL) == __JALAPENO_ID ||
  1027. (ver >> 32UL) == __SERRANO_ID)
  1028. return numa_parse_jbus();
  1029. }
  1030. return -1;
  1031. }
  1032. static int __init bootmem_init_numa(void)
  1033. {
  1034. int err = -1;
  1035. numadbg("bootmem_init_numa()\n");
  1036. if (numa_enabled) {
  1037. if (tlb_type == hypervisor)
  1038. err = numa_parse_mdesc();
  1039. else
  1040. err = numa_parse_sun4u();
  1041. }
  1042. return err;
  1043. }
  1044. #else
  1045. static int bootmem_init_numa(void)
  1046. {
  1047. return -1;
  1048. }
  1049. #endif
  1050. static void __init bootmem_init_nonnuma(void)
  1051. {
  1052. unsigned long top_of_ram = memblock_end_of_DRAM();
  1053. unsigned long total_ram = memblock_phys_mem_size();
  1054. numadbg("bootmem_init_nonnuma()\n");
  1055. printk(KERN_INFO "Top of RAM: 0x%lx, Total RAM: 0x%lx\n",
  1056. top_of_ram, total_ram);
  1057. printk(KERN_INFO "Memory hole size: %ldMB\n",
  1058. (top_of_ram - total_ram) >> 20);
  1059. init_node_masks_nonnuma();
  1060. memblock_set_node(0, (phys_addr_t)ULLONG_MAX, 0);
  1061. allocate_node_data(0);
  1062. node_set_online(0);
  1063. }
  1064. static void __init reserve_range_in_node(int nid, unsigned long start,
  1065. unsigned long end)
  1066. {
  1067. numadbg(" reserve_range_in_node(nid[%d],start[%lx],end[%lx]\n",
  1068. nid, start, end);
  1069. while (start < end) {
  1070. unsigned long this_end;
  1071. int n;
  1072. this_end = memblock_nid_range(start, end, &n);
  1073. if (n == nid) {
  1074. numadbg(" MATCH reserving range [%lx:%lx]\n",
  1075. start, this_end);
  1076. reserve_bootmem_node(NODE_DATA(nid), start,
  1077. (this_end - start), BOOTMEM_DEFAULT);
  1078. } else
  1079. numadbg(" NO MATCH, advancing start to %lx\n",
  1080. this_end);
  1081. start = this_end;
  1082. }
  1083. }
  1084. static void __init trim_reserved_in_node(int nid)
  1085. {
  1086. struct memblock_region *reg;
  1087. numadbg(" trim_reserved_in_node(%d)\n", nid);
  1088. for_each_memblock(reserved, reg)
  1089. reserve_range_in_node(nid, reg->base, reg->base + reg->size);
  1090. }
  1091. static void __init bootmem_init_one_node(int nid)
  1092. {
  1093. struct pglist_data *p;
  1094. numadbg("bootmem_init_one_node(%d)\n", nid);
  1095. p = NODE_DATA(nid);
  1096. if (p->node_spanned_pages) {
  1097. unsigned long paddr = node_masks[nid].bootmem_paddr;
  1098. unsigned long end_pfn;
  1099. end_pfn = p->node_start_pfn + p->node_spanned_pages;
  1100. numadbg(" init_bootmem_node(%d, %lx, %lx, %lx)\n",
  1101. nid, paddr >> PAGE_SHIFT, p->node_start_pfn, end_pfn);
  1102. init_bootmem_node(p, paddr >> PAGE_SHIFT,
  1103. p->node_start_pfn, end_pfn);
  1104. numadbg(" free_bootmem_with_active_regions(%d, %lx)\n",
  1105. nid, end_pfn);
  1106. free_bootmem_with_active_regions(nid, end_pfn);
  1107. trim_reserved_in_node(nid);
  1108. numadbg(" sparse_memory_present_with_active_regions(%d)\n",
  1109. nid);
  1110. sparse_memory_present_with_active_regions(nid);
  1111. }
  1112. }
  1113. static unsigned long __init bootmem_init(unsigned long phys_base)
  1114. {
  1115. unsigned long end_pfn;
  1116. int nid;
  1117. end_pfn = memblock_end_of_DRAM() >> PAGE_SHIFT;
  1118. max_pfn = max_low_pfn = end_pfn;
  1119. min_low_pfn = (phys_base >> PAGE_SHIFT);
  1120. if (bootmem_init_numa() < 0)
  1121. bootmem_init_nonnuma();
  1122. /* XXX cpu notifier XXX */
  1123. for_each_online_node(nid)
  1124. bootmem_init_one_node(nid);
  1125. sparse_init();
  1126. return end_pfn;
  1127. }
  1128. static struct linux_prom64_registers pall[MAX_BANKS] __initdata;
  1129. static int pall_ents __initdata;
  1130. #ifdef CONFIG_DEBUG_PAGEALLOC
  1131. static unsigned long __ref kernel_map_range(unsigned long pstart,
  1132. unsigned long pend, pgprot_t prot)
  1133. {
  1134. unsigned long vstart = PAGE_OFFSET + pstart;
  1135. unsigned long vend = PAGE_OFFSET + pend;
  1136. unsigned long alloc_bytes = 0UL;
  1137. if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) {
  1138. prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n",
  1139. vstart, vend);
  1140. prom_halt();
  1141. }
  1142. while (vstart < vend) {
  1143. unsigned long this_end, paddr = __pa(vstart);
  1144. pgd_t *pgd = pgd_offset_k(vstart);
  1145. pud_t *pud;
  1146. pmd_t *pmd;
  1147. pte_t *pte;
  1148. pud = pud_offset(pgd, vstart);
  1149. if (pud_none(*pud)) {
  1150. pmd_t *new;
  1151. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1152. alloc_bytes += PAGE_SIZE;
  1153. pud_populate(&init_mm, pud, new);
  1154. }
  1155. pmd = pmd_offset(pud, vstart);
  1156. if (!pmd_present(*pmd)) {
  1157. pte_t *new;
  1158. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1159. alloc_bytes += PAGE_SIZE;
  1160. pmd_populate_kernel(&init_mm, pmd, new);
  1161. }
  1162. pte = pte_offset_kernel(pmd, vstart);
  1163. this_end = (vstart + PMD_SIZE) & PMD_MASK;
  1164. if (this_end > vend)
  1165. this_end = vend;
  1166. while (vstart < this_end) {
  1167. pte_val(*pte) = (paddr | pgprot_val(prot));
  1168. vstart += PAGE_SIZE;
  1169. paddr += PAGE_SIZE;
  1170. pte++;
  1171. }
  1172. }
  1173. return alloc_bytes;
  1174. }
  1175. extern unsigned int kvmap_linear_patch[1];
  1176. #endif /* CONFIG_DEBUG_PAGEALLOC */
  1177. static void __init mark_kpte_bitmap(unsigned long start, unsigned long end)
  1178. {
  1179. const unsigned long shift_256MB = 28;
  1180. const unsigned long mask_256MB = ((1UL << shift_256MB) - 1UL);
  1181. const unsigned long size_256MB = (1UL << shift_256MB);
  1182. while (start < end) {
  1183. long remains;
  1184. remains = end - start;
  1185. if (remains < size_256MB)
  1186. break;
  1187. if (start & mask_256MB) {
  1188. start = (start + size_256MB) & ~mask_256MB;
  1189. continue;
  1190. }
  1191. while (remains >= size_256MB) {
  1192. unsigned long index = start >> shift_256MB;
  1193. __set_bit(index, kpte_linear_bitmap);
  1194. start += size_256MB;
  1195. remains -= size_256MB;
  1196. }
  1197. }
  1198. }
  1199. static void __init init_kpte_bitmap(void)
  1200. {
  1201. unsigned long i;
  1202. for (i = 0; i < pall_ents; i++) {
  1203. unsigned long phys_start, phys_end;
  1204. phys_start = pall[i].phys_addr;
  1205. phys_end = phys_start + pall[i].reg_size;
  1206. mark_kpte_bitmap(phys_start, phys_end);
  1207. }
  1208. }
  1209. static void __init kernel_physical_mapping_init(void)
  1210. {
  1211. #ifdef CONFIG_DEBUG_PAGEALLOC
  1212. unsigned long i, mem_alloced = 0UL;
  1213. for (i = 0; i < pall_ents; i++) {
  1214. unsigned long phys_start, phys_end;
  1215. phys_start = pall[i].phys_addr;
  1216. phys_end = phys_start + pall[i].reg_size;
  1217. mem_alloced += kernel_map_range(phys_start, phys_end,
  1218. PAGE_KERNEL);
  1219. }
  1220. printk("Allocated %ld bytes for kernel page tables.\n",
  1221. mem_alloced);
  1222. kvmap_linear_patch[0] = 0x01000000; /* nop */
  1223. flushi(&kvmap_linear_patch[0]);
  1224. __flush_tlb_all();
  1225. #endif
  1226. }
  1227. #ifdef CONFIG_DEBUG_PAGEALLOC
  1228. void kernel_map_pages(struct page *page, int numpages, int enable)
  1229. {
  1230. unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT;
  1231. unsigned long phys_end = phys_start + (numpages * PAGE_SIZE);
  1232. kernel_map_range(phys_start, phys_end,
  1233. (enable ? PAGE_KERNEL : __pgprot(0)));
  1234. flush_tsb_kernel_range(PAGE_OFFSET + phys_start,
  1235. PAGE_OFFSET + phys_end);
  1236. /* we should perform an IPI and flush all tlbs,
  1237. * but that can deadlock->flush only current cpu.
  1238. */
  1239. __flush_tlb_kernel_range(PAGE_OFFSET + phys_start,
  1240. PAGE_OFFSET + phys_end);
  1241. }
  1242. #endif
  1243. unsigned long __init find_ecache_flush_span(unsigned long size)
  1244. {
  1245. int i;
  1246. for (i = 0; i < pavail_ents; i++) {
  1247. if (pavail[i].reg_size >= size)
  1248. return pavail[i].phys_addr;
  1249. }
  1250. return ~0UL;
  1251. }
  1252. static void __init tsb_phys_patch(void)
  1253. {
  1254. struct tsb_ldquad_phys_patch_entry *pquad;
  1255. struct tsb_phys_patch_entry *p;
  1256. pquad = &__tsb_ldquad_phys_patch;
  1257. while (pquad < &__tsb_ldquad_phys_patch_end) {
  1258. unsigned long addr = pquad->addr;
  1259. if (tlb_type == hypervisor)
  1260. *(unsigned int *) addr = pquad->sun4v_insn;
  1261. else
  1262. *(unsigned int *) addr = pquad->sun4u_insn;
  1263. wmb();
  1264. __asm__ __volatile__("flush %0"
  1265. : /* no outputs */
  1266. : "r" (addr));
  1267. pquad++;
  1268. }
  1269. p = &__tsb_phys_patch;
  1270. while (p < &__tsb_phys_patch_end) {
  1271. unsigned long addr = p->addr;
  1272. *(unsigned int *) addr = p->insn;
  1273. wmb();
  1274. __asm__ __volatile__("flush %0"
  1275. : /* no outputs */
  1276. : "r" (addr));
  1277. p++;
  1278. }
  1279. }
  1280. /* Don't mark as init, we give this to the Hypervisor. */
  1281. #ifndef CONFIG_DEBUG_PAGEALLOC
  1282. #define NUM_KTSB_DESCR 2
  1283. #else
  1284. #define NUM_KTSB_DESCR 1
  1285. #endif
  1286. static struct hv_tsb_descr ktsb_descr[NUM_KTSB_DESCR];
  1287. extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
  1288. static void patch_one_ktsb_phys(unsigned int *start, unsigned int *end, unsigned long pa)
  1289. {
  1290. pa >>= KTSB_PHYS_SHIFT;
  1291. while (start < end) {
  1292. unsigned int *ia = (unsigned int *)(unsigned long)*start;
  1293. ia[0] = (ia[0] & ~0x3fffff) | (pa >> 10);
  1294. __asm__ __volatile__("flush %0" : : "r" (ia));
  1295. ia[1] = (ia[1] & ~0x3ff) | (pa & 0x3ff);
  1296. __asm__ __volatile__("flush %0" : : "r" (ia + 1));
  1297. start++;
  1298. }
  1299. }
  1300. static void ktsb_phys_patch(void)
  1301. {
  1302. extern unsigned int __swapper_tsb_phys_patch;
  1303. extern unsigned int __swapper_tsb_phys_patch_end;
  1304. unsigned long ktsb_pa;
  1305. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  1306. patch_one_ktsb_phys(&__swapper_tsb_phys_patch,
  1307. &__swapper_tsb_phys_patch_end, ktsb_pa);
  1308. #ifndef CONFIG_DEBUG_PAGEALLOC
  1309. {
  1310. extern unsigned int __swapper_4m_tsb_phys_patch;
  1311. extern unsigned int __swapper_4m_tsb_phys_patch_end;
  1312. ktsb_pa = (kern_base +
  1313. ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
  1314. patch_one_ktsb_phys(&__swapper_4m_tsb_phys_patch,
  1315. &__swapper_4m_tsb_phys_patch_end, ktsb_pa);
  1316. }
  1317. #endif
  1318. }
  1319. static void __init sun4v_ktsb_init(void)
  1320. {
  1321. unsigned long ktsb_pa;
  1322. /* First KTSB for PAGE_SIZE mappings. */
  1323. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  1324. switch (PAGE_SIZE) {
  1325. case 8 * 1024:
  1326. default:
  1327. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K;
  1328. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K;
  1329. break;
  1330. case 64 * 1024:
  1331. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K;
  1332. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K;
  1333. break;
  1334. case 512 * 1024:
  1335. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K;
  1336. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K;
  1337. break;
  1338. case 4 * 1024 * 1024:
  1339. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB;
  1340. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB;
  1341. break;
  1342. }
  1343. ktsb_descr[0].assoc = 1;
  1344. ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES;
  1345. ktsb_descr[0].ctx_idx = 0;
  1346. ktsb_descr[0].tsb_base = ktsb_pa;
  1347. ktsb_descr[0].resv = 0;
  1348. #ifndef CONFIG_DEBUG_PAGEALLOC
  1349. /* Second KTSB for 4MB/256MB mappings. */
  1350. ktsb_pa = (kern_base +
  1351. ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
  1352. ktsb_descr[1].pgsz_idx = HV_PGSZ_IDX_4MB;
  1353. ktsb_descr[1].pgsz_mask = (HV_PGSZ_MASK_4MB |
  1354. HV_PGSZ_MASK_256MB);
  1355. ktsb_descr[1].assoc = 1;
  1356. ktsb_descr[1].num_ttes = KERNEL_TSB4M_NENTRIES;
  1357. ktsb_descr[1].ctx_idx = 0;
  1358. ktsb_descr[1].tsb_base = ktsb_pa;
  1359. ktsb_descr[1].resv = 0;
  1360. #endif
  1361. }
  1362. void __cpuinit sun4v_ktsb_register(void)
  1363. {
  1364. unsigned long pa, ret;
  1365. pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE);
  1366. ret = sun4v_mmu_tsb_ctx0(NUM_KTSB_DESCR, pa);
  1367. if (ret != 0) {
  1368. prom_printf("hypervisor_mmu_tsb_ctx0[%lx]: "
  1369. "errors with %lx\n", pa, ret);
  1370. prom_halt();
  1371. }
  1372. }
  1373. /* paging_init() sets up the page tables */
  1374. static unsigned long last_valid_pfn;
  1375. pgd_t swapper_pg_dir[2048];
  1376. static void sun4u_pgprot_init(void);
  1377. static void sun4v_pgprot_init(void);
  1378. void __init paging_init(void)
  1379. {
  1380. unsigned long end_pfn, shift, phys_base;
  1381. unsigned long real_end, i;
  1382. /* These build time checkes make sure that the dcache_dirty_cpu()
  1383. * page->flags usage will work.
  1384. *
  1385. * When a page gets marked as dcache-dirty, we store the
  1386. * cpu number starting at bit 32 in the page->flags. Also,
  1387. * functions like clear_dcache_dirty_cpu use the cpu mask
  1388. * in 13-bit signed-immediate instruction fields.
  1389. */
  1390. /*
  1391. * Page flags must not reach into upper 32 bits that are used
  1392. * for the cpu number
  1393. */
  1394. BUILD_BUG_ON(NR_PAGEFLAGS > 32);
  1395. /*
  1396. * The bit fields placed in the high range must not reach below
  1397. * the 32 bit boundary. Otherwise we cannot place the cpu field
  1398. * at the 32 bit boundary.
  1399. */
  1400. BUILD_BUG_ON(SECTIONS_WIDTH + NODES_WIDTH + ZONES_WIDTH +
  1401. ilog2(roundup_pow_of_two(NR_CPUS)) > 32);
  1402. BUILD_BUG_ON(NR_CPUS > 4096);
  1403. kern_base = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  1404. kern_size = (unsigned long)&_end - (unsigned long)KERNBASE;
  1405. /* Invalidate both kernel TSBs. */
  1406. memset(swapper_tsb, 0x40, sizeof(swapper_tsb));
  1407. #ifndef CONFIG_DEBUG_PAGEALLOC
  1408. memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
  1409. #endif
  1410. if (tlb_type == hypervisor)
  1411. sun4v_pgprot_init();
  1412. else
  1413. sun4u_pgprot_init();
  1414. if (tlb_type == cheetah_plus ||
  1415. tlb_type == hypervisor) {
  1416. tsb_phys_patch();
  1417. ktsb_phys_patch();
  1418. }
  1419. if (tlb_type == hypervisor) {
  1420. sun4v_patch_tlb_handlers();
  1421. sun4v_ktsb_init();
  1422. }
  1423. /* Find available physical memory...
  1424. *
  1425. * Read it twice in order to work around a bug in openfirmware.
  1426. * The call to grab this table itself can cause openfirmware to
  1427. * allocate memory, which in turn can take away some space from
  1428. * the list of available memory. Reading it twice makes sure
  1429. * we really do get the final value.
  1430. */
  1431. read_obp_translations();
  1432. read_obp_memory("reg", &pall[0], &pall_ents);
  1433. read_obp_memory("available", &pavail[0], &pavail_ents);
  1434. read_obp_memory("available", &pavail[0], &pavail_ents);
  1435. phys_base = 0xffffffffffffffffUL;
  1436. for (i = 0; i < pavail_ents; i++) {
  1437. phys_base = min(phys_base, pavail[i].phys_addr);
  1438. memblock_add(pavail[i].phys_addr, pavail[i].reg_size);
  1439. }
  1440. memblock_reserve(kern_base, kern_size);
  1441. find_ramdisk(phys_base);
  1442. memblock_enforce_memory_limit(cmdline_memory_size);
  1443. memblock_allow_resize();
  1444. memblock_dump_all();
  1445. set_bit(0, mmu_context_bmap);
  1446. shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE);
  1447. real_end = (unsigned long)_end;
  1448. num_kernel_image_mappings = DIV_ROUND_UP(real_end - KERNBASE, 1 << 22);
  1449. printk("Kernel: Using %d locked TLB entries for main kernel image.\n",
  1450. num_kernel_image_mappings);
  1451. /* Set kernel pgd to upper alias so physical page computations
  1452. * work.
  1453. */
  1454. init_mm.pgd += ((shift) / (sizeof(pgd_t)));
  1455. memset(swapper_low_pmd_dir, 0, sizeof(swapper_low_pmd_dir));
  1456. /* Now can init the kernel/bad page tables. */
  1457. pud_set(pud_offset(&swapper_pg_dir[0], 0),
  1458. swapper_low_pmd_dir + (shift / sizeof(pgd_t)));
  1459. inherit_prom_mappings();
  1460. init_kpte_bitmap();
  1461. /* Ok, we can use our TLB miss and window trap handlers safely. */
  1462. setup_tba();
  1463. __flush_tlb_all();
  1464. if (tlb_type == hypervisor)
  1465. sun4v_ktsb_register();
  1466. prom_build_devicetree();
  1467. of_populate_present_mask();
  1468. #ifndef CONFIG_SMP
  1469. of_fill_in_cpu_data();
  1470. #endif
  1471. if (tlb_type == hypervisor) {
  1472. sun4v_mdesc_init();
  1473. mdesc_populate_present_mask(cpu_all_mask);
  1474. #ifndef CONFIG_SMP
  1475. mdesc_fill_in_cpu_data(cpu_all_mask);
  1476. #endif
  1477. }
  1478. /* Once the OF device tree and MDESC have been setup, we know
  1479. * the list of possible cpus. Therefore we can allocate the
  1480. * IRQ stacks.
  1481. */
  1482. for_each_possible_cpu(i) {
  1483. /* XXX Use node local allocations... XXX */
  1484. softirq_stack[i] = __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  1485. hardirq_stack[i] = __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  1486. }
  1487. /* Setup bootmem... */
  1488. last_valid_pfn = end_pfn = bootmem_init(phys_base);
  1489. #ifndef CONFIG_NEED_MULTIPLE_NODES
  1490. max_mapnr = last_valid_pfn;
  1491. #endif
  1492. kernel_physical_mapping_init();
  1493. {
  1494. unsigned long max_zone_pfns[MAX_NR_ZONES];
  1495. memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
  1496. max_zone_pfns[ZONE_NORMAL] = end_pfn;
  1497. free_area_init_nodes(max_zone_pfns);
  1498. }
  1499. printk("Booting Linux...\n");
  1500. }
  1501. int __devinit page_in_phys_avail(unsigned long paddr)
  1502. {
  1503. int i;
  1504. paddr &= PAGE_MASK;
  1505. for (i = 0; i < pavail_ents; i++) {
  1506. unsigned long start, end;
  1507. start = pavail[i].phys_addr;
  1508. end = start + pavail[i].reg_size;
  1509. if (paddr >= start && paddr < end)
  1510. return 1;
  1511. }
  1512. if (paddr >= kern_base && paddr < (kern_base + kern_size))
  1513. return 1;
  1514. #ifdef CONFIG_BLK_DEV_INITRD
  1515. if (paddr >= __pa(initrd_start) &&
  1516. paddr < __pa(PAGE_ALIGN(initrd_end)))
  1517. return 1;
  1518. #endif
  1519. return 0;
  1520. }
  1521. static struct linux_prom64_registers pavail_rescan[MAX_BANKS] __initdata;
  1522. static int pavail_rescan_ents __initdata;
  1523. /* Certain OBP calls, such as fetching "available" properties, can
  1524. * claim physical memory. So, along with initializing the valid
  1525. * address bitmap, what we do here is refetch the physical available
  1526. * memory list again, and make sure it provides at least as much
  1527. * memory as 'pavail' does.
  1528. */
  1529. static void __init setup_valid_addr_bitmap_from_pavail(unsigned long *bitmap)
  1530. {
  1531. int i;
  1532. read_obp_memory("available", &pavail_rescan[0], &pavail_rescan_ents);
  1533. for (i = 0; i < pavail_ents; i++) {
  1534. unsigned long old_start, old_end;
  1535. old_start = pavail[i].phys_addr;
  1536. old_end = old_start + pavail[i].reg_size;
  1537. while (old_start < old_end) {
  1538. int n;
  1539. for (n = 0; n < pavail_rescan_ents; n++) {
  1540. unsigned long new_start, new_end;
  1541. new_start = pavail_rescan[n].phys_addr;
  1542. new_end = new_start +
  1543. pavail_rescan[n].reg_size;
  1544. if (new_start <= old_start &&
  1545. new_end >= (old_start + PAGE_SIZE)) {
  1546. set_bit(old_start >> 22, bitmap);
  1547. goto do_next_page;
  1548. }
  1549. }
  1550. prom_printf("mem_init: Lost memory in pavail\n");
  1551. prom_printf("mem_init: OLD start[%lx] size[%lx]\n",
  1552. pavail[i].phys_addr,
  1553. pavail[i].reg_size);
  1554. prom_printf("mem_init: NEW start[%lx] size[%lx]\n",
  1555. pavail_rescan[i].phys_addr,
  1556. pavail_rescan[i].reg_size);
  1557. prom_printf("mem_init: Cannot continue, aborting.\n");
  1558. prom_halt();
  1559. do_next_page:
  1560. old_start += PAGE_SIZE;
  1561. }
  1562. }
  1563. }
  1564. static void __init patch_tlb_miss_handler_bitmap(void)
  1565. {
  1566. extern unsigned int valid_addr_bitmap_insn[];
  1567. extern unsigned int valid_addr_bitmap_patch[];
  1568. valid_addr_bitmap_insn[1] = valid_addr_bitmap_patch[1];
  1569. mb();
  1570. valid_addr_bitmap_insn[0] = valid_addr_bitmap_patch[0];
  1571. flushi(&valid_addr_bitmap_insn[0]);
  1572. }
  1573. void __init mem_init(void)
  1574. {
  1575. unsigned long codepages, datapages, initpages;
  1576. unsigned long addr, last;
  1577. addr = PAGE_OFFSET + kern_base;
  1578. last = PAGE_ALIGN(kern_size) + addr;
  1579. while (addr < last) {
  1580. set_bit(__pa(addr) >> 22, sparc64_valid_addr_bitmap);
  1581. addr += PAGE_SIZE;
  1582. }
  1583. setup_valid_addr_bitmap_from_pavail(sparc64_valid_addr_bitmap);
  1584. patch_tlb_miss_handler_bitmap();
  1585. high_memory = __va(last_valid_pfn << PAGE_SHIFT);
  1586. #ifdef CONFIG_NEED_MULTIPLE_NODES
  1587. {
  1588. int i;
  1589. for_each_online_node(i) {
  1590. if (NODE_DATA(i)->node_spanned_pages != 0) {
  1591. totalram_pages +=
  1592. free_all_bootmem_node(NODE_DATA(i));
  1593. }
  1594. }
  1595. }
  1596. #else
  1597. totalram_pages = free_all_bootmem();
  1598. #endif
  1599. /* We subtract one to account for the mem_map_zero page
  1600. * allocated below.
  1601. */
  1602. totalram_pages -= 1;
  1603. num_physpages = totalram_pages;
  1604. /*
  1605. * Set up the zero page, mark it reserved, so that page count
  1606. * is not manipulated when freeing the page from user ptes.
  1607. */
  1608. mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0);
  1609. if (mem_map_zero == NULL) {
  1610. prom_printf("paging_init: Cannot alloc zero page.\n");
  1611. prom_halt();
  1612. }
  1613. SetPageReserved(mem_map_zero);
  1614. codepages = (((unsigned long) _etext) - ((unsigned long) _start));
  1615. codepages = PAGE_ALIGN(codepages) >> PAGE_SHIFT;
  1616. datapages = (((unsigned long) _edata) - ((unsigned long) _etext));
  1617. datapages = PAGE_ALIGN(datapages) >> PAGE_SHIFT;
  1618. initpages = (((unsigned long) __init_end) - ((unsigned long) __init_begin));
  1619. initpages = PAGE_ALIGN(initpages) >> PAGE_SHIFT;
  1620. printk("Memory: %luk available (%ldk kernel code, %ldk data, %ldk init) [%016lx,%016lx]\n",
  1621. nr_free_pages() << (PAGE_SHIFT-10),
  1622. codepages << (PAGE_SHIFT-10),
  1623. datapages << (PAGE_SHIFT-10),
  1624. initpages << (PAGE_SHIFT-10),
  1625. PAGE_OFFSET, (last_valid_pfn << PAGE_SHIFT));
  1626. if (tlb_type == cheetah || tlb_type == cheetah_plus)
  1627. cheetah_ecache_flush_init();
  1628. }
  1629. void free_initmem(void)
  1630. {
  1631. unsigned long addr, initend;
  1632. int do_free = 1;
  1633. /* If the physical memory maps were trimmed by kernel command
  1634. * line options, don't even try freeing this initmem stuff up.
  1635. * The kernel image could have been in the trimmed out region
  1636. * and if so the freeing below will free invalid page structs.
  1637. */
  1638. if (cmdline_memory_size)
  1639. do_free = 0;
  1640. /*
  1641. * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes.
  1642. */
  1643. addr = PAGE_ALIGN((unsigned long)(__init_begin));
  1644. initend = (unsigned long)(__init_end) & PAGE_MASK;
  1645. for (; addr < initend; addr += PAGE_SIZE) {
  1646. unsigned long page;
  1647. struct page *p;
  1648. page = (addr +
  1649. ((unsigned long) __va(kern_base)) -
  1650. ((unsigned long) KERNBASE));
  1651. memset((void *)addr, POISON_FREE_INITMEM, PAGE_SIZE);
  1652. if (do_free) {
  1653. p = virt_to_page(page);
  1654. ClearPageReserved(p);
  1655. init_page_count(p);
  1656. __free_page(p);
  1657. num_physpages++;
  1658. totalram_pages++;
  1659. }
  1660. }
  1661. }
  1662. #ifdef CONFIG_BLK_DEV_INITRD
  1663. void free_initrd_mem(unsigned long start, unsigned long end)
  1664. {
  1665. if (start < end)
  1666. printk ("Freeing initrd memory: %ldk freed\n", (end - start) >> 10);
  1667. for (; start < end; start += PAGE_SIZE) {
  1668. struct page *p = virt_to_page(start);
  1669. ClearPageReserved(p);
  1670. init_page_count(p);
  1671. __free_page(p);
  1672. num_physpages++;
  1673. totalram_pages++;
  1674. }
  1675. }
  1676. #endif
  1677. #define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U)
  1678. #define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V)
  1679. #define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U)
  1680. #define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V)
  1681. #define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R)
  1682. #define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R)
  1683. pgprot_t PAGE_KERNEL __read_mostly;
  1684. EXPORT_SYMBOL(PAGE_KERNEL);
  1685. pgprot_t PAGE_KERNEL_LOCKED __read_mostly;
  1686. pgprot_t PAGE_COPY __read_mostly;
  1687. pgprot_t PAGE_SHARED __read_mostly;
  1688. EXPORT_SYMBOL(PAGE_SHARED);
  1689. unsigned long pg_iobits __read_mostly;
  1690. unsigned long _PAGE_IE __read_mostly;
  1691. EXPORT_SYMBOL(_PAGE_IE);
  1692. unsigned long _PAGE_E __read_mostly;
  1693. EXPORT_SYMBOL(_PAGE_E);
  1694. unsigned long _PAGE_CACHE __read_mostly;
  1695. EXPORT_SYMBOL(_PAGE_CACHE);
  1696. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  1697. unsigned long vmemmap_table[VMEMMAP_SIZE];
  1698. int __meminit vmemmap_populate(struct page *start, unsigned long nr, int node)
  1699. {
  1700. unsigned long vstart = (unsigned long) start;
  1701. unsigned long vend = (unsigned long) (start + nr);
  1702. unsigned long phys_start = (vstart - VMEMMAP_BASE);
  1703. unsigned long phys_end = (vend - VMEMMAP_BASE);
  1704. unsigned long addr = phys_start & VMEMMAP_CHUNK_MASK;
  1705. unsigned long end = VMEMMAP_ALIGN(phys_end);
  1706. unsigned long pte_base;
  1707. pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1708. _PAGE_CP_4U | _PAGE_CV_4U |
  1709. _PAGE_P_4U | _PAGE_W_4U);
  1710. if (tlb_type == hypervisor)
  1711. pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1712. _PAGE_CP_4V | _PAGE_CV_4V |
  1713. _PAGE_P_4V | _PAGE_W_4V);
  1714. for (; addr < end; addr += VMEMMAP_CHUNK) {
  1715. unsigned long *vmem_pp =
  1716. vmemmap_table + (addr >> VMEMMAP_CHUNK_SHIFT);
  1717. void *block;
  1718. if (!(*vmem_pp & _PAGE_VALID)) {
  1719. block = vmemmap_alloc_block(1UL << 22, node);
  1720. if (!block)
  1721. return -ENOMEM;
  1722. *vmem_pp = pte_base | __pa(block);
  1723. printk(KERN_INFO "[%p-%p] page_structs=%lu "
  1724. "node=%d entry=%lu/%lu\n", start, block, nr,
  1725. node,
  1726. addr >> VMEMMAP_CHUNK_SHIFT,
  1727. VMEMMAP_SIZE);
  1728. }
  1729. }
  1730. return 0;
  1731. }
  1732. #endif /* CONFIG_SPARSEMEM_VMEMMAP */
  1733. static void prot_init_common(unsigned long page_none,
  1734. unsigned long page_shared,
  1735. unsigned long page_copy,
  1736. unsigned long page_readonly,
  1737. unsigned long page_exec_bit)
  1738. {
  1739. PAGE_COPY = __pgprot(page_copy);
  1740. PAGE_SHARED = __pgprot(page_shared);
  1741. protection_map[0x0] = __pgprot(page_none);
  1742. protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit);
  1743. protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit);
  1744. protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit);
  1745. protection_map[0x4] = __pgprot(page_readonly);
  1746. protection_map[0x5] = __pgprot(page_readonly);
  1747. protection_map[0x6] = __pgprot(page_copy);
  1748. protection_map[0x7] = __pgprot(page_copy);
  1749. protection_map[0x8] = __pgprot(page_none);
  1750. protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit);
  1751. protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit);
  1752. protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit);
  1753. protection_map[0xc] = __pgprot(page_readonly);
  1754. protection_map[0xd] = __pgprot(page_readonly);
  1755. protection_map[0xe] = __pgprot(page_shared);
  1756. protection_map[0xf] = __pgprot(page_shared);
  1757. }
  1758. static void __init sun4u_pgprot_init(void)
  1759. {
  1760. unsigned long page_none, page_shared, page_copy, page_readonly;
  1761. unsigned long page_exec_bit;
  1762. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1763. _PAGE_CACHE_4U | _PAGE_P_4U |
  1764. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1765. _PAGE_EXEC_4U);
  1766. PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1767. _PAGE_CACHE_4U | _PAGE_P_4U |
  1768. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1769. _PAGE_EXEC_4U | _PAGE_L_4U);
  1770. _PAGE_IE = _PAGE_IE_4U;
  1771. _PAGE_E = _PAGE_E_4U;
  1772. _PAGE_CACHE = _PAGE_CACHE_4U;
  1773. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U |
  1774. __ACCESS_BITS_4U | _PAGE_E_4U);
  1775. #ifdef CONFIG_DEBUG_PAGEALLOC
  1776. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZBITS_4U) ^
  1777. 0xfffff80000000000UL;
  1778. #else
  1779. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^
  1780. 0xfffff80000000000UL;
  1781. #endif
  1782. kern_linear_pte_xor[0] |= (_PAGE_CP_4U | _PAGE_CV_4U |
  1783. _PAGE_P_4U | _PAGE_W_4U);
  1784. /* XXX Should use 256MB on Panther. XXX */
  1785. kern_linear_pte_xor[1] = kern_linear_pte_xor[0];
  1786. _PAGE_SZBITS = _PAGE_SZBITS_4U;
  1787. _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U |
  1788. _PAGE_SZ64K_4U | _PAGE_SZ8K_4U |
  1789. _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U);
  1790. page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U;
  1791. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1792. __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U);
  1793. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1794. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1795. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1796. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1797. page_exec_bit = _PAGE_EXEC_4U;
  1798. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1799. page_exec_bit);
  1800. }
  1801. static void __init sun4v_pgprot_init(void)
  1802. {
  1803. unsigned long page_none, page_shared, page_copy, page_readonly;
  1804. unsigned long page_exec_bit;
  1805. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID |
  1806. _PAGE_CACHE_4V | _PAGE_P_4V |
  1807. __ACCESS_BITS_4V | __DIRTY_BITS_4V |
  1808. _PAGE_EXEC_4V);
  1809. PAGE_KERNEL_LOCKED = PAGE_KERNEL;
  1810. _PAGE_IE = _PAGE_IE_4V;
  1811. _PAGE_E = _PAGE_E_4V;
  1812. _PAGE_CACHE = _PAGE_CACHE_4V;
  1813. #ifdef CONFIG_DEBUG_PAGEALLOC
  1814. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZBITS_4V) ^
  1815. 0xfffff80000000000UL;
  1816. #else
  1817. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^
  1818. 0xfffff80000000000UL;
  1819. #endif
  1820. kern_linear_pte_xor[0] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1821. _PAGE_P_4V | _PAGE_W_4V);
  1822. #ifdef CONFIG_DEBUG_PAGEALLOC
  1823. kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZBITS_4V) ^
  1824. 0xfffff80000000000UL;
  1825. #else
  1826. kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZ256MB_4V) ^
  1827. 0xfffff80000000000UL;
  1828. #endif
  1829. kern_linear_pte_xor[1] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1830. _PAGE_P_4V | _PAGE_W_4V);
  1831. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V |
  1832. __ACCESS_BITS_4V | _PAGE_E_4V);
  1833. _PAGE_SZBITS = _PAGE_SZBITS_4V;
  1834. _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V |
  1835. _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V |
  1836. _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V |
  1837. _PAGE_SZ64K_4V | _PAGE_SZ8K_4V);
  1838. page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | _PAGE_CACHE_4V;
  1839. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1840. __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V);
  1841. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1842. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1843. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1844. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1845. page_exec_bit = _PAGE_EXEC_4V;
  1846. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1847. page_exec_bit);
  1848. }
  1849. unsigned long pte_sz_bits(unsigned long sz)
  1850. {
  1851. if (tlb_type == hypervisor) {
  1852. switch (sz) {
  1853. case 8 * 1024:
  1854. default:
  1855. return _PAGE_SZ8K_4V;
  1856. case 64 * 1024:
  1857. return _PAGE_SZ64K_4V;
  1858. case 512 * 1024:
  1859. return _PAGE_SZ512K_4V;
  1860. case 4 * 1024 * 1024:
  1861. return _PAGE_SZ4MB_4V;
  1862. }
  1863. } else {
  1864. switch (sz) {
  1865. case 8 * 1024:
  1866. default:
  1867. return _PAGE_SZ8K_4U;
  1868. case 64 * 1024:
  1869. return _PAGE_SZ64K_4U;
  1870. case 512 * 1024:
  1871. return _PAGE_SZ512K_4U;
  1872. case 4 * 1024 * 1024:
  1873. return _PAGE_SZ4MB_4U;
  1874. }
  1875. }
  1876. }
  1877. pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size)
  1878. {
  1879. pte_t pte;
  1880. pte_val(pte) = page | pgprot_val(pgprot_noncached(prot));
  1881. pte_val(pte) |= (((unsigned long)space) << 32);
  1882. pte_val(pte) |= pte_sz_bits(page_size);
  1883. return pte;
  1884. }
  1885. static unsigned long kern_large_tte(unsigned long paddr)
  1886. {
  1887. unsigned long val;
  1888. val = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1889. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U |
  1890. _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U);
  1891. if (tlb_type == hypervisor)
  1892. val = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1893. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_P_4V |
  1894. _PAGE_EXEC_4V | _PAGE_W_4V);
  1895. return val | paddr;
  1896. }
  1897. /* If not locked, zap it. */
  1898. void __flush_tlb_all(void)
  1899. {
  1900. unsigned long pstate;
  1901. int i;
  1902. __asm__ __volatile__("flushw\n\t"
  1903. "rdpr %%pstate, %0\n\t"
  1904. "wrpr %0, %1, %%pstate"
  1905. : "=r" (pstate)
  1906. : "i" (PSTATE_IE));
  1907. if (tlb_type == hypervisor) {
  1908. sun4v_mmu_demap_all();
  1909. } else if (tlb_type == spitfire) {
  1910. for (i = 0; i < 64; i++) {
  1911. /* Spitfire Errata #32 workaround */
  1912. /* NOTE: Always runs on spitfire, so no
  1913. * cheetah+ page size encodings.
  1914. */
  1915. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1916. "flush %%g6"
  1917. : /* No outputs */
  1918. : "r" (0),
  1919. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1920. if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) {
  1921. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1922. "membar #Sync"
  1923. : /* no outputs */
  1924. : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU));
  1925. spitfire_put_dtlb_data(i, 0x0UL);
  1926. }
  1927. /* Spitfire Errata #32 workaround */
  1928. /* NOTE: Always runs on spitfire, so no
  1929. * cheetah+ page size encodings.
  1930. */
  1931. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1932. "flush %%g6"
  1933. : /* No outputs */
  1934. : "r" (0),
  1935. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1936. if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) {
  1937. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1938. "membar #Sync"
  1939. : /* no outputs */
  1940. : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU));
  1941. spitfire_put_itlb_data(i, 0x0UL);
  1942. }
  1943. }
  1944. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1945. cheetah_flush_dtlb_all();
  1946. cheetah_flush_itlb_all();
  1947. }
  1948. __asm__ __volatile__("wrpr %0, 0, %%pstate"
  1949. : : "r" (pstate));
  1950. }