smp-bmips.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2011 by Kevin Cernekee (cernekee@gmail.com)
  7. *
  8. * SMP support for BMIPS
  9. */
  10. #include <linux/version.h>
  11. #include <linux/init.h>
  12. #include <linux/sched.h>
  13. #include <linux/mm.h>
  14. #include <linux/delay.h>
  15. #include <linux/smp.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/init.h>
  19. #include <linux/cpu.h>
  20. #include <linux/cpumask.h>
  21. #include <linux/reboot.h>
  22. #include <linux/io.h>
  23. #include <linux/compiler.h>
  24. #include <linux/linkage.h>
  25. #include <linux/bug.h>
  26. #include <linux/kernel.h>
  27. #include <asm/time.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/processor.h>
  30. #include <asm/system.h>
  31. #include <asm/bootinfo.h>
  32. #include <asm/pmon.h>
  33. #include <asm/cacheflush.h>
  34. #include <asm/tlbflush.h>
  35. #include <asm/mipsregs.h>
  36. #include <asm/bmips.h>
  37. #include <asm/traps.h>
  38. #include <asm/barrier.h>
  39. static int __maybe_unused max_cpus = 1;
  40. /* these may be configured by the platform code */
  41. int bmips_smp_enabled = 1;
  42. int bmips_cpu_offset;
  43. cpumask_t bmips_booted_mask;
  44. #ifdef CONFIG_SMP
  45. /* initial $sp, $gp - used by arch/mips/kernel/bmips_vec.S */
  46. unsigned long bmips_smp_boot_sp;
  47. unsigned long bmips_smp_boot_gp;
  48. static void bmips_send_ipi_single(int cpu, unsigned int action);
  49. static irqreturn_t bmips_ipi_interrupt(int irq, void *dev_id);
  50. /* SW interrupts 0,1 are used for interprocessor signaling */
  51. #define IPI0_IRQ (MIPS_CPU_IRQ_BASE + 0)
  52. #define IPI1_IRQ (MIPS_CPU_IRQ_BASE + 1)
  53. #define CPUNUM(cpu, shift) (((cpu) + bmips_cpu_offset) << (shift))
  54. #define ACTION_CLR_IPI(cpu, ipi) (0x2000 | CPUNUM(cpu, 9) | ((ipi) << 8))
  55. #define ACTION_SET_IPI(cpu, ipi) (0x3000 | CPUNUM(cpu, 9) | ((ipi) << 8))
  56. #define ACTION_BOOT_THREAD(cpu) (0x08 | CPUNUM(cpu, 0))
  57. static void __init bmips_smp_setup(void)
  58. {
  59. int i;
  60. #if defined(CONFIG_CPU_BMIPS4350) || defined(CONFIG_CPU_BMIPS4380)
  61. /* arbitration priority */
  62. clear_c0_brcm_cmt_ctrl(0x30);
  63. /* NBK and weak order flags */
  64. set_c0_brcm_config_0(0x30000);
  65. /*
  66. * MIPS interrupts 0,1 (SW INT 0,1) cross over to the other thread
  67. * MIPS interrupt 2 (HW INT 0) is the CPU0 L1 controller output
  68. * MIPS interrupt 3 (HW INT 1) is the CPU1 L1 controller output
  69. */
  70. change_c0_brcm_cmt_intr(0xf8018000,
  71. (0x02 << 27) | (0x03 << 15));
  72. /* single core, 2 threads (2 pipelines) */
  73. max_cpus = 2;
  74. #elif defined(CONFIG_CPU_BMIPS5000)
  75. /* enable raceless SW interrupts */
  76. set_c0_brcm_config(0x03 << 22);
  77. /* route HW interrupt 0 to CPU0, HW interrupt 1 to CPU1 */
  78. change_c0_brcm_mode(0x1f << 27, 0x02 << 27);
  79. /* N cores, 2 threads per core */
  80. max_cpus = (((read_c0_brcm_config() >> 6) & 0x03) + 1) << 1;
  81. /* clear any pending SW interrupts */
  82. for (i = 0; i < max_cpus; i++) {
  83. write_c0_brcm_action(ACTION_CLR_IPI(i, 0));
  84. write_c0_brcm_action(ACTION_CLR_IPI(i, 1));
  85. }
  86. #endif
  87. if (!bmips_smp_enabled)
  88. max_cpus = 1;
  89. /* this can be overridden by the BSP */
  90. if (!board_ebase_setup)
  91. board_ebase_setup = &bmips_ebase_setup;
  92. for (i = 0; i < max_cpus; i++) {
  93. __cpu_number_map[i] = 1;
  94. __cpu_logical_map[i] = 1;
  95. set_cpu_possible(i, 1);
  96. set_cpu_present(i, 1);
  97. }
  98. }
  99. /*
  100. * IPI IRQ setup - runs on CPU0
  101. */
  102. static void bmips_prepare_cpus(unsigned int max_cpus)
  103. {
  104. if (request_irq(IPI0_IRQ, bmips_ipi_interrupt, IRQF_PERCPU,
  105. "smp_ipi0", NULL))
  106. panic("Can't request IPI0 interrupt\n");
  107. if (request_irq(IPI1_IRQ, bmips_ipi_interrupt, IRQF_PERCPU,
  108. "smp_ipi1", NULL))
  109. panic("Can't request IPI1 interrupt\n");
  110. }
  111. /*
  112. * Tell the hardware to boot CPUx - runs on CPU0
  113. */
  114. static void bmips_boot_secondary(int cpu, struct task_struct *idle)
  115. {
  116. bmips_smp_boot_sp = __KSTK_TOS(idle);
  117. bmips_smp_boot_gp = (unsigned long)task_thread_info(idle);
  118. mb();
  119. /*
  120. * Initial boot sequence for secondary CPU:
  121. * bmips_reset_nmi_vec @ a000_0000 ->
  122. * bmips_smp_entry ->
  123. * plat_wired_tlb_setup (cached function call; optional) ->
  124. * start_secondary (cached jump)
  125. *
  126. * Warm restart sequence:
  127. * play_dead WAIT loop ->
  128. * bmips_smp_int_vec @ BMIPS_WARM_RESTART_VEC ->
  129. * eret to play_dead ->
  130. * bmips_secondary_reentry ->
  131. * start_secondary
  132. */
  133. pr_info("SMP: Booting CPU%d...\n", cpu);
  134. if (cpumask_test_cpu(cpu, &bmips_booted_mask))
  135. bmips_send_ipi_single(cpu, 0);
  136. else {
  137. #if defined(CONFIG_CPU_BMIPS4350) || defined(CONFIG_CPU_BMIPS4380)
  138. set_c0_brcm_cmt_ctrl(0x01);
  139. #elif defined(CONFIG_CPU_BMIPS5000)
  140. if (cpu & 0x01)
  141. write_c0_brcm_action(ACTION_BOOT_THREAD(cpu));
  142. else {
  143. /*
  144. * core N thread 0 was already booted; just
  145. * pulse the NMI line
  146. */
  147. bmips_write_zscm_reg(0x210, 0xc0000000);
  148. udelay(10);
  149. bmips_write_zscm_reg(0x210, 0x00);
  150. }
  151. #endif
  152. cpumask_set_cpu(cpu, &bmips_booted_mask);
  153. }
  154. }
  155. /*
  156. * Early setup - runs on secondary CPU after cache probe
  157. */
  158. static void bmips_init_secondary(void)
  159. {
  160. /* move NMI vector to kseg0, in case XKS01 is enabled */
  161. #if defined(CONFIG_CPU_BMIPS4350) || defined(CONFIG_CPU_BMIPS4380)
  162. void __iomem *cbr = BMIPS_GET_CBR();
  163. unsigned long old_vec;
  164. old_vec = __raw_readl(cbr + BMIPS_RELO_VECTOR_CONTROL_1);
  165. __raw_writel(old_vec & ~0x20000000, cbr + BMIPS_RELO_VECTOR_CONTROL_1);
  166. clear_c0_cause(smp_processor_id() ? C_SW1 : C_SW0);
  167. #elif defined(CONFIG_CPU_BMIPS5000)
  168. write_c0_brcm_bootvec(read_c0_brcm_bootvec() &
  169. (smp_processor_id() & 0x01 ? ~0x20000000 : ~0x2000));
  170. write_c0_brcm_action(ACTION_CLR_IPI(smp_processor_id(), 0));
  171. #endif
  172. /* make sure there won't be a timer interrupt for a little while */
  173. write_c0_compare(read_c0_count() + mips_hpt_frequency / HZ);
  174. irq_enable_hazard();
  175. set_c0_status(IE_SW0 | IE_SW1 | IE_IRQ1 | IE_IRQ5 | ST0_IE);
  176. irq_enable_hazard();
  177. }
  178. /*
  179. * Late setup - runs on secondary CPU before entering the idle loop
  180. */
  181. static void bmips_smp_finish(void)
  182. {
  183. pr_info("SMP: CPU%d is running\n", smp_processor_id());
  184. }
  185. /*
  186. * Runs on CPU0 after all CPUs have been booted
  187. */
  188. static void bmips_cpus_done(void)
  189. {
  190. }
  191. #if defined(CONFIG_CPU_BMIPS5000)
  192. /*
  193. * BMIPS5000 raceless IPIs
  194. *
  195. * Each CPU has two inbound SW IRQs which are independent of all other CPUs.
  196. * IPI0 is used for SMP_RESCHEDULE_YOURSELF
  197. * IPI1 is used for SMP_CALL_FUNCTION
  198. */
  199. static void bmips_send_ipi_single(int cpu, unsigned int action)
  200. {
  201. write_c0_brcm_action(ACTION_SET_IPI(cpu, action == SMP_CALL_FUNCTION));
  202. }
  203. static irqreturn_t bmips_ipi_interrupt(int irq, void *dev_id)
  204. {
  205. int action = irq - IPI0_IRQ;
  206. write_c0_brcm_action(ACTION_CLR_IPI(smp_processor_id(), action));
  207. if (action == 0)
  208. scheduler_ipi();
  209. else
  210. smp_call_function_interrupt();
  211. return IRQ_HANDLED;
  212. }
  213. #else
  214. /*
  215. * BMIPS43xx racey IPIs
  216. *
  217. * We use one inbound SW IRQ for each CPU.
  218. *
  219. * A spinlock must be held in order to keep CPUx from accidentally clearing
  220. * an incoming IPI when it writes CP0 CAUSE to raise an IPI on CPUy. The
  221. * same spinlock is used to protect the action masks.
  222. */
  223. static DEFINE_SPINLOCK(ipi_lock);
  224. static DEFINE_PER_CPU(int, ipi_action_mask);
  225. static void bmips_send_ipi_single(int cpu, unsigned int action)
  226. {
  227. unsigned long flags;
  228. spin_lock_irqsave(&ipi_lock, flags);
  229. set_c0_cause(cpu ? C_SW1 : C_SW0);
  230. per_cpu(ipi_action_mask, cpu) |= action;
  231. irq_enable_hazard();
  232. spin_unlock_irqrestore(&ipi_lock, flags);
  233. }
  234. static irqreturn_t bmips_ipi_interrupt(int irq, void *dev_id)
  235. {
  236. unsigned long flags;
  237. int action, cpu = irq - IPI0_IRQ;
  238. spin_lock_irqsave(&ipi_lock, flags);
  239. action = __get_cpu_var(ipi_action_mask);
  240. per_cpu(ipi_action_mask, cpu) = 0;
  241. clear_c0_cause(cpu ? C_SW1 : C_SW0);
  242. spin_unlock_irqrestore(&ipi_lock, flags);
  243. if (action & SMP_RESCHEDULE_YOURSELF)
  244. scheduler_ipi();
  245. if (action & SMP_CALL_FUNCTION)
  246. smp_call_function_interrupt();
  247. return IRQ_HANDLED;
  248. }
  249. #endif /* BMIPS type */
  250. static void bmips_send_ipi_mask(const struct cpumask *mask,
  251. unsigned int action)
  252. {
  253. unsigned int i;
  254. for_each_cpu(i, mask)
  255. bmips_send_ipi_single(i, action);
  256. }
  257. #ifdef CONFIG_HOTPLUG_CPU
  258. static int bmips_cpu_disable(void)
  259. {
  260. unsigned int cpu = smp_processor_id();
  261. if (cpu == 0)
  262. return -EBUSY;
  263. pr_info("SMP: CPU%d is offline\n", cpu);
  264. cpu_clear(cpu, cpu_online_map);
  265. cpu_clear(cpu, cpu_callin_map);
  266. local_flush_tlb_all();
  267. local_flush_icache_range(0, ~0);
  268. return 0;
  269. }
  270. static void bmips_cpu_die(unsigned int cpu)
  271. {
  272. }
  273. void __ref play_dead(void)
  274. {
  275. idle_task_exit();
  276. /* flush data cache */
  277. _dma_cache_wback_inv(0, ~0);
  278. /*
  279. * Wakeup is on SW0 or SW1; disable everything else
  280. * Use BEV !IV (BMIPS_WARM_RESTART_VEC) to avoid the regular Linux
  281. * IRQ handlers; this clears ST0_IE and returns immediately.
  282. */
  283. clear_c0_cause(CAUSEF_IV | C_SW0 | C_SW1);
  284. change_c0_status(IE_IRQ5 | IE_IRQ1 | IE_SW0 | IE_SW1 | ST0_IE | ST0_BEV,
  285. IE_SW0 | IE_SW1 | ST0_IE | ST0_BEV);
  286. irq_disable_hazard();
  287. /*
  288. * wait for SW interrupt from bmips_boot_secondary(), then jump
  289. * back to start_secondary()
  290. */
  291. __asm__ __volatile__(
  292. " wait\n"
  293. " j bmips_secondary_reentry\n"
  294. : : : "memory");
  295. }
  296. #endif /* CONFIG_HOTPLUG_CPU */
  297. struct plat_smp_ops bmips_smp_ops = {
  298. .smp_setup = bmips_smp_setup,
  299. .prepare_cpus = bmips_prepare_cpus,
  300. .boot_secondary = bmips_boot_secondary,
  301. .smp_finish = bmips_smp_finish,
  302. .init_secondary = bmips_init_secondary,
  303. .cpus_done = bmips_cpus_done,
  304. .send_ipi_single = bmips_send_ipi_single,
  305. .send_ipi_mask = bmips_send_ipi_mask,
  306. #ifdef CONFIG_HOTPLUG_CPU
  307. .cpu_disable = bmips_cpu_disable,
  308. .cpu_die = bmips_cpu_die,
  309. #endif
  310. };
  311. #endif /* CONFIG_SMP */
  312. /***********************************************************************
  313. * BMIPS vector relocation
  314. * This is primarily used for SMP boot, but it is applicable to some
  315. * UP BMIPS systems as well.
  316. ***********************************************************************/
  317. static void __cpuinit bmips_wr_vec(unsigned long dst, char *start, char *end)
  318. {
  319. memcpy((void *)dst, start, end - start);
  320. dma_cache_wback((unsigned long)start, end - start);
  321. local_flush_icache_range(dst, dst + (end - start));
  322. instruction_hazard();
  323. }
  324. static inline void __cpuinit bmips_nmi_handler_setup(void)
  325. {
  326. bmips_wr_vec(BMIPS_NMI_RESET_VEC, &bmips_reset_nmi_vec,
  327. &bmips_reset_nmi_vec_end);
  328. bmips_wr_vec(BMIPS_WARM_RESTART_VEC, &bmips_smp_int_vec,
  329. &bmips_smp_int_vec_end);
  330. }
  331. void __cpuinit bmips_ebase_setup(void)
  332. {
  333. unsigned long new_ebase = ebase;
  334. void __iomem __maybe_unused *cbr;
  335. BUG_ON(ebase != CKSEG0);
  336. #if defined(CONFIG_CPU_BMIPS4350)
  337. /*
  338. * BMIPS4350 cannot relocate the normal vectors, but it
  339. * can relocate the BEV=1 vectors. So CPU1 starts up at
  340. * the relocated BEV=1, IV=0 general exception vector @
  341. * 0xa000_0380.
  342. *
  343. * set_uncached_handler() is used here because:
  344. * - CPU1 will run this from uncached space
  345. * - None of the cacheflush functions are set up yet
  346. */
  347. set_uncached_handler(BMIPS_WARM_RESTART_VEC - CKSEG0,
  348. &bmips_smp_int_vec, 0x80);
  349. __sync();
  350. return;
  351. #elif defined(CONFIG_CPU_BMIPS4380)
  352. /*
  353. * 0x8000_0000: reset/NMI (initially in kseg1)
  354. * 0x8000_0400: normal vectors
  355. */
  356. new_ebase = 0x80000400;
  357. cbr = BMIPS_GET_CBR();
  358. __raw_writel(0x80080800, cbr + BMIPS_RELO_VECTOR_CONTROL_0);
  359. __raw_writel(0xa0080800, cbr + BMIPS_RELO_VECTOR_CONTROL_1);
  360. #elif defined(CONFIG_CPU_BMIPS5000)
  361. /*
  362. * 0x8000_0000: reset/NMI (initially in kseg1)
  363. * 0x8000_1000: normal vectors
  364. */
  365. new_ebase = 0x80001000;
  366. write_c0_brcm_bootvec(0xa0088008);
  367. write_c0_ebase(new_ebase);
  368. if (max_cpus > 2)
  369. bmips_write_zscm_reg(0xa0, 0xa008a008);
  370. #else
  371. return;
  372. #endif
  373. board_nmi_handler_setup = &bmips_nmi_handler_setup;
  374. ebase = new_ebase;
  375. }
  376. asmlinkage void __weak plat_wired_tlb_setup(void)
  377. {
  378. /*
  379. * Called when starting/restarting a secondary CPU.
  380. * Kernel stacks and other important data might only be accessible
  381. * once the wired entries are present.
  382. */
  383. }