setup.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/machvec.h>
  48. #include <asm/mca.h>
  49. #include <asm/meminit.h>
  50. #include <asm/page.h>
  51. #include <asm/paravirt.h>
  52. #include <asm/paravirt_patch.h>
  53. #include <asm/patch.h>
  54. #include <asm/pgtable.h>
  55. #include <asm/processor.h>
  56. #include <asm/sal.h>
  57. #include <asm/sections.h>
  58. #include <asm/setup.h>
  59. #include <asm/smp.h>
  60. #include <asm/system.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/unistd.h>
  63. #include <asm/hpsim.h>
  64. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  65. # error "struct cpuinfo_ia64 too big!"
  66. #endif
  67. #ifdef CONFIG_SMP
  68. unsigned long __per_cpu_offset[NR_CPUS];
  69. EXPORT_SYMBOL(__per_cpu_offset);
  70. #endif
  71. DEFINE_PER_CPU(struct cpuinfo_ia64, ia64_cpu_info);
  72. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  73. unsigned long ia64_cycles_per_usec;
  74. struct ia64_boot_param *ia64_boot_param;
  75. struct screen_info screen_info;
  76. unsigned long vga_console_iobase;
  77. unsigned long vga_console_membase;
  78. static struct resource data_resource = {
  79. .name = "Kernel data",
  80. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  81. };
  82. static struct resource code_resource = {
  83. .name = "Kernel code",
  84. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  85. };
  86. static struct resource bss_resource = {
  87. .name = "Kernel bss",
  88. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  89. };
  90. unsigned long ia64_max_cacheline_size;
  91. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  92. EXPORT_SYMBOL(ia64_iobase);
  93. struct io_space io_space[MAX_IO_SPACES];
  94. EXPORT_SYMBOL(io_space);
  95. unsigned int num_io_spaces;
  96. /*
  97. * "flush_icache_range()" needs to know what processor dependent stride size to use
  98. * when it makes i-cache(s) coherent with d-caches.
  99. */
  100. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  101. unsigned long ia64_i_cache_stride_shift = ~0;
  102. /*
  103. * "clflush_cache_range()" needs to know what processor dependent stride size to
  104. * use when it flushes cache lines including both d-cache and i-cache.
  105. */
  106. /* Safest way to go: 32 bytes by 32 bytes */
  107. #define CACHE_STRIDE_SHIFT 5
  108. unsigned long ia64_cache_stride_shift = ~0;
  109. /*
  110. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  111. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  112. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  113. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  114. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  115. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  116. * page-size of 2^64.
  117. */
  118. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  119. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  120. /*
  121. * We use a special marker for the end of memory and it uses the extra (+1) slot
  122. */
  123. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  124. int num_rsvd_regions __initdata;
  125. /*
  126. * Filter incoming memory segments based on the primitive map created from the boot
  127. * parameters. Segments contained in the map are removed from the memory ranges. A
  128. * caller-specified function is called with the memory ranges that remain after filtering.
  129. * This routine does not assume the incoming segments are sorted.
  130. */
  131. int __init
  132. filter_rsvd_memory (u64 start, u64 end, void *arg)
  133. {
  134. u64 range_start, range_end, prev_start;
  135. void (*func)(unsigned long, unsigned long, int);
  136. int i;
  137. #if IGNORE_PFN0
  138. if (start == PAGE_OFFSET) {
  139. printk(KERN_WARNING "warning: skipping physical page 0\n");
  140. start += PAGE_SIZE;
  141. if (start >= end) return 0;
  142. }
  143. #endif
  144. /*
  145. * lowest possible address(walker uses virtual)
  146. */
  147. prev_start = PAGE_OFFSET;
  148. func = arg;
  149. for (i = 0; i < num_rsvd_regions; ++i) {
  150. range_start = max(start, prev_start);
  151. range_end = min(end, rsvd_region[i].start);
  152. if (range_start < range_end)
  153. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  154. /* nothing more available in this segment */
  155. if (range_end == end) return 0;
  156. prev_start = rsvd_region[i].end;
  157. }
  158. /* end of memory marker allows full processing inside loop body */
  159. return 0;
  160. }
  161. /*
  162. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  163. * are not filtered out.
  164. */
  165. int __init
  166. filter_memory(u64 start, u64 end, void *arg)
  167. {
  168. void (*func)(unsigned long, unsigned long, int);
  169. #if IGNORE_PFN0
  170. if (start == PAGE_OFFSET) {
  171. printk(KERN_WARNING "warning: skipping physical page 0\n");
  172. start += PAGE_SIZE;
  173. if (start >= end)
  174. return 0;
  175. }
  176. #endif
  177. func = arg;
  178. if (start < end)
  179. call_pernode_memory(__pa(start), end - start, func);
  180. return 0;
  181. }
  182. static void __init
  183. sort_regions (struct rsvd_region *rsvd_region, int max)
  184. {
  185. int j;
  186. /* simple bubble sorting */
  187. while (max--) {
  188. for (j = 0; j < max; ++j) {
  189. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  190. struct rsvd_region tmp;
  191. tmp = rsvd_region[j];
  192. rsvd_region[j] = rsvd_region[j + 1];
  193. rsvd_region[j + 1] = tmp;
  194. }
  195. }
  196. }
  197. }
  198. /* merge overlaps */
  199. static int __init
  200. merge_regions (struct rsvd_region *rsvd_region, int max)
  201. {
  202. int i;
  203. for (i = 1; i < max; ++i) {
  204. if (rsvd_region[i].start >= rsvd_region[i-1].end)
  205. continue;
  206. if (rsvd_region[i].end > rsvd_region[i-1].end)
  207. rsvd_region[i-1].end = rsvd_region[i].end;
  208. --max;
  209. memmove(&rsvd_region[i], &rsvd_region[i+1],
  210. (max - i) * sizeof(struct rsvd_region));
  211. }
  212. return max;
  213. }
  214. /*
  215. * Request address space for all standard resources
  216. */
  217. static int __init register_memory(void)
  218. {
  219. code_resource.start = ia64_tpa(_text);
  220. code_resource.end = ia64_tpa(_etext) - 1;
  221. data_resource.start = ia64_tpa(_etext);
  222. data_resource.end = ia64_tpa(_edata) - 1;
  223. bss_resource.start = ia64_tpa(__bss_start);
  224. bss_resource.end = ia64_tpa(_end) - 1;
  225. efi_initialize_iomem_resources(&code_resource, &data_resource,
  226. &bss_resource);
  227. return 0;
  228. }
  229. __initcall(register_memory);
  230. #ifdef CONFIG_KEXEC
  231. /*
  232. * This function checks if the reserved crashkernel is allowed on the specific
  233. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  234. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  235. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  236. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  237. *
  238. * So, the only machvec that really supports loading the kdump kernel
  239. * over 4 GB is "sn2".
  240. */
  241. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  242. {
  243. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  244. return 1;
  245. else
  246. return pbase < (1UL << 32);
  247. }
  248. static void __init setup_crashkernel(unsigned long total, int *n)
  249. {
  250. unsigned long long base = 0, size = 0;
  251. int ret;
  252. ret = parse_crashkernel(boot_command_line, total,
  253. &size, &base);
  254. if (ret == 0 && size > 0) {
  255. if (!base) {
  256. sort_regions(rsvd_region, *n);
  257. *n = merge_regions(rsvd_region, *n);
  258. base = kdump_find_rsvd_region(size,
  259. rsvd_region, *n);
  260. }
  261. if (!check_crashkernel_memory(base, size)) {
  262. pr_warning("crashkernel: There would be kdump memory "
  263. "at %ld GB but this is unusable because it "
  264. "must\nbe below 4 GB. Change the memory "
  265. "configuration of the machine.\n",
  266. (unsigned long)(base >> 30));
  267. return;
  268. }
  269. if (base != ~0UL) {
  270. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  271. "for crashkernel (System RAM: %ldMB)\n",
  272. (unsigned long)(size >> 20),
  273. (unsigned long)(base >> 20),
  274. (unsigned long)(total >> 20));
  275. rsvd_region[*n].start =
  276. (unsigned long)__va(base);
  277. rsvd_region[*n].end =
  278. (unsigned long)__va(base + size);
  279. (*n)++;
  280. crashk_res.start = base;
  281. crashk_res.end = base + size - 1;
  282. }
  283. }
  284. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  285. efi_memmap_res.end = efi_memmap_res.start +
  286. ia64_boot_param->efi_memmap_size;
  287. boot_param_res.start = __pa(ia64_boot_param);
  288. boot_param_res.end = boot_param_res.start +
  289. sizeof(*ia64_boot_param);
  290. }
  291. #else
  292. static inline void __init setup_crashkernel(unsigned long total, int *n)
  293. {}
  294. #endif
  295. /**
  296. * reserve_memory - setup reserved memory areas
  297. *
  298. * Setup the reserved memory areas set aside for the boot parameters,
  299. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  300. * see arch/ia64/include/asm/meminit.h if you need to define more.
  301. */
  302. void __init
  303. reserve_memory (void)
  304. {
  305. int n = 0;
  306. unsigned long total_memory;
  307. /*
  308. * none of the entries in this table overlap
  309. */
  310. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  311. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  312. n++;
  313. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  314. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  315. n++;
  316. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  317. rsvd_region[n].end = (rsvd_region[n].start
  318. + strlen(__va(ia64_boot_param->command_line)) + 1);
  319. n++;
  320. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  321. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  322. n++;
  323. n += paravirt_reserve_memory(&rsvd_region[n]);
  324. #ifdef CONFIG_BLK_DEV_INITRD
  325. if (ia64_boot_param->initrd_start) {
  326. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  327. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  328. n++;
  329. }
  330. #endif
  331. #ifdef CONFIG_CRASH_DUMP
  332. if (reserve_elfcorehdr(&rsvd_region[n].start,
  333. &rsvd_region[n].end) == 0)
  334. n++;
  335. #endif
  336. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  337. n++;
  338. setup_crashkernel(total_memory, &n);
  339. /* end of memory marker */
  340. rsvd_region[n].start = ~0UL;
  341. rsvd_region[n].end = ~0UL;
  342. n++;
  343. num_rsvd_regions = n;
  344. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  345. sort_regions(rsvd_region, num_rsvd_regions);
  346. num_rsvd_regions = merge_regions(rsvd_region, num_rsvd_regions);
  347. }
  348. /**
  349. * find_initrd - get initrd parameters from the boot parameter structure
  350. *
  351. * Grab the initrd start and end from the boot parameter struct given us by
  352. * the boot loader.
  353. */
  354. void __init
  355. find_initrd (void)
  356. {
  357. #ifdef CONFIG_BLK_DEV_INITRD
  358. if (ia64_boot_param->initrd_start) {
  359. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  360. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  361. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%llu bytes)\n",
  362. initrd_start, ia64_boot_param->initrd_size);
  363. }
  364. #endif
  365. }
  366. static void __init
  367. io_port_init (void)
  368. {
  369. unsigned long phys_iobase;
  370. /*
  371. * Set `iobase' based on the EFI memory map or, failing that, the
  372. * value firmware left in ar.k0.
  373. *
  374. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  375. * the port's virtual address, so ia32_load_state() loads it with a
  376. * user virtual address. But in ia64 mode, glibc uses the
  377. * *physical* address in ar.k0 to mmap the appropriate area from
  378. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  379. * cases, user-mode can only use the legacy 0-64K I/O port space.
  380. *
  381. * ar.k0 is not involved in kernel I/O port accesses, which can use
  382. * any of the I/O port spaces and are done via MMIO using the
  383. * virtual mmio_base from the appropriate io_space[].
  384. */
  385. phys_iobase = efi_get_iobase();
  386. if (!phys_iobase) {
  387. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  388. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  389. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  390. }
  391. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  392. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  393. /* setup legacy IO port space */
  394. io_space[0].mmio_base = ia64_iobase;
  395. io_space[0].sparse = 1;
  396. num_io_spaces = 1;
  397. }
  398. /**
  399. * early_console_setup - setup debugging console
  400. *
  401. * Consoles started here require little enough setup that we can start using
  402. * them very early in the boot process, either right after the machine
  403. * vector initialization, or even before if the drivers can detect their hw.
  404. *
  405. * Returns non-zero if a console couldn't be setup.
  406. */
  407. static inline int __init
  408. early_console_setup (char *cmdline)
  409. {
  410. int earlycons = 0;
  411. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  412. {
  413. extern int sn_serial_console_early_setup(void);
  414. if (!sn_serial_console_early_setup())
  415. earlycons++;
  416. }
  417. #endif
  418. #ifdef CONFIG_EFI_PCDP
  419. if (!efi_setup_pcdp_console(cmdline))
  420. earlycons++;
  421. #endif
  422. if (!simcons_register())
  423. earlycons++;
  424. return (earlycons) ? 0 : -1;
  425. }
  426. static inline void
  427. mark_bsp_online (void)
  428. {
  429. #ifdef CONFIG_SMP
  430. /* If we register an early console, allow CPU 0 to printk */
  431. cpu_set(smp_processor_id(), cpu_online_map);
  432. #endif
  433. }
  434. static __initdata int nomca;
  435. static __init int setup_nomca(char *s)
  436. {
  437. nomca = 1;
  438. return 0;
  439. }
  440. early_param("nomca", setup_nomca);
  441. #ifdef CONFIG_CRASH_DUMP
  442. int __init reserve_elfcorehdr(u64 *start, u64 *end)
  443. {
  444. u64 length;
  445. /* We get the address using the kernel command line,
  446. * but the size is extracted from the EFI tables.
  447. * Both address and size are required for reservation
  448. * to work properly.
  449. */
  450. if (!is_vmcore_usable())
  451. return -EINVAL;
  452. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  453. vmcore_unusable();
  454. return -EINVAL;
  455. }
  456. *start = (unsigned long)__va(elfcorehdr_addr);
  457. *end = *start + length;
  458. return 0;
  459. }
  460. #endif /* CONFIG_PROC_VMCORE */
  461. void __init
  462. setup_arch (char **cmdline_p)
  463. {
  464. unw_init();
  465. paravirt_arch_setup_early();
  466. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  467. paravirt_patch_apply();
  468. *cmdline_p = __va(ia64_boot_param->command_line);
  469. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  470. efi_init();
  471. io_port_init();
  472. #ifdef CONFIG_IA64_GENERIC
  473. /* machvec needs to be parsed from the command line
  474. * before parse_early_param() is called to ensure
  475. * that ia64_mv is initialised before any command line
  476. * settings may cause console setup to occur
  477. */
  478. machvec_init_from_cmdline(*cmdline_p);
  479. #endif
  480. parse_early_param();
  481. if (early_console_setup(*cmdline_p) == 0)
  482. mark_bsp_online();
  483. #ifdef CONFIG_ACPI
  484. /* Initialize the ACPI boot-time table parser */
  485. acpi_table_init();
  486. early_acpi_boot_init();
  487. # ifdef CONFIG_ACPI_NUMA
  488. acpi_numa_init();
  489. # ifdef CONFIG_ACPI_HOTPLUG_CPU
  490. prefill_possible_map();
  491. # endif
  492. per_cpu_scan_finalize((cpus_weight(early_cpu_possible_map) == 0 ?
  493. 32 : cpus_weight(early_cpu_possible_map)),
  494. additional_cpus > 0 ? additional_cpus : 0);
  495. # endif
  496. #endif /* CONFIG_APCI_BOOT */
  497. #ifdef CONFIG_SMP
  498. smp_build_cpu_map();
  499. #endif
  500. find_memory();
  501. /* process SAL system table: */
  502. ia64_sal_init(__va(efi.sal_systab));
  503. #ifdef CONFIG_ITANIUM
  504. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  505. #else
  506. {
  507. unsigned long num_phys_stacked;
  508. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  509. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  510. }
  511. #endif
  512. #ifdef CONFIG_SMP
  513. cpu_physical_id(0) = hard_smp_processor_id();
  514. #endif
  515. cpu_init(); /* initialize the bootstrap CPU */
  516. mmu_context_init(); /* initialize context_id bitmap */
  517. paravirt_banner();
  518. paravirt_arch_setup_console(cmdline_p);
  519. #ifdef CONFIG_VT
  520. if (!conswitchp) {
  521. # if defined(CONFIG_DUMMY_CONSOLE)
  522. conswitchp = &dummy_con;
  523. # endif
  524. # if defined(CONFIG_VGA_CONSOLE)
  525. /*
  526. * Non-legacy systems may route legacy VGA MMIO range to system
  527. * memory. vga_con probes the MMIO hole, so memory looks like
  528. * a VGA device to it. The EFI memory map can tell us if it's
  529. * memory so we can avoid this problem.
  530. */
  531. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  532. conswitchp = &vga_con;
  533. # endif
  534. }
  535. #endif
  536. /* enable IA-64 Machine Check Abort Handling unless disabled */
  537. if (paravirt_arch_setup_nomca())
  538. nomca = 1;
  539. if (!nomca)
  540. ia64_mca_init();
  541. platform_setup(cmdline_p);
  542. #ifndef CONFIG_IA64_HP_SIM
  543. check_sal_cache_flush();
  544. #endif
  545. paging_init();
  546. }
  547. /*
  548. * Display cpu info for all CPUs.
  549. */
  550. static int
  551. show_cpuinfo (struct seq_file *m, void *v)
  552. {
  553. #ifdef CONFIG_SMP
  554. # define lpj c->loops_per_jiffy
  555. # define cpunum c->cpu
  556. #else
  557. # define lpj loops_per_jiffy
  558. # define cpunum 0
  559. #endif
  560. static struct {
  561. unsigned long mask;
  562. const char *feature_name;
  563. } feature_bits[] = {
  564. { 1UL << 0, "branchlong" },
  565. { 1UL << 1, "spontaneous deferral"},
  566. { 1UL << 2, "16-byte atomic ops" }
  567. };
  568. char features[128], *cp, *sep;
  569. struct cpuinfo_ia64 *c = v;
  570. unsigned long mask;
  571. unsigned long proc_freq;
  572. int i, size;
  573. mask = c->features;
  574. /* build the feature string: */
  575. memcpy(features, "standard", 9);
  576. cp = features;
  577. size = sizeof(features);
  578. sep = "";
  579. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  580. if (mask & feature_bits[i].mask) {
  581. cp += snprintf(cp, size, "%s%s", sep,
  582. feature_bits[i].feature_name),
  583. sep = ", ";
  584. mask &= ~feature_bits[i].mask;
  585. size = sizeof(features) - (cp - features);
  586. }
  587. }
  588. if (mask && size > 1) {
  589. /* print unknown features as a hex value */
  590. snprintf(cp, size, "%s0x%lx", sep, mask);
  591. }
  592. proc_freq = cpufreq_quick_get(cpunum);
  593. if (!proc_freq)
  594. proc_freq = c->proc_freq / 1000;
  595. seq_printf(m,
  596. "processor : %d\n"
  597. "vendor : %s\n"
  598. "arch : IA-64\n"
  599. "family : %u\n"
  600. "model : %u\n"
  601. "model name : %s\n"
  602. "revision : %u\n"
  603. "archrev : %u\n"
  604. "features : %s\n"
  605. "cpu number : %lu\n"
  606. "cpu regs : %u\n"
  607. "cpu MHz : %lu.%03lu\n"
  608. "itc MHz : %lu.%06lu\n"
  609. "BogoMIPS : %lu.%02lu\n",
  610. cpunum, c->vendor, c->family, c->model,
  611. c->model_name, c->revision, c->archrev,
  612. features, c->ppn, c->number,
  613. proc_freq / 1000, proc_freq % 1000,
  614. c->itc_freq / 1000000, c->itc_freq % 1000000,
  615. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  616. #ifdef CONFIG_SMP
  617. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  618. if (c->socket_id != -1)
  619. seq_printf(m, "physical id: %u\n", c->socket_id);
  620. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  621. seq_printf(m,
  622. "core id : %u\n"
  623. "thread id : %u\n",
  624. c->core_id, c->thread_id);
  625. #endif
  626. seq_printf(m,"\n");
  627. return 0;
  628. }
  629. static void *
  630. c_start (struct seq_file *m, loff_t *pos)
  631. {
  632. #ifdef CONFIG_SMP
  633. while (*pos < nr_cpu_ids && !cpu_online(*pos))
  634. ++*pos;
  635. #endif
  636. return *pos < nr_cpu_ids ? cpu_data(*pos) : NULL;
  637. }
  638. static void *
  639. c_next (struct seq_file *m, void *v, loff_t *pos)
  640. {
  641. ++*pos;
  642. return c_start(m, pos);
  643. }
  644. static void
  645. c_stop (struct seq_file *m, void *v)
  646. {
  647. }
  648. const struct seq_operations cpuinfo_op = {
  649. .start = c_start,
  650. .next = c_next,
  651. .stop = c_stop,
  652. .show = show_cpuinfo
  653. };
  654. #define MAX_BRANDS 8
  655. static char brandname[MAX_BRANDS][128];
  656. static char * __cpuinit
  657. get_model_name(__u8 family, __u8 model)
  658. {
  659. static int overflow;
  660. char brand[128];
  661. int i;
  662. memcpy(brand, "Unknown", 8);
  663. if (ia64_pal_get_brand_info(brand)) {
  664. if (family == 0x7)
  665. memcpy(brand, "Merced", 7);
  666. else if (family == 0x1f) switch (model) {
  667. case 0: memcpy(brand, "McKinley", 9); break;
  668. case 1: memcpy(brand, "Madison", 8); break;
  669. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  670. }
  671. }
  672. for (i = 0; i < MAX_BRANDS; i++)
  673. if (strcmp(brandname[i], brand) == 0)
  674. return brandname[i];
  675. for (i = 0; i < MAX_BRANDS; i++)
  676. if (brandname[i][0] == '\0')
  677. return strcpy(brandname[i], brand);
  678. if (overflow++ == 0)
  679. printk(KERN_ERR
  680. "%s: Table overflow. Some processor model information will be missing\n",
  681. __func__);
  682. return "Unknown";
  683. }
  684. static void __cpuinit
  685. identify_cpu (struct cpuinfo_ia64 *c)
  686. {
  687. union {
  688. unsigned long bits[5];
  689. struct {
  690. /* id 0 & 1: */
  691. char vendor[16];
  692. /* id 2 */
  693. u64 ppn; /* processor serial number */
  694. /* id 3: */
  695. unsigned number : 8;
  696. unsigned revision : 8;
  697. unsigned model : 8;
  698. unsigned family : 8;
  699. unsigned archrev : 8;
  700. unsigned reserved : 24;
  701. /* id 4: */
  702. u64 features;
  703. } field;
  704. } cpuid;
  705. pal_vm_info_1_u_t vm1;
  706. pal_vm_info_2_u_t vm2;
  707. pal_status_t status;
  708. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  709. int i;
  710. for (i = 0; i < 5; ++i)
  711. cpuid.bits[i] = ia64_get_cpuid(i);
  712. memcpy(c->vendor, cpuid.field.vendor, 16);
  713. #ifdef CONFIG_SMP
  714. c->cpu = smp_processor_id();
  715. /* below default values will be overwritten by identify_siblings()
  716. * for Multi-Threading/Multi-Core capable CPUs
  717. */
  718. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  719. c->socket_id = -1;
  720. identify_siblings(c);
  721. if (c->threads_per_core > smp_num_siblings)
  722. smp_num_siblings = c->threads_per_core;
  723. #endif
  724. c->ppn = cpuid.field.ppn;
  725. c->number = cpuid.field.number;
  726. c->revision = cpuid.field.revision;
  727. c->model = cpuid.field.model;
  728. c->family = cpuid.field.family;
  729. c->archrev = cpuid.field.archrev;
  730. c->features = cpuid.field.features;
  731. c->model_name = get_model_name(c->family, c->model);
  732. status = ia64_pal_vm_summary(&vm1, &vm2);
  733. if (status == PAL_STATUS_SUCCESS) {
  734. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  735. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  736. }
  737. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  738. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  739. }
  740. /*
  741. * Do the following calculations:
  742. *
  743. * 1. the max. cache line size.
  744. * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
  745. * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
  746. */
  747. static void __cpuinit
  748. get_cache_info(void)
  749. {
  750. unsigned long line_size, max = 1;
  751. unsigned long l, levels, unique_caches;
  752. pal_cache_config_info_t cci;
  753. long status;
  754. status = ia64_pal_cache_summary(&levels, &unique_caches);
  755. if (status != 0) {
  756. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  757. __func__, status);
  758. max = SMP_CACHE_BYTES;
  759. /* Safest setup for "flush_icache_range()" */
  760. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  761. /* Safest setup for "clflush_cache_range()" */
  762. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  763. goto out;
  764. }
  765. for (l = 0; l < levels; ++l) {
  766. /* cache_type (data_or_unified)=2 */
  767. status = ia64_pal_cache_config_info(l, 2, &cci);
  768. if (status != 0) {
  769. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  770. "(l=%lu, 2) failed (status=%ld)\n",
  771. __func__, l, status);
  772. max = SMP_CACHE_BYTES;
  773. /* The safest setup for "flush_icache_range()" */
  774. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  775. /* The safest setup for "clflush_cache_range()" */
  776. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  777. cci.pcci_unified = 1;
  778. } else {
  779. if (cci.pcci_stride < ia64_cache_stride_shift)
  780. ia64_cache_stride_shift = cci.pcci_stride;
  781. line_size = 1 << cci.pcci_line_size;
  782. if (line_size > max)
  783. max = line_size;
  784. }
  785. if (!cci.pcci_unified) {
  786. /* cache_type (instruction)=1*/
  787. status = ia64_pal_cache_config_info(l, 1, &cci);
  788. if (status != 0) {
  789. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  790. "(l=%lu, 1) failed (status=%ld)\n",
  791. __func__, l, status);
  792. /* The safest setup for flush_icache_range() */
  793. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  794. }
  795. }
  796. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  797. ia64_i_cache_stride_shift = cci.pcci_stride;
  798. }
  799. out:
  800. if (max > ia64_max_cacheline_size)
  801. ia64_max_cacheline_size = max;
  802. }
  803. /*
  804. * cpu_init() initializes state that is per-CPU. This function acts
  805. * as a 'CPU state barrier', nothing should get across.
  806. */
  807. void __cpuinit
  808. cpu_init (void)
  809. {
  810. extern void __cpuinit ia64_mmu_init (void *);
  811. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  812. unsigned long num_phys_stacked;
  813. pal_vm_info_2_u_t vmi;
  814. unsigned int max_ctx;
  815. struct cpuinfo_ia64 *cpu_info;
  816. void *cpu_data;
  817. cpu_data = per_cpu_init();
  818. #ifdef CONFIG_SMP
  819. /*
  820. * insert boot cpu into sibling and core mapes
  821. * (must be done after per_cpu area is setup)
  822. */
  823. if (smp_processor_id() == 0) {
  824. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  825. cpu_set(0, cpu_core_map[0]);
  826. } else {
  827. /*
  828. * Set ar.k3 so that assembly code in MCA handler can compute
  829. * physical addresses of per cpu variables with a simple:
  830. * phys = ar.k3 + &per_cpu_var
  831. * and the alt-dtlb-miss handler can set per-cpu mapping into
  832. * the TLB when needed. head.S already did this for cpu0.
  833. */
  834. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  835. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  836. }
  837. #endif
  838. get_cache_info();
  839. /*
  840. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  841. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  842. * depends on the data returned by identify_cpu(). We break the dependency by
  843. * accessing cpu_data() through the canonical per-CPU address.
  844. */
  845. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(ia64_cpu_info) - __per_cpu_start);
  846. identify_cpu(cpu_info);
  847. #ifdef CONFIG_MCKINLEY
  848. {
  849. # define FEATURE_SET 16
  850. struct ia64_pal_retval iprv;
  851. if (cpu_info->family == 0x1f) {
  852. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  853. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  854. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  855. (iprv.v1 | 0x80), FEATURE_SET, 0);
  856. }
  857. }
  858. #endif
  859. /* Clear the stack memory reserved for pt_regs: */
  860. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  861. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  862. /*
  863. * Initialize the page-table base register to a global
  864. * directory with all zeroes. This ensure that we can handle
  865. * TLB-misses to user address-space even before we created the
  866. * first user address-space. This may happen, e.g., due to
  867. * aggressive use of lfetch.fault.
  868. */
  869. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  870. /*
  871. * Initialize default control register to defer speculative faults except
  872. * for those arising from TLB misses, which are not deferred. The
  873. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  874. * the kernel must have recovery code for all speculative accesses). Turn on
  875. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  876. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  877. * be fine).
  878. */
  879. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  880. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  881. atomic_inc(&init_mm.mm_count);
  882. current->active_mm = &init_mm;
  883. BUG_ON(current->mm);
  884. ia64_mmu_init(ia64_imva(cpu_data));
  885. ia64_mca_cpu_init(ia64_imva(cpu_data));
  886. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  887. ia64_set_itc(0);
  888. /* disable all local interrupt sources: */
  889. ia64_set_itv(1 << 16);
  890. ia64_set_lrr0(1 << 16);
  891. ia64_set_lrr1(1 << 16);
  892. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  893. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  894. /* clear TPR & XTP to enable all interrupt classes: */
  895. ia64_setreg(_IA64_REG_CR_TPR, 0);
  896. /* Clear any pending interrupts left by SAL/EFI */
  897. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  898. ia64_eoi();
  899. #ifdef CONFIG_SMP
  900. normal_xtp();
  901. #endif
  902. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  903. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  904. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  905. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  906. } else {
  907. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  908. max_ctx = (1U << 15) - 1; /* use architected minimum */
  909. }
  910. while (max_ctx < ia64_ctx.max_ctx) {
  911. unsigned int old = ia64_ctx.max_ctx;
  912. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  913. break;
  914. }
  915. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  916. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  917. "stacked regs\n");
  918. num_phys_stacked = 96;
  919. }
  920. /* size of physical stacked register partition plus 8 bytes: */
  921. if (num_phys_stacked > max_num_phys_stacked) {
  922. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  923. max_num_phys_stacked = num_phys_stacked;
  924. }
  925. platform_cpu_init();
  926. pm_idle = default_idle;
  927. }
  928. void __init
  929. check_bugs (void)
  930. {
  931. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  932. (unsigned long) __end___mckinley_e9_bundles);
  933. }
  934. static int __init run_dmi_scan(void)
  935. {
  936. dmi_scan_machine();
  937. return 0;
  938. }
  939. core_initcall(run_dmi_scan);