i915_irq.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. void
  79. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  80. {
  81. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  82. u32 reg = PIPESTAT(pipe);
  83. dev_priv->pipestat[pipe] |= mask;
  84. /* Enable the interrupt, clear any pending status */
  85. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  86. POSTING_READ(reg);
  87. }
  88. }
  89. void
  90. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  91. {
  92. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  93. u32 reg = PIPESTAT(pipe);
  94. dev_priv->pipestat[pipe] &= ~mask;
  95. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  96. POSTING_READ(reg);
  97. }
  98. }
  99. /**
  100. * intel_enable_asle - enable ASLE interrupt for OpRegion
  101. */
  102. void intel_enable_asle(struct drm_device *dev)
  103. {
  104. drm_i915_private_t *dev_priv = dev->dev_private;
  105. unsigned long irqflags;
  106. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  107. if (HAS_PCH_SPLIT(dev))
  108. ironlake_enable_display_irq(dev_priv, DE_GSE);
  109. else {
  110. i915_enable_pipestat(dev_priv, 1,
  111. PIPE_LEGACY_BLC_EVENT_ENABLE);
  112. if (INTEL_INFO(dev)->gen >= 4)
  113. i915_enable_pipestat(dev_priv, 0,
  114. PIPE_LEGACY_BLC_EVENT_ENABLE);
  115. }
  116. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  117. }
  118. /**
  119. * i915_pipe_enabled - check if a pipe is enabled
  120. * @dev: DRM device
  121. * @pipe: pipe to check
  122. *
  123. * Reading certain registers when the pipe is disabled can hang the chip.
  124. * Use this routine to make sure the PLL is running and the pipe is active
  125. * before reading such registers if unsure.
  126. */
  127. static int
  128. i915_pipe_enabled(struct drm_device *dev, int pipe)
  129. {
  130. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  131. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  132. }
  133. /* Called from drm generic code, passed a 'crtc', which
  134. * we use as a pipe index
  135. */
  136. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  137. {
  138. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  139. unsigned long high_frame;
  140. unsigned long low_frame;
  141. u32 high1, high2, low;
  142. if (!i915_pipe_enabled(dev, pipe)) {
  143. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  144. "pipe %c\n", pipe_name(pipe));
  145. return 0;
  146. }
  147. high_frame = PIPEFRAME(pipe);
  148. low_frame = PIPEFRAMEPIXEL(pipe);
  149. /*
  150. * High & low register fields aren't synchronized, so make sure
  151. * we get a low value that's stable across two reads of the high
  152. * register.
  153. */
  154. do {
  155. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  156. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  157. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  158. } while (high1 != high2);
  159. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  160. low >>= PIPE_FRAME_LOW_SHIFT;
  161. return (high1 << 8) | low;
  162. }
  163. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  164. {
  165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  166. int reg = PIPE_FRMCOUNT_GM45(pipe);
  167. if (!i915_pipe_enabled(dev, pipe)) {
  168. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  169. "pipe %c\n", pipe_name(pipe));
  170. return 0;
  171. }
  172. return I915_READ(reg);
  173. }
  174. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  175. int *vpos, int *hpos)
  176. {
  177. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  178. u32 vbl = 0, position = 0;
  179. int vbl_start, vbl_end, htotal, vtotal;
  180. bool in_vbl = true;
  181. int ret = 0;
  182. if (!i915_pipe_enabled(dev, pipe)) {
  183. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  184. "pipe %c\n", pipe_name(pipe));
  185. return 0;
  186. }
  187. /* Get vtotal. */
  188. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  189. if (INTEL_INFO(dev)->gen >= 4) {
  190. /* No obvious pixelcount register. Only query vertical
  191. * scanout position from Display scan line register.
  192. */
  193. position = I915_READ(PIPEDSL(pipe));
  194. /* Decode into vertical scanout position. Don't have
  195. * horizontal scanout position.
  196. */
  197. *vpos = position & 0x1fff;
  198. *hpos = 0;
  199. } else {
  200. /* Have access to pixelcount since start of frame.
  201. * We can split this into vertical and horizontal
  202. * scanout position.
  203. */
  204. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  205. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  206. *vpos = position / htotal;
  207. *hpos = position - (*vpos * htotal);
  208. }
  209. /* Query vblank area. */
  210. vbl = I915_READ(VBLANK(pipe));
  211. /* Test position against vblank region. */
  212. vbl_start = vbl & 0x1fff;
  213. vbl_end = (vbl >> 16) & 0x1fff;
  214. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  215. in_vbl = false;
  216. /* Inside "upper part" of vblank area? Apply corrective offset: */
  217. if (in_vbl && (*vpos >= vbl_start))
  218. *vpos = *vpos - vtotal;
  219. /* Readouts valid? */
  220. if (vbl > 0)
  221. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  222. /* In vblank? */
  223. if (in_vbl)
  224. ret |= DRM_SCANOUTPOS_INVBL;
  225. return ret;
  226. }
  227. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  228. int *max_error,
  229. struct timeval *vblank_time,
  230. unsigned flags)
  231. {
  232. struct drm_i915_private *dev_priv = dev->dev_private;
  233. struct drm_crtc *crtc;
  234. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  235. DRM_ERROR("Invalid crtc %d\n", pipe);
  236. return -EINVAL;
  237. }
  238. /* Get drm_crtc to timestamp: */
  239. crtc = intel_get_crtc_for_pipe(dev, pipe);
  240. if (crtc == NULL) {
  241. DRM_ERROR("Invalid crtc %d\n", pipe);
  242. return -EINVAL;
  243. }
  244. if (!crtc->enabled) {
  245. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  246. return -EBUSY;
  247. }
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  250. vblank_time, flags,
  251. crtc);
  252. }
  253. /*
  254. * Handle hotplug events outside the interrupt handler proper.
  255. */
  256. static void i915_hotplug_work_func(struct work_struct *work)
  257. {
  258. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  259. hotplug_work);
  260. struct drm_device *dev = dev_priv->dev;
  261. struct drm_mode_config *mode_config = &dev->mode_config;
  262. struct intel_encoder *encoder;
  263. mutex_lock(&mode_config->mutex);
  264. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  265. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  266. if (encoder->hot_plug)
  267. encoder->hot_plug(encoder);
  268. mutex_unlock(&mode_config->mutex);
  269. /* Just fire off a uevent and let userspace tell us what to do */
  270. drm_helper_hpd_irq_event(dev);
  271. }
  272. static void i915_handle_rps_change(struct drm_device *dev)
  273. {
  274. drm_i915_private_t *dev_priv = dev->dev_private;
  275. u32 busy_up, busy_down, max_avg, min_avg;
  276. u8 new_delay = dev_priv->cur_delay;
  277. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  278. busy_up = I915_READ(RCPREVBSYTUPAVG);
  279. busy_down = I915_READ(RCPREVBSYTDNAVG);
  280. max_avg = I915_READ(RCBMAXAVG);
  281. min_avg = I915_READ(RCBMINAVG);
  282. /* Handle RCS change request from hw */
  283. if (busy_up > max_avg) {
  284. if (dev_priv->cur_delay != dev_priv->max_delay)
  285. new_delay = dev_priv->cur_delay - 1;
  286. if (new_delay < dev_priv->max_delay)
  287. new_delay = dev_priv->max_delay;
  288. } else if (busy_down < min_avg) {
  289. if (dev_priv->cur_delay != dev_priv->min_delay)
  290. new_delay = dev_priv->cur_delay + 1;
  291. if (new_delay > dev_priv->min_delay)
  292. new_delay = dev_priv->min_delay;
  293. }
  294. if (ironlake_set_drps(dev, new_delay))
  295. dev_priv->cur_delay = new_delay;
  296. return;
  297. }
  298. static void notify_ring(struct drm_device *dev,
  299. struct intel_ring_buffer *ring)
  300. {
  301. struct drm_i915_private *dev_priv = dev->dev_private;
  302. u32 seqno;
  303. if (ring->obj == NULL)
  304. return;
  305. seqno = ring->get_seqno(ring);
  306. trace_i915_gem_request_complete(ring, seqno);
  307. ring->irq_seqno = seqno;
  308. wake_up_all(&ring->irq_queue);
  309. if (i915_enable_hangcheck) {
  310. dev_priv->hangcheck_count = 0;
  311. mod_timer(&dev_priv->hangcheck_timer,
  312. jiffies +
  313. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  314. }
  315. }
  316. static void gen6_pm_rps_work(struct work_struct *work)
  317. {
  318. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  319. rps_work);
  320. u8 new_delay = dev_priv->cur_delay;
  321. u32 pm_iir, pm_imr;
  322. spin_lock_irq(&dev_priv->rps_lock);
  323. pm_iir = dev_priv->pm_iir;
  324. dev_priv->pm_iir = 0;
  325. pm_imr = I915_READ(GEN6_PMIMR);
  326. spin_unlock_irq(&dev_priv->rps_lock);
  327. if (!pm_iir)
  328. return;
  329. mutex_lock(&dev_priv->dev->struct_mutex);
  330. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  331. if (dev_priv->cur_delay != dev_priv->max_delay)
  332. new_delay = dev_priv->cur_delay + 1;
  333. if (new_delay > dev_priv->max_delay)
  334. new_delay = dev_priv->max_delay;
  335. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  336. gen6_gt_force_wake_get(dev_priv);
  337. if (dev_priv->cur_delay != dev_priv->min_delay)
  338. new_delay = dev_priv->cur_delay - 1;
  339. if (new_delay < dev_priv->min_delay) {
  340. new_delay = dev_priv->min_delay;
  341. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  342. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  343. ((new_delay << 16) & 0x3f0000));
  344. } else {
  345. /* Make sure we continue to get down interrupts
  346. * until we hit the minimum frequency */
  347. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  348. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  349. }
  350. gen6_gt_force_wake_put(dev_priv);
  351. }
  352. gen6_set_rps(dev_priv->dev, new_delay);
  353. dev_priv->cur_delay = new_delay;
  354. /*
  355. * rps_lock not held here because clearing is non-destructive. There is
  356. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  357. * by holding struct_mutex for the duration of the write.
  358. */
  359. I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
  360. mutex_unlock(&dev_priv->dev->struct_mutex);
  361. }
  362. static void pch_irq_handler(struct drm_device *dev)
  363. {
  364. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  365. u32 pch_iir;
  366. int pipe;
  367. pch_iir = I915_READ(SDEIIR);
  368. if (pch_iir & SDE_AUDIO_POWER_MASK)
  369. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  370. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  371. SDE_AUDIO_POWER_SHIFT);
  372. if (pch_iir & SDE_GMBUS)
  373. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  374. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  375. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  376. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  377. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  378. if (pch_iir & SDE_POISON)
  379. DRM_ERROR("PCH poison interrupt\n");
  380. if (pch_iir & SDE_FDI_MASK)
  381. for_each_pipe(pipe)
  382. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  383. pipe_name(pipe),
  384. I915_READ(FDI_RX_IIR(pipe)));
  385. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  386. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  387. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  388. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  389. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  390. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  391. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  392. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  393. }
  394. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  395. {
  396. struct drm_device *dev = (struct drm_device *) arg;
  397. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  398. int ret = IRQ_NONE;
  399. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  400. struct drm_i915_master_private *master_priv;
  401. atomic_inc(&dev_priv->irq_received);
  402. /* disable master interrupt before clearing iir */
  403. de_ier = I915_READ(DEIER);
  404. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  405. POSTING_READ(DEIER);
  406. de_iir = I915_READ(DEIIR);
  407. gt_iir = I915_READ(GTIIR);
  408. pch_iir = I915_READ(SDEIIR);
  409. pm_iir = I915_READ(GEN6_PMIIR);
  410. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
  411. goto done;
  412. ret = IRQ_HANDLED;
  413. if (dev->primary->master) {
  414. master_priv = dev->primary->master->driver_priv;
  415. if (master_priv->sarea_priv)
  416. master_priv->sarea_priv->last_dispatch =
  417. READ_BREADCRUMB(dev_priv);
  418. }
  419. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  420. notify_ring(dev, &dev_priv->ring[RCS]);
  421. if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
  422. notify_ring(dev, &dev_priv->ring[VCS]);
  423. if (gt_iir & GT_BLT_USER_INTERRUPT)
  424. notify_ring(dev, &dev_priv->ring[BCS]);
  425. if (de_iir & DE_GSE_IVB)
  426. intel_opregion_gse_intr(dev);
  427. if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
  428. intel_prepare_page_flip(dev, 0);
  429. intel_finish_page_flip_plane(dev, 0);
  430. }
  431. if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
  432. intel_prepare_page_flip(dev, 1);
  433. intel_finish_page_flip_plane(dev, 1);
  434. }
  435. if (de_iir & DE_PIPEA_VBLANK_IVB)
  436. drm_handle_vblank(dev, 0);
  437. if (de_iir & DE_PIPEB_VBLANK_IVB)
  438. drm_handle_vblank(dev, 1);
  439. /* check event from PCH */
  440. if (de_iir & DE_PCH_EVENT_IVB) {
  441. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  442. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  443. pch_irq_handler(dev);
  444. }
  445. if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  446. unsigned long flags;
  447. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  448. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  449. dev_priv->pm_iir |= pm_iir;
  450. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  451. POSTING_READ(GEN6_PMIMR);
  452. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  453. queue_work(dev_priv->wq, &dev_priv->rps_work);
  454. }
  455. /* should clear PCH hotplug event before clear CPU irq */
  456. I915_WRITE(SDEIIR, pch_iir);
  457. I915_WRITE(GTIIR, gt_iir);
  458. I915_WRITE(DEIIR, de_iir);
  459. I915_WRITE(GEN6_PMIIR, pm_iir);
  460. done:
  461. I915_WRITE(DEIER, de_ier);
  462. POSTING_READ(DEIER);
  463. return ret;
  464. }
  465. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  466. {
  467. struct drm_device *dev = (struct drm_device *) arg;
  468. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  469. int ret = IRQ_NONE;
  470. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  471. u32 hotplug_mask;
  472. struct drm_i915_master_private *master_priv;
  473. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  474. atomic_inc(&dev_priv->irq_received);
  475. if (IS_GEN6(dev))
  476. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  477. /* disable master interrupt before clearing iir */
  478. de_ier = I915_READ(DEIER);
  479. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  480. POSTING_READ(DEIER);
  481. de_iir = I915_READ(DEIIR);
  482. gt_iir = I915_READ(GTIIR);
  483. pch_iir = I915_READ(SDEIIR);
  484. pm_iir = I915_READ(GEN6_PMIIR);
  485. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  486. (!IS_GEN6(dev) || pm_iir == 0))
  487. goto done;
  488. if (HAS_PCH_CPT(dev))
  489. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  490. else
  491. hotplug_mask = SDE_HOTPLUG_MASK;
  492. ret = IRQ_HANDLED;
  493. if (dev->primary->master) {
  494. master_priv = dev->primary->master->driver_priv;
  495. if (master_priv->sarea_priv)
  496. master_priv->sarea_priv->last_dispatch =
  497. READ_BREADCRUMB(dev_priv);
  498. }
  499. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  500. notify_ring(dev, &dev_priv->ring[RCS]);
  501. if (gt_iir & bsd_usr_interrupt)
  502. notify_ring(dev, &dev_priv->ring[VCS]);
  503. if (gt_iir & GT_BLT_USER_INTERRUPT)
  504. notify_ring(dev, &dev_priv->ring[BCS]);
  505. if (de_iir & DE_GSE)
  506. intel_opregion_gse_intr(dev);
  507. if (de_iir & DE_PLANEA_FLIP_DONE) {
  508. intel_prepare_page_flip(dev, 0);
  509. intel_finish_page_flip_plane(dev, 0);
  510. }
  511. if (de_iir & DE_PLANEB_FLIP_DONE) {
  512. intel_prepare_page_flip(dev, 1);
  513. intel_finish_page_flip_plane(dev, 1);
  514. }
  515. if (de_iir & DE_PIPEA_VBLANK)
  516. drm_handle_vblank(dev, 0);
  517. if (de_iir & DE_PIPEB_VBLANK)
  518. drm_handle_vblank(dev, 1);
  519. /* check event from PCH */
  520. if (de_iir & DE_PCH_EVENT) {
  521. if (pch_iir & hotplug_mask)
  522. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  523. pch_irq_handler(dev);
  524. }
  525. if (de_iir & DE_PCU_EVENT) {
  526. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  527. i915_handle_rps_change(dev);
  528. }
  529. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  530. /*
  531. * IIR bits should never already be set because IMR should
  532. * prevent an interrupt from being shown in IIR. The warning
  533. * displays a case where we've unsafely cleared
  534. * dev_priv->pm_iir. Although missing an interrupt of the same
  535. * type is not a problem, it displays a problem in the logic.
  536. *
  537. * The mask bit in IMR is cleared by rps_work.
  538. */
  539. unsigned long flags;
  540. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  541. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  542. dev_priv->pm_iir |= pm_iir;
  543. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  544. POSTING_READ(GEN6_PMIMR);
  545. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  546. queue_work(dev_priv->wq, &dev_priv->rps_work);
  547. }
  548. /* should clear PCH hotplug event before clear CPU irq */
  549. I915_WRITE(SDEIIR, pch_iir);
  550. I915_WRITE(GTIIR, gt_iir);
  551. I915_WRITE(DEIIR, de_iir);
  552. I915_WRITE(GEN6_PMIIR, pm_iir);
  553. done:
  554. I915_WRITE(DEIER, de_ier);
  555. POSTING_READ(DEIER);
  556. return ret;
  557. }
  558. /**
  559. * i915_error_work_func - do process context error handling work
  560. * @work: work struct
  561. *
  562. * Fire an error uevent so userspace can see that a hang or error
  563. * was detected.
  564. */
  565. static void i915_error_work_func(struct work_struct *work)
  566. {
  567. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  568. error_work);
  569. struct drm_device *dev = dev_priv->dev;
  570. char *error_event[] = { "ERROR=1", NULL };
  571. char *reset_event[] = { "RESET=1", NULL };
  572. char *reset_done_event[] = { "ERROR=0", NULL };
  573. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  574. if (atomic_read(&dev_priv->mm.wedged)) {
  575. DRM_DEBUG_DRIVER("resetting chip\n");
  576. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  577. if (!i915_reset(dev, GRDOM_RENDER)) {
  578. atomic_set(&dev_priv->mm.wedged, 0);
  579. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  580. }
  581. complete_all(&dev_priv->error_completion);
  582. }
  583. }
  584. #ifdef CONFIG_DEBUG_FS
  585. static struct drm_i915_error_object *
  586. i915_error_object_create(struct drm_i915_private *dev_priv,
  587. struct drm_i915_gem_object *src)
  588. {
  589. struct drm_i915_error_object *dst;
  590. int page, page_count;
  591. u32 reloc_offset;
  592. if (src == NULL || src->pages == NULL)
  593. return NULL;
  594. page_count = src->base.size / PAGE_SIZE;
  595. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  596. if (dst == NULL)
  597. return NULL;
  598. reloc_offset = src->gtt_offset;
  599. for (page = 0; page < page_count; page++) {
  600. unsigned long flags;
  601. void __iomem *s;
  602. void *d;
  603. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  604. if (d == NULL)
  605. goto unwind;
  606. local_irq_save(flags);
  607. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  608. reloc_offset);
  609. memcpy_fromio(d, s, PAGE_SIZE);
  610. io_mapping_unmap_atomic(s);
  611. local_irq_restore(flags);
  612. dst->pages[page] = d;
  613. reloc_offset += PAGE_SIZE;
  614. }
  615. dst->page_count = page_count;
  616. dst->gtt_offset = src->gtt_offset;
  617. return dst;
  618. unwind:
  619. while (page--)
  620. kfree(dst->pages[page]);
  621. kfree(dst);
  622. return NULL;
  623. }
  624. static void
  625. i915_error_object_free(struct drm_i915_error_object *obj)
  626. {
  627. int page;
  628. if (obj == NULL)
  629. return;
  630. for (page = 0; page < obj->page_count; page++)
  631. kfree(obj->pages[page]);
  632. kfree(obj);
  633. }
  634. static void
  635. i915_error_state_free(struct drm_device *dev,
  636. struct drm_i915_error_state *error)
  637. {
  638. int i;
  639. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
  640. i915_error_object_free(error->batchbuffer[i]);
  641. for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
  642. i915_error_object_free(error->ringbuffer[i]);
  643. kfree(error->active_bo);
  644. kfree(error->overlay);
  645. kfree(error);
  646. }
  647. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  648. int count,
  649. struct list_head *head)
  650. {
  651. struct drm_i915_gem_object *obj;
  652. int i = 0;
  653. list_for_each_entry(obj, head, mm_list) {
  654. err->size = obj->base.size;
  655. err->name = obj->base.name;
  656. err->seqno = obj->last_rendering_seqno;
  657. err->gtt_offset = obj->gtt_offset;
  658. err->read_domains = obj->base.read_domains;
  659. err->write_domain = obj->base.write_domain;
  660. err->fence_reg = obj->fence_reg;
  661. err->pinned = 0;
  662. if (obj->pin_count > 0)
  663. err->pinned = 1;
  664. if (obj->user_pin_count > 0)
  665. err->pinned = -1;
  666. err->tiling = obj->tiling_mode;
  667. err->dirty = obj->dirty;
  668. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  669. err->ring = obj->ring ? obj->ring->id : 0;
  670. err->cache_level = obj->cache_level;
  671. if (++i == count)
  672. break;
  673. err++;
  674. }
  675. return i;
  676. }
  677. static void i915_gem_record_fences(struct drm_device *dev,
  678. struct drm_i915_error_state *error)
  679. {
  680. struct drm_i915_private *dev_priv = dev->dev_private;
  681. int i;
  682. /* Fences */
  683. switch (INTEL_INFO(dev)->gen) {
  684. case 6:
  685. for (i = 0; i < 16; i++)
  686. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  687. break;
  688. case 5:
  689. case 4:
  690. for (i = 0; i < 16; i++)
  691. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  692. break;
  693. case 3:
  694. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  695. for (i = 0; i < 8; i++)
  696. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  697. case 2:
  698. for (i = 0; i < 8; i++)
  699. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  700. break;
  701. }
  702. }
  703. static struct drm_i915_error_object *
  704. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  705. struct intel_ring_buffer *ring)
  706. {
  707. struct drm_i915_gem_object *obj;
  708. u32 seqno;
  709. if (!ring->get_seqno)
  710. return NULL;
  711. seqno = ring->get_seqno(ring);
  712. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  713. if (obj->ring != ring)
  714. continue;
  715. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  716. continue;
  717. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  718. continue;
  719. /* We need to copy these to an anonymous buffer as the simplest
  720. * method to avoid being overwritten by userspace.
  721. */
  722. return i915_error_object_create(dev_priv, obj);
  723. }
  724. return NULL;
  725. }
  726. /**
  727. * i915_capture_error_state - capture an error record for later analysis
  728. * @dev: drm device
  729. *
  730. * Should be called when an error is detected (either a hang or an error
  731. * interrupt) to capture error state from the time of the error. Fills
  732. * out a structure which becomes available in debugfs for user level tools
  733. * to pick up.
  734. */
  735. static void i915_capture_error_state(struct drm_device *dev)
  736. {
  737. struct drm_i915_private *dev_priv = dev->dev_private;
  738. struct drm_i915_gem_object *obj;
  739. struct drm_i915_error_state *error;
  740. unsigned long flags;
  741. int i, pipe;
  742. spin_lock_irqsave(&dev_priv->error_lock, flags);
  743. error = dev_priv->first_error;
  744. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  745. if (error)
  746. return;
  747. /* Account for pipe specific data like PIPE*STAT */
  748. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  749. if (!error) {
  750. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  751. return;
  752. }
  753. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  754. dev->primary->index);
  755. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  756. error->eir = I915_READ(EIR);
  757. error->pgtbl_er = I915_READ(PGTBL_ER);
  758. for_each_pipe(pipe)
  759. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  760. error->instpm = I915_READ(INSTPM);
  761. error->error = 0;
  762. if (INTEL_INFO(dev)->gen >= 6) {
  763. error->error = I915_READ(ERROR_GEN6);
  764. error->bcs_acthd = I915_READ(BCS_ACTHD);
  765. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  766. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  767. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  768. error->bcs_seqno = 0;
  769. if (dev_priv->ring[BCS].get_seqno)
  770. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  771. error->vcs_acthd = I915_READ(VCS_ACTHD);
  772. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  773. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  774. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  775. error->vcs_seqno = 0;
  776. if (dev_priv->ring[VCS].get_seqno)
  777. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  778. }
  779. if (INTEL_INFO(dev)->gen >= 4) {
  780. error->ipeir = I915_READ(IPEIR_I965);
  781. error->ipehr = I915_READ(IPEHR_I965);
  782. error->instdone = I915_READ(INSTDONE_I965);
  783. error->instps = I915_READ(INSTPS);
  784. error->instdone1 = I915_READ(INSTDONE1);
  785. error->acthd = I915_READ(ACTHD_I965);
  786. error->bbaddr = I915_READ64(BB_ADDR);
  787. } else {
  788. error->ipeir = I915_READ(IPEIR);
  789. error->ipehr = I915_READ(IPEHR);
  790. error->instdone = I915_READ(INSTDONE);
  791. error->acthd = I915_READ(ACTHD);
  792. error->bbaddr = 0;
  793. }
  794. i915_gem_record_fences(dev, error);
  795. /* Record the active batch and ring buffers */
  796. for (i = 0; i < I915_NUM_RINGS; i++) {
  797. error->batchbuffer[i] =
  798. i915_error_first_batchbuffer(dev_priv,
  799. &dev_priv->ring[i]);
  800. error->ringbuffer[i] =
  801. i915_error_object_create(dev_priv,
  802. dev_priv->ring[i].obj);
  803. }
  804. /* Record buffers on the active and pinned lists. */
  805. error->active_bo = NULL;
  806. error->pinned_bo = NULL;
  807. i = 0;
  808. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  809. i++;
  810. error->active_bo_count = i;
  811. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  812. i++;
  813. error->pinned_bo_count = i - error->active_bo_count;
  814. error->active_bo = NULL;
  815. error->pinned_bo = NULL;
  816. if (i) {
  817. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  818. GFP_ATOMIC);
  819. if (error->active_bo)
  820. error->pinned_bo =
  821. error->active_bo + error->active_bo_count;
  822. }
  823. if (error->active_bo)
  824. error->active_bo_count =
  825. capture_bo_list(error->active_bo,
  826. error->active_bo_count,
  827. &dev_priv->mm.active_list);
  828. if (error->pinned_bo)
  829. error->pinned_bo_count =
  830. capture_bo_list(error->pinned_bo,
  831. error->pinned_bo_count,
  832. &dev_priv->mm.pinned_list);
  833. do_gettimeofday(&error->time);
  834. error->overlay = intel_overlay_capture_error_state(dev);
  835. error->display = intel_display_capture_error_state(dev);
  836. spin_lock_irqsave(&dev_priv->error_lock, flags);
  837. if (dev_priv->first_error == NULL) {
  838. dev_priv->first_error = error;
  839. error = NULL;
  840. }
  841. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  842. if (error)
  843. i915_error_state_free(dev, error);
  844. }
  845. void i915_destroy_error_state(struct drm_device *dev)
  846. {
  847. struct drm_i915_private *dev_priv = dev->dev_private;
  848. struct drm_i915_error_state *error;
  849. spin_lock(&dev_priv->error_lock);
  850. error = dev_priv->first_error;
  851. dev_priv->first_error = NULL;
  852. spin_unlock(&dev_priv->error_lock);
  853. if (error)
  854. i915_error_state_free(dev, error);
  855. }
  856. #else
  857. #define i915_capture_error_state(x)
  858. #endif
  859. static void i915_report_and_clear_eir(struct drm_device *dev)
  860. {
  861. struct drm_i915_private *dev_priv = dev->dev_private;
  862. u32 eir = I915_READ(EIR);
  863. int pipe;
  864. if (!eir)
  865. return;
  866. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  867. eir);
  868. if (IS_G4X(dev)) {
  869. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  870. u32 ipeir = I915_READ(IPEIR_I965);
  871. printk(KERN_ERR " IPEIR: 0x%08x\n",
  872. I915_READ(IPEIR_I965));
  873. printk(KERN_ERR " IPEHR: 0x%08x\n",
  874. I915_READ(IPEHR_I965));
  875. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  876. I915_READ(INSTDONE_I965));
  877. printk(KERN_ERR " INSTPS: 0x%08x\n",
  878. I915_READ(INSTPS));
  879. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  880. I915_READ(INSTDONE1));
  881. printk(KERN_ERR " ACTHD: 0x%08x\n",
  882. I915_READ(ACTHD_I965));
  883. I915_WRITE(IPEIR_I965, ipeir);
  884. POSTING_READ(IPEIR_I965);
  885. }
  886. if (eir & GM45_ERROR_PAGE_TABLE) {
  887. u32 pgtbl_err = I915_READ(PGTBL_ER);
  888. printk(KERN_ERR "page table error\n");
  889. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  890. pgtbl_err);
  891. I915_WRITE(PGTBL_ER, pgtbl_err);
  892. POSTING_READ(PGTBL_ER);
  893. }
  894. }
  895. if (!IS_GEN2(dev)) {
  896. if (eir & I915_ERROR_PAGE_TABLE) {
  897. u32 pgtbl_err = I915_READ(PGTBL_ER);
  898. printk(KERN_ERR "page table error\n");
  899. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  900. pgtbl_err);
  901. I915_WRITE(PGTBL_ER, pgtbl_err);
  902. POSTING_READ(PGTBL_ER);
  903. }
  904. }
  905. if (eir & I915_ERROR_MEMORY_REFRESH) {
  906. printk(KERN_ERR "memory refresh error:\n");
  907. for_each_pipe(pipe)
  908. printk(KERN_ERR "pipe %c stat: 0x%08x\n",
  909. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  910. /* pipestat has already been acked */
  911. }
  912. if (eir & I915_ERROR_INSTRUCTION) {
  913. printk(KERN_ERR "instruction error\n");
  914. printk(KERN_ERR " INSTPM: 0x%08x\n",
  915. I915_READ(INSTPM));
  916. if (INTEL_INFO(dev)->gen < 4) {
  917. u32 ipeir = I915_READ(IPEIR);
  918. printk(KERN_ERR " IPEIR: 0x%08x\n",
  919. I915_READ(IPEIR));
  920. printk(KERN_ERR " IPEHR: 0x%08x\n",
  921. I915_READ(IPEHR));
  922. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  923. I915_READ(INSTDONE));
  924. printk(KERN_ERR " ACTHD: 0x%08x\n",
  925. I915_READ(ACTHD));
  926. I915_WRITE(IPEIR, ipeir);
  927. POSTING_READ(IPEIR);
  928. } else {
  929. u32 ipeir = I915_READ(IPEIR_I965);
  930. printk(KERN_ERR " IPEIR: 0x%08x\n",
  931. I915_READ(IPEIR_I965));
  932. printk(KERN_ERR " IPEHR: 0x%08x\n",
  933. I915_READ(IPEHR_I965));
  934. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  935. I915_READ(INSTDONE_I965));
  936. printk(KERN_ERR " INSTPS: 0x%08x\n",
  937. I915_READ(INSTPS));
  938. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  939. I915_READ(INSTDONE1));
  940. printk(KERN_ERR " ACTHD: 0x%08x\n",
  941. I915_READ(ACTHD_I965));
  942. I915_WRITE(IPEIR_I965, ipeir);
  943. POSTING_READ(IPEIR_I965);
  944. }
  945. }
  946. I915_WRITE(EIR, eir);
  947. POSTING_READ(EIR);
  948. eir = I915_READ(EIR);
  949. if (eir) {
  950. /*
  951. * some errors might have become stuck,
  952. * mask them.
  953. */
  954. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  955. I915_WRITE(EMR, I915_READ(EMR) | eir);
  956. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  957. }
  958. }
  959. /**
  960. * i915_handle_error - handle an error interrupt
  961. * @dev: drm device
  962. *
  963. * Do some basic checking of regsiter state at error interrupt time and
  964. * dump it to the syslog. Also call i915_capture_error_state() to make
  965. * sure we get a record and make it available in debugfs. Fire a uevent
  966. * so userspace knows something bad happened (should trigger collection
  967. * of a ring dump etc.).
  968. */
  969. void i915_handle_error(struct drm_device *dev, bool wedged)
  970. {
  971. struct drm_i915_private *dev_priv = dev->dev_private;
  972. i915_capture_error_state(dev);
  973. i915_report_and_clear_eir(dev);
  974. if (wedged) {
  975. INIT_COMPLETION(dev_priv->error_completion);
  976. atomic_set(&dev_priv->mm.wedged, 1);
  977. /*
  978. * Wakeup waiting processes so they don't hang
  979. */
  980. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  981. if (HAS_BSD(dev))
  982. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  983. if (HAS_BLT(dev))
  984. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  985. }
  986. queue_work(dev_priv->wq, &dev_priv->error_work);
  987. }
  988. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  989. {
  990. drm_i915_private_t *dev_priv = dev->dev_private;
  991. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  992. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  993. struct drm_i915_gem_object *obj;
  994. struct intel_unpin_work *work;
  995. unsigned long flags;
  996. bool stall_detected;
  997. /* Ignore early vblank irqs */
  998. if (intel_crtc == NULL)
  999. return;
  1000. spin_lock_irqsave(&dev->event_lock, flags);
  1001. work = intel_crtc->unpin_work;
  1002. if (work == NULL || work->pending || !work->enable_stall_check) {
  1003. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1004. spin_unlock_irqrestore(&dev->event_lock, flags);
  1005. return;
  1006. }
  1007. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1008. obj = work->pending_flip_obj;
  1009. if (INTEL_INFO(dev)->gen >= 4) {
  1010. int dspsurf = DSPSURF(intel_crtc->plane);
  1011. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  1012. } else {
  1013. int dspaddr = DSPADDR(intel_crtc->plane);
  1014. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1015. crtc->y * crtc->fb->pitch +
  1016. crtc->x * crtc->fb->bits_per_pixel/8);
  1017. }
  1018. spin_unlock_irqrestore(&dev->event_lock, flags);
  1019. if (stall_detected) {
  1020. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1021. intel_prepare_page_flip(dev, intel_crtc->plane);
  1022. }
  1023. }
  1024. static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  1025. {
  1026. struct drm_device *dev = (struct drm_device *) arg;
  1027. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1028. struct drm_i915_master_private *master_priv;
  1029. u32 iir, new_iir;
  1030. u32 pipe_stats[I915_MAX_PIPES];
  1031. u32 vblank_status;
  1032. int vblank = 0;
  1033. unsigned long irqflags;
  1034. int irq_received;
  1035. int ret = IRQ_NONE, pipe;
  1036. bool blc_event = false;
  1037. atomic_inc(&dev_priv->irq_received);
  1038. iir = I915_READ(IIR);
  1039. if (INTEL_INFO(dev)->gen >= 4)
  1040. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  1041. else
  1042. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  1043. for (;;) {
  1044. irq_received = iir != 0;
  1045. /* Can't rely on pipestat interrupt bit in iir as it might
  1046. * have been cleared after the pipestat interrupt was received.
  1047. * It doesn't set the bit in iir again, but it still produces
  1048. * interrupts (for non-MSI).
  1049. */
  1050. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1051. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1052. i915_handle_error(dev, false);
  1053. for_each_pipe(pipe) {
  1054. int reg = PIPESTAT(pipe);
  1055. pipe_stats[pipe] = I915_READ(reg);
  1056. /*
  1057. * Clear the PIPE*STAT regs before the IIR
  1058. */
  1059. if (pipe_stats[pipe] & 0x8000ffff) {
  1060. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1061. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1062. pipe_name(pipe));
  1063. I915_WRITE(reg, pipe_stats[pipe]);
  1064. irq_received = 1;
  1065. }
  1066. }
  1067. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1068. if (!irq_received)
  1069. break;
  1070. ret = IRQ_HANDLED;
  1071. /* Consume port. Then clear IIR or we'll miss events */
  1072. if ((I915_HAS_HOTPLUG(dev)) &&
  1073. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1074. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1075. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1076. hotplug_status);
  1077. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1078. queue_work(dev_priv->wq,
  1079. &dev_priv->hotplug_work);
  1080. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1081. I915_READ(PORT_HOTPLUG_STAT);
  1082. }
  1083. I915_WRITE(IIR, iir);
  1084. new_iir = I915_READ(IIR); /* Flush posted writes */
  1085. if (dev->primary->master) {
  1086. master_priv = dev->primary->master->driver_priv;
  1087. if (master_priv->sarea_priv)
  1088. master_priv->sarea_priv->last_dispatch =
  1089. READ_BREADCRUMB(dev_priv);
  1090. }
  1091. if (iir & I915_USER_INTERRUPT)
  1092. notify_ring(dev, &dev_priv->ring[RCS]);
  1093. if (iir & I915_BSD_USER_INTERRUPT)
  1094. notify_ring(dev, &dev_priv->ring[VCS]);
  1095. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1096. intel_prepare_page_flip(dev, 0);
  1097. if (dev_priv->flip_pending_is_done)
  1098. intel_finish_page_flip_plane(dev, 0);
  1099. }
  1100. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1101. intel_prepare_page_flip(dev, 1);
  1102. if (dev_priv->flip_pending_is_done)
  1103. intel_finish_page_flip_plane(dev, 1);
  1104. }
  1105. for_each_pipe(pipe) {
  1106. if (pipe_stats[pipe] & vblank_status &&
  1107. drm_handle_vblank(dev, pipe)) {
  1108. vblank++;
  1109. if (!dev_priv->flip_pending_is_done) {
  1110. i915_pageflip_stall_check(dev, pipe);
  1111. intel_finish_page_flip(dev, pipe);
  1112. }
  1113. }
  1114. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1115. blc_event = true;
  1116. }
  1117. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1118. intel_opregion_asle_intr(dev);
  1119. /* With MSI, interrupts are only generated when iir
  1120. * transitions from zero to nonzero. If another bit got
  1121. * set while we were handling the existing iir bits, then
  1122. * we would never get another interrupt.
  1123. *
  1124. * This is fine on non-MSI as well, as if we hit this path
  1125. * we avoid exiting the interrupt handler only to generate
  1126. * another one.
  1127. *
  1128. * Note that for MSI this could cause a stray interrupt report
  1129. * if an interrupt landed in the time between writing IIR and
  1130. * the posting read. This should be rare enough to never
  1131. * trigger the 99% of 100,000 interrupts test for disabling
  1132. * stray interrupts.
  1133. */
  1134. iir = new_iir;
  1135. }
  1136. return ret;
  1137. }
  1138. static int i915_emit_irq(struct drm_device * dev)
  1139. {
  1140. drm_i915_private_t *dev_priv = dev->dev_private;
  1141. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1142. i915_kernel_lost_context(dev);
  1143. DRM_DEBUG_DRIVER("\n");
  1144. dev_priv->counter++;
  1145. if (dev_priv->counter > 0x7FFFFFFFUL)
  1146. dev_priv->counter = 1;
  1147. if (master_priv->sarea_priv)
  1148. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1149. if (BEGIN_LP_RING(4) == 0) {
  1150. OUT_RING(MI_STORE_DWORD_INDEX);
  1151. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1152. OUT_RING(dev_priv->counter);
  1153. OUT_RING(MI_USER_INTERRUPT);
  1154. ADVANCE_LP_RING();
  1155. }
  1156. return dev_priv->counter;
  1157. }
  1158. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1159. {
  1160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1161. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1162. int ret = 0;
  1163. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1164. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1165. READ_BREADCRUMB(dev_priv));
  1166. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1167. if (master_priv->sarea_priv)
  1168. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1169. return 0;
  1170. }
  1171. if (master_priv->sarea_priv)
  1172. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1173. if (ring->irq_get(ring)) {
  1174. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1175. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1176. ring->irq_put(ring);
  1177. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1178. ret = -EBUSY;
  1179. if (ret == -EBUSY) {
  1180. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1181. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1182. }
  1183. return ret;
  1184. }
  1185. /* Needs the lock as it touches the ring.
  1186. */
  1187. int i915_irq_emit(struct drm_device *dev, void *data,
  1188. struct drm_file *file_priv)
  1189. {
  1190. drm_i915_private_t *dev_priv = dev->dev_private;
  1191. drm_i915_irq_emit_t *emit = data;
  1192. int result;
  1193. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1194. DRM_ERROR("called with no initialization\n");
  1195. return -EINVAL;
  1196. }
  1197. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1198. mutex_lock(&dev->struct_mutex);
  1199. result = i915_emit_irq(dev);
  1200. mutex_unlock(&dev->struct_mutex);
  1201. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1202. DRM_ERROR("copy_to_user\n");
  1203. return -EFAULT;
  1204. }
  1205. return 0;
  1206. }
  1207. /* Doesn't need the hardware lock.
  1208. */
  1209. int i915_irq_wait(struct drm_device *dev, void *data,
  1210. struct drm_file *file_priv)
  1211. {
  1212. drm_i915_private_t *dev_priv = dev->dev_private;
  1213. drm_i915_irq_wait_t *irqwait = data;
  1214. if (!dev_priv) {
  1215. DRM_ERROR("called with no initialization\n");
  1216. return -EINVAL;
  1217. }
  1218. return i915_wait_irq(dev, irqwait->irq_seq);
  1219. }
  1220. /* Called from drm generic code, passed 'crtc' which
  1221. * we use as a pipe index
  1222. */
  1223. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1224. {
  1225. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1226. unsigned long irqflags;
  1227. if (!i915_pipe_enabled(dev, pipe))
  1228. return -EINVAL;
  1229. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1230. if (INTEL_INFO(dev)->gen >= 4)
  1231. i915_enable_pipestat(dev_priv, pipe,
  1232. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1233. else
  1234. i915_enable_pipestat(dev_priv, pipe,
  1235. PIPE_VBLANK_INTERRUPT_ENABLE);
  1236. /* maintain vblank delivery even in deep C-states */
  1237. if (dev_priv->info->gen == 3)
  1238. I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
  1239. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1240. return 0;
  1241. }
  1242. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1243. {
  1244. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1245. unsigned long irqflags;
  1246. if (!i915_pipe_enabled(dev, pipe))
  1247. return -EINVAL;
  1248. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1249. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1250. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1251. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1252. return 0;
  1253. }
  1254. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1255. {
  1256. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1257. unsigned long irqflags;
  1258. if (!i915_pipe_enabled(dev, pipe))
  1259. return -EINVAL;
  1260. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1261. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1262. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1263. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1264. return 0;
  1265. }
  1266. /* Called from drm generic code, passed 'crtc' which
  1267. * we use as a pipe index
  1268. */
  1269. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1270. {
  1271. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1272. unsigned long irqflags;
  1273. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1274. if (dev_priv->info->gen == 3)
  1275. I915_WRITE(INSTPM,
  1276. INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
  1277. i915_disable_pipestat(dev_priv, pipe,
  1278. PIPE_VBLANK_INTERRUPT_ENABLE |
  1279. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1280. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1281. }
  1282. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1283. {
  1284. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1285. unsigned long irqflags;
  1286. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1287. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1288. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1289. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1290. }
  1291. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1292. {
  1293. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1294. unsigned long irqflags;
  1295. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1296. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1297. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1298. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1299. }
  1300. /* Set the vblank monitor pipe
  1301. */
  1302. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1303. struct drm_file *file_priv)
  1304. {
  1305. drm_i915_private_t *dev_priv = dev->dev_private;
  1306. if (!dev_priv) {
  1307. DRM_ERROR("called with no initialization\n");
  1308. return -EINVAL;
  1309. }
  1310. return 0;
  1311. }
  1312. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1313. struct drm_file *file_priv)
  1314. {
  1315. drm_i915_private_t *dev_priv = dev->dev_private;
  1316. drm_i915_vblank_pipe_t *pipe = data;
  1317. if (!dev_priv) {
  1318. DRM_ERROR("called with no initialization\n");
  1319. return -EINVAL;
  1320. }
  1321. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1322. return 0;
  1323. }
  1324. /**
  1325. * Schedule buffer swap at given vertical blank.
  1326. */
  1327. int i915_vblank_swap(struct drm_device *dev, void *data,
  1328. struct drm_file *file_priv)
  1329. {
  1330. /* The delayed swap mechanism was fundamentally racy, and has been
  1331. * removed. The model was that the client requested a delayed flip/swap
  1332. * from the kernel, then waited for vblank before continuing to perform
  1333. * rendering. The problem was that the kernel might wake the client
  1334. * up before it dispatched the vblank swap (since the lock has to be
  1335. * held while touching the ringbuffer), in which case the client would
  1336. * clear and start the next frame before the swap occurred, and
  1337. * flicker would occur in addition to likely missing the vblank.
  1338. *
  1339. * In the absence of this ioctl, userland falls back to a correct path
  1340. * of waiting for a vblank, then dispatching the swap on its own.
  1341. * Context switching to userland and back is plenty fast enough for
  1342. * meeting the requirements of vblank swapping.
  1343. */
  1344. return -EINVAL;
  1345. }
  1346. static u32
  1347. ring_last_seqno(struct intel_ring_buffer *ring)
  1348. {
  1349. return list_entry(ring->request_list.prev,
  1350. struct drm_i915_gem_request, list)->seqno;
  1351. }
  1352. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1353. {
  1354. if (list_empty(&ring->request_list) ||
  1355. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1356. /* Issue a wake-up to catch stuck h/w. */
  1357. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1358. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1359. ring->name,
  1360. ring->waiting_seqno,
  1361. ring->get_seqno(ring));
  1362. wake_up_all(&ring->irq_queue);
  1363. *err = true;
  1364. }
  1365. return true;
  1366. }
  1367. return false;
  1368. }
  1369. static bool kick_ring(struct intel_ring_buffer *ring)
  1370. {
  1371. struct drm_device *dev = ring->dev;
  1372. struct drm_i915_private *dev_priv = dev->dev_private;
  1373. u32 tmp = I915_READ_CTL(ring);
  1374. if (tmp & RING_WAIT) {
  1375. DRM_ERROR("Kicking stuck wait on %s\n",
  1376. ring->name);
  1377. I915_WRITE_CTL(ring, tmp);
  1378. return true;
  1379. }
  1380. if (IS_GEN6(dev) &&
  1381. (tmp & RING_WAIT_SEMAPHORE)) {
  1382. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1383. ring->name);
  1384. I915_WRITE_CTL(ring, tmp);
  1385. return true;
  1386. }
  1387. return false;
  1388. }
  1389. /**
  1390. * This is called when the chip hasn't reported back with completed
  1391. * batchbuffers in a long time. The first time this is called we simply record
  1392. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1393. * again, we assume the chip is wedged and try to fix it.
  1394. */
  1395. void i915_hangcheck_elapsed(unsigned long data)
  1396. {
  1397. struct drm_device *dev = (struct drm_device *)data;
  1398. drm_i915_private_t *dev_priv = dev->dev_private;
  1399. uint32_t acthd, instdone, instdone1;
  1400. bool err = false;
  1401. if (!i915_enable_hangcheck)
  1402. return;
  1403. /* If all work is done then ACTHD clearly hasn't advanced. */
  1404. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1405. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1406. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1407. dev_priv->hangcheck_count = 0;
  1408. if (err)
  1409. goto repeat;
  1410. return;
  1411. }
  1412. if (INTEL_INFO(dev)->gen < 4) {
  1413. acthd = I915_READ(ACTHD);
  1414. instdone = I915_READ(INSTDONE);
  1415. instdone1 = 0;
  1416. } else {
  1417. acthd = I915_READ(ACTHD_I965);
  1418. instdone = I915_READ(INSTDONE_I965);
  1419. instdone1 = I915_READ(INSTDONE1);
  1420. }
  1421. if (dev_priv->last_acthd == acthd &&
  1422. dev_priv->last_instdone == instdone &&
  1423. dev_priv->last_instdone1 == instdone1) {
  1424. if (dev_priv->hangcheck_count++ > 1) {
  1425. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1426. if (!IS_GEN2(dev)) {
  1427. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1428. * If so we can simply poke the RB_WAIT bit
  1429. * and break the hang. This should work on
  1430. * all but the second generation chipsets.
  1431. */
  1432. if (kick_ring(&dev_priv->ring[RCS]))
  1433. goto repeat;
  1434. if (HAS_BSD(dev) &&
  1435. kick_ring(&dev_priv->ring[VCS]))
  1436. goto repeat;
  1437. if (HAS_BLT(dev) &&
  1438. kick_ring(&dev_priv->ring[BCS]))
  1439. goto repeat;
  1440. }
  1441. i915_handle_error(dev, true);
  1442. return;
  1443. }
  1444. } else {
  1445. dev_priv->hangcheck_count = 0;
  1446. dev_priv->last_acthd = acthd;
  1447. dev_priv->last_instdone = instdone;
  1448. dev_priv->last_instdone1 = instdone1;
  1449. }
  1450. repeat:
  1451. /* Reset timer case chip hangs without another request being added */
  1452. mod_timer(&dev_priv->hangcheck_timer,
  1453. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1454. }
  1455. /* drm_dma.h hooks
  1456. */
  1457. static void ironlake_irq_preinstall(struct drm_device *dev)
  1458. {
  1459. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1460. atomic_set(&dev_priv->irq_received, 0);
  1461. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1462. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1463. if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  1464. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  1465. I915_WRITE(HWSTAM, 0xeffe);
  1466. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1467. /* Workaround stalls observed on Sandy Bridge GPUs by
  1468. * making the blitter command streamer generate a
  1469. * write to the Hardware Status Page for
  1470. * MI_USER_INTERRUPT. This appears to serialize the
  1471. * previous seqno write out before the interrupt
  1472. * happens.
  1473. */
  1474. I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
  1475. I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
  1476. }
  1477. /* XXX hotplug from PCH */
  1478. I915_WRITE(DEIMR, 0xffffffff);
  1479. I915_WRITE(DEIER, 0x0);
  1480. POSTING_READ(DEIER);
  1481. /* and GT */
  1482. I915_WRITE(GTIMR, 0xffffffff);
  1483. I915_WRITE(GTIER, 0x0);
  1484. POSTING_READ(GTIER);
  1485. /* south display irq */
  1486. I915_WRITE(SDEIMR, 0xffffffff);
  1487. I915_WRITE(SDEIER, 0x0);
  1488. POSTING_READ(SDEIER);
  1489. }
  1490. /*
  1491. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1492. * duration to 2ms (which is the minimum in the Display Port spec)
  1493. *
  1494. * This register is the same on all known PCH chips.
  1495. */
  1496. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1497. {
  1498. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1499. u32 hotplug;
  1500. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1501. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1502. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1503. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1504. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1505. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1506. }
  1507. static int ironlake_irq_postinstall(struct drm_device *dev)
  1508. {
  1509. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1510. /* enable kind of interrupts always enabled */
  1511. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1512. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1513. u32 render_irqs;
  1514. u32 hotplug_mask;
  1515. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1516. if (HAS_BSD(dev))
  1517. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1518. if (HAS_BLT(dev))
  1519. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1520. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1521. dev_priv->irq_mask = ~display_mask;
  1522. /* should always can generate irq */
  1523. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1524. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1525. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1526. POSTING_READ(DEIER);
  1527. dev_priv->gt_irq_mask = ~0;
  1528. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1529. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1530. if (IS_GEN6(dev))
  1531. render_irqs =
  1532. GT_USER_INTERRUPT |
  1533. GT_GEN6_BSD_USER_INTERRUPT |
  1534. GT_BLT_USER_INTERRUPT;
  1535. else
  1536. render_irqs =
  1537. GT_USER_INTERRUPT |
  1538. GT_PIPE_NOTIFY |
  1539. GT_BSD_USER_INTERRUPT;
  1540. I915_WRITE(GTIER, render_irqs);
  1541. POSTING_READ(GTIER);
  1542. if (HAS_PCH_CPT(dev)) {
  1543. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1544. SDE_PORTB_HOTPLUG_CPT |
  1545. SDE_PORTC_HOTPLUG_CPT |
  1546. SDE_PORTD_HOTPLUG_CPT);
  1547. } else {
  1548. hotplug_mask = (SDE_CRT_HOTPLUG |
  1549. SDE_PORTB_HOTPLUG |
  1550. SDE_PORTC_HOTPLUG |
  1551. SDE_PORTD_HOTPLUG |
  1552. SDE_AUX_MASK);
  1553. }
  1554. dev_priv->pch_irq_mask = ~hotplug_mask;
  1555. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1556. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1557. I915_WRITE(SDEIER, hotplug_mask);
  1558. POSTING_READ(SDEIER);
  1559. ironlake_enable_pch_hotplug(dev);
  1560. if (IS_IRONLAKE_M(dev)) {
  1561. /* Clear & enable PCU event interrupts */
  1562. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1563. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1564. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1565. }
  1566. return 0;
  1567. }
  1568. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1569. {
  1570. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1571. /* enable kind of interrupts always enabled */
  1572. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1573. DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
  1574. DE_PLANEB_FLIP_DONE_IVB;
  1575. u32 render_irqs;
  1576. u32 hotplug_mask;
  1577. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1578. if (HAS_BSD(dev))
  1579. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1580. if (HAS_BLT(dev))
  1581. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1582. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1583. dev_priv->irq_mask = ~display_mask;
  1584. /* should always can generate irq */
  1585. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1586. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1587. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
  1588. DE_PIPEB_VBLANK_IVB);
  1589. POSTING_READ(DEIER);
  1590. dev_priv->gt_irq_mask = ~0;
  1591. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1592. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1593. render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
  1594. GT_BLT_USER_INTERRUPT;
  1595. I915_WRITE(GTIER, render_irqs);
  1596. POSTING_READ(GTIER);
  1597. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1598. SDE_PORTB_HOTPLUG_CPT |
  1599. SDE_PORTC_HOTPLUG_CPT |
  1600. SDE_PORTD_HOTPLUG_CPT);
  1601. dev_priv->pch_irq_mask = ~hotplug_mask;
  1602. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1603. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1604. I915_WRITE(SDEIER, hotplug_mask);
  1605. POSTING_READ(SDEIER);
  1606. ironlake_enable_pch_hotplug(dev);
  1607. return 0;
  1608. }
  1609. static void i915_driver_irq_preinstall(struct drm_device * dev)
  1610. {
  1611. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1612. int pipe;
  1613. atomic_set(&dev_priv->irq_received, 0);
  1614. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1615. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1616. if (I915_HAS_HOTPLUG(dev)) {
  1617. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1618. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1619. }
  1620. I915_WRITE(HWSTAM, 0xeffe);
  1621. for_each_pipe(pipe)
  1622. I915_WRITE(PIPESTAT(pipe), 0);
  1623. I915_WRITE(IMR, 0xffffffff);
  1624. I915_WRITE(IER, 0x0);
  1625. POSTING_READ(IER);
  1626. }
  1627. /*
  1628. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1629. * enabled correctly.
  1630. */
  1631. static int i915_driver_irq_postinstall(struct drm_device *dev)
  1632. {
  1633. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1634. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1635. u32 error_mask;
  1636. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1637. /* Unmask the interrupts that we always want on. */
  1638. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1639. dev_priv->pipestat[0] = 0;
  1640. dev_priv->pipestat[1] = 0;
  1641. if (I915_HAS_HOTPLUG(dev)) {
  1642. /* Enable in IER... */
  1643. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1644. /* and unmask in IMR */
  1645. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1646. }
  1647. /*
  1648. * Enable some error detection, note the instruction error mask
  1649. * bit is reserved, so we leave it masked.
  1650. */
  1651. if (IS_G4X(dev)) {
  1652. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1653. GM45_ERROR_MEM_PRIV |
  1654. GM45_ERROR_CP_PRIV |
  1655. I915_ERROR_MEMORY_REFRESH);
  1656. } else {
  1657. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1658. I915_ERROR_MEMORY_REFRESH);
  1659. }
  1660. I915_WRITE(EMR, error_mask);
  1661. I915_WRITE(IMR, dev_priv->irq_mask);
  1662. I915_WRITE(IER, enable_mask);
  1663. POSTING_READ(IER);
  1664. if (I915_HAS_HOTPLUG(dev)) {
  1665. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1666. /* Note HDMI and DP share bits */
  1667. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1668. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1669. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1670. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1671. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1672. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1673. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1674. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1675. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1676. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1677. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1678. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1679. /* Programming the CRT detection parameters tends
  1680. to generate a spurious hotplug event about three
  1681. seconds later. So just do it once.
  1682. */
  1683. if (IS_G4X(dev))
  1684. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1685. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1686. }
  1687. /* Ignore TV since it's buggy */
  1688. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1689. }
  1690. intel_opregion_enable_asle(dev);
  1691. return 0;
  1692. }
  1693. static void ironlake_irq_uninstall(struct drm_device *dev)
  1694. {
  1695. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1696. if (!dev_priv)
  1697. return;
  1698. dev_priv->vblank_pipe = 0;
  1699. I915_WRITE(HWSTAM, 0xffffffff);
  1700. I915_WRITE(DEIMR, 0xffffffff);
  1701. I915_WRITE(DEIER, 0x0);
  1702. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1703. I915_WRITE(GTIMR, 0xffffffff);
  1704. I915_WRITE(GTIER, 0x0);
  1705. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1706. I915_WRITE(SDEIMR, 0xffffffff);
  1707. I915_WRITE(SDEIER, 0x0);
  1708. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1709. }
  1710. static void i915_driver_irq_uninstall(struct drm_device * dev)
  1711. {
  1712. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1713. int pipe;
  1714. if (!dev_priv)
  1715. return;
  1716. dev_priv->vblank_pipe = 0;
  1717. if (I915_HAS_HOTPLUG(dev)) {
  1718. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1719. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1720. }
  1721. I915_WRITE(HWSTAM, 0xffffffff);
  1722. for_each_pipe(pipe)
  1723. I915_WRITE(PIPESTAT(pipe), 0);
  1724. I915_WRITE(IMR, 0xffffffff);
  1725. I915_WRITE(IER, 0x0);
  1726. for_each_pipe(pipe)
  1727. I915_WRITE(PIPESTAT(pipe),
  1728. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  1729. I915_WRITE(IIR, I915_READ(IIR));
  1730. }
  1731. void intel_irq_init(struct drm_device *dev)
  1732. {
  1733. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1734. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1735. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
  1736. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1737. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1738. }
  1739. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1740. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  1741. else
  1742. dev->driver->get_vblank_timestamp = NULL;
  1743. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  1744. if (IS_IVYBRIDGE(dev)) {
  1745. /* Share pre & uninstall handlers with ILK/SNB */
  1746. dev->driver->irq_handler = ivybridge_irq_handler;
  1747. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1748. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  1749. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1750. dev->driver->enable_vblank = ivybridge_enable_vblank;
  1751. dev->driver->disable_vblank = ivybridge_disable_vblank;
  1752. } else if (HAS_PCH_SPLIT(dev)) {
  1753. dev->driver->irq_handler = ironlake_irq_handler;
  1754. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1755. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  1756. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1757. dev->driver->enable_vblank = ironlake_enable_vblank;
  1758. dev->driver->disable_vblank = ironlake_disable_vblank;
  1759. } else {
  1760. dev->driver->irq_preinstall = i915_driver_irq_preinstall;
  1761. dev->driver->irq_postinstall = i915_driver_irq_postinstall;
  1762. dev->driver->irq_uninstall = i915_driver_irq_uninstall;
  1763. dev->driver->irq_handler = i915_driver_irq_handler;
  1764. dev->driver->enable_vblank = i915_enable_vblank;
  1765. dev->driver->disable_vblank = i915_disable_vblank;
  1766. }
  1767. }