iwl-core.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/version.h>
  31. #include <net/mac80211.h>
  32. struct iwl_priv; /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-eeprom.h"
  35. #include "iwl-dev.h" /* FIXME: remove */
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-rfkill.h"
  39. #include "iwl-power.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT);
  43. MODULE_LICENSE("GPL");
  44. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_SISO_##s##M_PLCP, \
  47. IWL_RATE_MIMO2_##s##M_PLCP,\
  48. IWL_RATE_MIMO3_##s##M_PLCP,\
  49. IWL_RATE_##r##M_IEEE, \
  50. IWL_RATE_##ip##M_INDEX, \
  51. IWL_RATE_##in##M_INDEX, \
  52. IWL_RATE_##rp##M_INDEX, \
  53. IWL_RATE_##rn##M_INDEX, \
  54. IWL_RATE_##pp##M_INDEX, \
  55. IWL_RATE_##np##M_INDEX }
  56. /*
  57. * Parameter order:
  58. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  59. *
  60. * If there isn't a valid next or previous rate then INV is used which
  61. * maps to IWL_RATE_INVALID
  62. *
  63. */
  64. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  65. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  66. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  67. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  68. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  69. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  70. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  71. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  72. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  73. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  74. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  75. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  76. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  77. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  78. /* FIXME:RS: ^^ should be INV (legacy) */
  79. };
  80. EXPORT_SYMBOL(iwl_rates);
  81. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  82. EXPORT_SYMBOL(iwl_bcast_addr);
  83. /* This function both allocates and initializes hw and priv. */
  84. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  85. struct ieee80211_ops *hw_ops)
  86. {
  87. struct iwl_priv *priv;
  88. /* mac80211 allocates memory for this device instance, including
  89. * space for this driver's private structure */
  90. struct ieee80211_hw *hw =
  91. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  92. if (hw == NULL) {
  93. IWL_ERROR("Can not allocate network device\n");
  94. goto out;
  95. }
  96. priv = hw->priv;
  97. priv->hw = hw;
  98. out:
  99. return hw;
  100. }
  101. EXPORT_SYMBOL(iwl_alloc_all);
  102. void iwl_hw_detect(struct iwl_priv *priv)
  103. {
  104. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  105. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  106. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  107. }
  108. EXPORT_SYMBOL(iwl_hw_detect);
  109. /* Tell nic where to find the "keep warm" buffer */
  110. int iwl_kw_init(struct iwl_priv *priv)
  111. {
  112. unsigned long flags;
  113. int ret;
  114. spin_lock_irqsave(&priv->lock, flags);
  115. ret = iwl_grab_nic_access(priv);
  116. if (ret)
  117. goto out;
  118. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  119. priv->kw.dma_addr >> 4);
  120. iwl_release_nic_access(priv);
  121. out:
  122. spin_unlock_irqrestore(&priv->lock, flags);
  123. return ret;
  124. }
  125. int iwl_kw_alloc(struct iwl_priv *priv)
  126. {
  127. struct pci_dev *dev = priv->pci_dev;
  128. struct iwl_kw *kw = &priv->kw;
  129. kw->size = IWL_KW_SIZE;
  130. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  131. if (!kw->v_addr)
  132. return -ENOMEM;
  133. return 0;
  134. }
  135. /**
  136. * iwl_kw_free - Free the "keep warm" buffer
  137. */
  138. void iwl_kw_free(struct iwl_priv *priv)
  139. {
  140. struct pci_dev *dev = priv->pci_dev;
  141. struct iwl_kw *kw = &priv->kw;
  142. if (kw->v_addr) {
  143. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  144. memset(kw, 0, sizeof(*kw));
  145. }
  146. }
  147. int iwl_hw_nic_init(struct iwl_priv *priv)
  148. {
  149. unsigned long flags;
  150. struct iwl_rx_queue *rxq = &priv->rxq;
  151. int ret;
  152. /* nic_init */
  153. spin_lock_irqsave(&priv->lock, flags);
  154. priv->cfg->ops->lib->apm_ops.init(priv);
  155. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  156. spin_unlock_irqrestore(&priv->lock, flags);
  157. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  158. priv->cfg->ops->lib->apm_ops.config(priv);
  159. /* Allocate the RX queue, or reset if it is already allocated */
  160. if (!rxq->bd) {
  161. ret = iwl_rx_queue_alloc(priv);
  162. if (ret) {
  163. IWL_ERROR("Unable to initialize Rx queue\n");
  164. return -ENOMEM;
  165. }
  166. } else
  167. iwl_rx_queue_reset(priv, rxq);
  168. iwl_rx_replenish(priv);
  169. iwl_rx_init(priv, rxq);
  170. spin_lock_irqsave(&priv->lock, flags);
  171. rxq->need_update = 1;
  172. iwl_rx_queue_update_write_ptr(priv, rxq);
  173. spin_unlock_irqrestore(&priv->lock, flags);
  174. /* Allocate and init all Tx and Command queues */
  175. ret = iwl_txq_ctx_reset(priv);
  176. if (ret)
  177. return ret;
  178. set_bit(STATUS_INIT, &priv->status);
  179. return 0;
  180. }
  181. EXPORT_SYMBOL(iwl_hw_nic_init);
  182. /**
  183. * iwlcore_clear_stations_table - Clear the driver's station table
  184. *
  185. * NOTE: This does not clear or otherwise alter the device's station table.
  186. */
  187. void iwlcore_clear_stations_table(struct iwl_priv *priv)
  188. {
  189. unsigned long flags;
  190. spin_lock_irqsave(&priv->sta_lock, flags);
  191. priv->num_stations = 0;
  192. memset(priv->stations, 0, sizeof(priv->stations));
  193. spin_unlock_irqrestore(&priv->sta_lock, flags);
  194. }
  195. EXPORT_SYMBOL(iwlcore_clear_stations_table);
  196. void iwl_reset_qos(struct iwl_priv *priv)
  197. {
  198. u16 cw_min = 15;
  199. u16 cw_max = 1023;
  200. u8 aifs = 2;
  201. u8 is_legacy = 0;
  202. unsigned long flags;
  203. int i;
  204. spin_lock_irqsave(&priv->lock, flags);
  205. priv->qos_data.qos_active = 0;
  206. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  207. if (priv->qos_data.qos_enable)
  208. priv->qos_data.qos_active = 1;
  209. if (!(priv->active_rate & 0xfff0)) {
  210. cw_min = 31;
  211. is_legacy = 1;
  212. }
  213. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  214. if (priv->qos_data.qos_enable)
  215. priv->qos_data.qos_active = 1;
  216. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  217. cw_min = 31;
  218. is_legacy = 1;
  219. }
  220. if (priv->qos_data.qos_active)
  221. aifs = 3;
  222. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  223. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  224. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  225. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  226. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  227. if (priv->qos_data.qos_active) {
  228. i = 1;
  229. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  230. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  231. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  232. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  233. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  234. i = 2;
  235. priv->qos_data.def_qos_parm.ac[i].cw_min =
  236. cpu_to_le16((cw_min + 1) / 2 - 1);
  237. priv->qos_data.def_qos_parm.ac[i].cw_max =
  238. cpu_to_le16(cw_max);
  239. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  240. if (is_legacy)
  241. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  242. cpu_to_le16(6016);
  243. else
  244. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  245. cpu_to_le16(3008);
  246. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  247. i = 3;
  248. priv->qos_data.def_qos_parm.ac[i].cw_min =
  249. cpu_to_le16((cw_min + 1) / 4 - 1);
  250. priv->qos_data.def_qos_parm.ac[i].cw_max =
  251. cpu_to_le16((cw_max + 1) / 2 - 1);
  252. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  253. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  254. if (is_legacy)
  255. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  256. cpu_to_le16(3264);
  257. else
  258. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  259. cpu_to_le16(1504);
  260. } else {
  261. for (i = 1; i < 4; i++) {
  262. priv->qos_data.def_qos_parm.ac[i].cw_min =
  263. cpu_to_le16(cw_min);
  264. priv->qos_data.def_qos_parm.ac[i].cw_max =
  265. cpu_to_le16(cw_max);
  266. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  267. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  268. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  269. }
  270. }
  271. IWL_DEBUG_QOS("set QoS to default \n");
  272. spin_unlock_irqrestore(&priv->lock, flags);
  273. }
  274. EXPORT_SYMBOL(iwl_reset_qos);
  275. #define MAX_BIT_RATE_40_MHZ 0x96; /* 150 Mbps */
  276. #define MAX_BIT_RATE_20_MHZ 0x48; /* 72 Mbps */
  277. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  278. struct ieee80211_ht_info *ht_info,
  279. enum ieee80211_band band)
  280. {
  281. u16 max_bit_rate = 0;
  282. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  283. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  284. ht_info->cap = 0;
  285. memset(ht_info->supp_mcs_set, 0, 16);
  286. ht_info->ht_supported = 1;
  287. ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
  288. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
  289. ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
  290. (IWL_MIMO_PS_NONE << 2));
  291. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  292. if (priv->hw_params.fat_channel & BIT(band)) {
  293. ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
  294. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
  295. ht_info->supp_mcs_set[4] = 0x01;
  296. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  297. }
  298. if (priv->cfg->mod_params->amsdu_size_8K)
  299. ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
  300. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  301. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  302. ht_info->supp_mcs_set[0] = 0xFF;
  303. if (rx_chains_num >= 2)
  304. ht_info->supp_mcs_set[1] = 0xFF;
  305. if (rx_chains_num >= 3)
  306. ht_info->supp_mcs_set[2] = 0xFF;
  307. /* Highest supported Rx data rate */
  308. max_bit_rate *= rx_chains_num;
  309. ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
  310. ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
  311. /* Tx MCS capabilities */
  312. ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
  313. if (tx_chains_num != rx_chains_num) {
  314. ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
  315. ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
  316. }
  317. }
  318. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  319. struct ieee80211_rate *rates)
  320. {
  321. int i;
  322. for (i = 0; i < IWL_RATE_COUNT; i++) {
  323. rates[i].bitrate = iwl_rates[i].ieee * 5;
  324. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  325. rates[i].hw_value_short = i;
  326. rates[i].flags = 0;
  327. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  328. /*
  329. * If CCK != 1M then set short preamble rate flag.
  330. */
  331. rates[i].flags |=
  332. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  333. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  334. }
  335. }
  336. }
  337. /**
  338. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  339. */
  340. static int iwlcore_init_geos(struct iwl_priv *priv)
  341. {
  342. struct iwl_channel_info *ch;
  343. struct ieee80211_supported_band *sband;
  344. struct ieee80211_channel *channels;
  345. struct ieee80211_channel *geo_ch;
  346. struct ieee80211_rate *rates;
  347. int i = 0;
  348. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  349. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  350. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  351. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  352. return 0;
  353. }
  354. channels = kzalloc(sizeof(struct ieee80211_channel) *
  355. priv->channel_count, GFP_KERNEL);
  356. if (!channels)
  357. return -ENOMEM;
  358. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  359. GFP_KERNEL);
  360. if (!rates) {
  361. kfree(channels);
  362. return -ENOMEM;
  363. }
  364. /* 5.2GHz channels start after the 2.4GHz channels */
  365. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  366. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  367. /* just OFDM */
  368. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  369. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  370. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_5GHZ);
  371. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  372. sband->channels = channels;
  373. /* OFDM & CCK */
  374. sband->bitrates = rates;
  375. sband->n_bitrates = IWL_RATE_COUNT;
  376. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_2GHZ);
  377. priv->ieee_channels = channels;
  378. priv->ieee_rates = rates;
  379. iwlcore_init_hw_rates(priv, rates);
  380. for (i = 0; i < priv->channel_count; i++) {
  381. ch = &priv->channel_info[i];
  382. /* FIXME: might be removed if scan is OK */
  383. if (!is_channel_valid(ch))
  384. continue;
  385. if (is_channel_a_band(ch))
  386. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  387. else
  388. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  389. geo_ch = &sband->channels[sband->n_channels++];
  390. geo_ch->center_freq =
  391. ieee80211_channel_to_frequency(ch->channel);
  392. geo_ch->max_power = ch->max_power_avg;
  393. geo_ch->max_antenna_gain = 0xff;
  394. geo_ch->hw_value = ch->channel;
  395. if (is_channel_valid(ch)) {
  396. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  397. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  398. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  399. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  400. if (ch->flags & EEPROM_CHANNEL_RADAR)
  401. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  402. switch (ch->fat_extension_channel) {
  403. case HT_IE_EXT_CHANNEL_ABOVE:
  404. /* only above is allowed, disable below */
  405. geo_ch->flags |= IEEE80211_CHAN_NO_FAT_BELOW;
  406. break;
  407. case HT_IE_EXT_CHANNEL_BELOW:
  408. /* only below is allowed, disable above */
  409. geo_ch->flags |= IEEE80211_CHAN_NO_FAT_ABOVE;
  410. break;
  411. case HT_IE_EXT_CHANNEL_NONE:
  412. /* fat not allowed: disable both*/
  413. geo_ch->flags |= (IEEE80211_CHAN_NO_FAT_ABOVE |
  414. IEEE80211_CHAN_NO_FAT_BELOW);
  415. break;
  416. case HT_IE_EXT_CHANNEL_MAX:
  417. /* both above and below are permitted */
  418. break;
  419. }
  420. if (ch->max_power_avg > priv->max_channel_txpower_limit)
  421. priv->max_channel_txpower_limit =
  422. ch->max_power_avg;
  423. } else {
  424. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  425. }
  426. /* Save flags for reg domain usage */
  427. geo_ch->orig_flags = geo_ch->flags;
  428. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
  429. ch->channel, geo_ch->center_freq,
  430. is_channel_a_band(ch) ? "5.2" : "2.4",
  431. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  432. "restricted" : "valid",
  433. geo_ch->flags);
  434. }
  435. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  436. priv->cfg->sku & IWL_SKU_A) {
  437. printk(KERN_INFO DRV_NAME
  438. ": Incorrectly detected BG card as ABG. Please send "
  439. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  440. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  441. priv->cfg->sku &= ~IWL_SKU_A;
  442. }
  443. printk(KERN_INFO DRV_NAME
  444. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  445. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  446. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  447. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  448. return 0;
  449. }
  450. /*
  451. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  452. */
  453. static void iwlcore_free_geos(struct iwl_priv *priv)
  454. {
  455. kfree(priv->ieee_channels);
  456. kfree(priv->ieee_rates);
  457. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  458. }
  459. static u8 is_single_rx_stream(struct iwl_priv *priv)
  460. {
  461. return !priv->current_ht_config.is_ht ||
  462. ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
  463. (priv->current_ht_config.supp_mcs_set[2] == 0)) ||
  464. priv->ps_mode == IWL_MIMO_PS_STATIC;
  465. }
  466. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  467. enum ieee80211_band band,
  468. u16 channel, u8 extension_chan_offset)
  469. {
  470. const struct iwl_channel_info *ch_info;
  471. ch_info = iwl_get_channel_info(priv, band, channel);
  472. if (!is_channel_valid(ch_info))
  473. return 0;
  474. if (extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE)
  475. return 0;
  476. if ((ch_info->fat_extension_channel == extension_chan_offset) ||
  477. (ch_info->fat_extension_channel == HT_IE_EXT_CHANNEL_MAX))
  478. return 1;
  479. return 0;
  480. }
  481. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  482. struct ieee80211_ht_info *sta_ht_inf)
  483. {
  484. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  485. if ((!iwl_ht_conf->is_ht) ||
  486. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  487. (iwl_ht_conf->extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE))
  488. return 0;
  489. if (sta_ht_inf) {
  490. if ((!sta_ht_inf->ht_supported) ||
  491. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
  492. return 0;
  493. }
  494. return iwl_is_channel_extension(priv, priv->band,
  495. iwl_ht_conf->control_channel,
  496. iwl_ht_conf->extension_chan_offset);
  497. }
  498. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  499. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  500. {
  501. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  502. u32 val;
  503. if (!ht_info->is_ht)
  504. return;
  505. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  506. if (iwl_is_fat_tx_allowed(priv, NULL))
  507. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  508. else
  509. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  510. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  511. if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
  512. IWL_DEBUG_ASSOC("control diff than current %d %d\n",
  513. le16_to_cpu(rxon->channel),
  514. ht_info->control_channel);
  515. rxon->channel = cpu_to_le16(ht_info->control_channel);
  516. return;
  517. }
  518. /* Note: control channel is opposite of extension channel */
  519. switch (ht_info->extension_chan_offset) {
  520. case IWL_EXT_CHANNEL_OFFSET_ABOVE:
  521. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  522. break;
  523. case IWL_EXT_CHANNEL_OFFSET_BELOW:
  524. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  525. break;
  526. case IWL_EXT_CHANNEL_OFFSET_NONE:
  527. default:
  528. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  529. break;
  530. }
  531. val = ht_info->ht_protection;
  532. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  533. iwl_set_rxon_chain(priv);
  534. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  535. "rxon flags 0x%X operation mode :0x%X "
  536. "extension channel offset 0x%x "
  537. "control chan %d\n",
  538. ht_info->supp_mcs_set[0],
  539. ht_info->supp_mcs_set[1],
  540. ht_info->supp_mcs_set[2],
  541. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  542. ht_info->extension_chan_offset,
  543. ht_info->control_channel);
  544. return;
  545. }
  546. EXPORT_SYMBOL(iwl_set_rxon_ht);
  547. /*
  548. * Determine how many receiver/antenna chains to use.
  549. * More provides better reception via diversity. Fewer saves power.
  550. * MIMO (dual stream) requires at least 2, but works better with 3.
  551. * This does not determine *which* chains to use, just how many.
  552. */
  553. static int iwlcore_get_rx_chain_counter(struct iwl_priv *priv,
  554. u8 *idle_state, u8 *rx_state)
  555. {
  556. u8 is_single = is_single_rx_stream(priv);
  557. u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
  558. /* # of Rx chains to use when expecting MIMO. */
  559. if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
  560. *rx_state = 2;
  561. else
  562. *rx_state = 3;
  563. /* # Rx chains when idling and maybe trying to save power */
  564. switch (priv->ps_mode) {
  565. case IWL_MIMO_PS_STATIC:
  566. case IWL_MIMO_PS_DYNAMIC:
  567. *idle_state = (is_cam) ? 2 : 1;
  568. break;
  569. case IWL_MIMO_PS_NONE:
  570. *idle_state = (is_cam) ? *rx_state : 1;
  571. break;
  572. default:
  573. *idle_state = 1;
  574. break;
  575. }
  576. return 0;
  577. }
  578. /**
  579. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  580. *
  581. * Selects how many and which Rx receivers/antennas/chains to use.
  582. * This should not be used for scan command ... it puts data in wrong place.
  583. */
  584. void iwl_set_rxon_chain(struct iwl_priv *priv)
  585. {
  586. u8 is_single = is_single_rx_stream(priv);
  587. u8 idle_state, rx_state;
  588. priv->staging_rxon.rx_chain = 0;
  589. rx_state = idle_state = 3;
  590. /* Tell uCode which antennas are actually connected.
  591. * Before first association, we assume all antennas are connected.
  592. * Just after first association, iwl_chain_noise_calibration()
  593. * checks which antennas actually *are* connected. */
  594. priv->staging_rxon.rx_chain |=
  595. cpu_to_le16(priv->hw_params.valid_rx_ant <<
  596. RXON_RX_CHAIN_VALID_POS);
  597. /* How many receivers should we use? */
  598. iwlcore_get_rx_chain_counter(priv, &idle_state, &rx_state);
  599. priv->staging_rxon.rx_chain |=
  600. cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
  601. priv->staging_rxon.rx_chain |=
  602. cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
  603. if (!is_single && (rx_state >= 2) &&
  604. !test_bit(STATUS_POWER_PMI, &priv->status))
  605. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  606. else
  607. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  608. IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
  609. }
  610. EXPORT_SYMBOL(iwl_set_rxon_chain);
  611. /**
  612. * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
  613. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  614. * @channel: Any channel valid for the requested phymode
  615. * In addition to setting the staging RXON, priv->phymode is also set.
  616. *
  617. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  618. * in the staging RXON flag structure based on the phymode
  619. */
  620. int iwl_set_rxon_channel(struct iwl_priv *priv,
  621. enum ieee80211_band band,
  622. u16 channel)
  623. {
  624. if (!iwl_get_channel_info(priv, band, channel)) {
  625. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  626. channel, band);
  627. return -EINVAL;
  628. }
  629. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  630. (priv->band == band))
  631. return 0;
  632. priv->staging_rxon.channel = cpu_to_le16(channel);
  633. if (band == IEEE80211_BAND_5GHZ)
  634. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  635. else
  636. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  637. priv->band = band;
  638. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  639. return 0;
  640. }
  641. EXPORT_SYMBOL(iwl_set_rxon_channel);
  642. int iwl_setup_mac(struct iwl_priv *priv)
  643. {
  644. int ret;
  645. struct ieee80211_hw *hw = priv->hw;
  646. hw->rate_control_algorithm = "iwl-4965-rs";
  647. /* Tell mac80211 our characteristics */
  648. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  649. IEEE80211_HW_SIGNAL_DBM |
  650. IEEE80211_HW_NOISE_DBM;
  651. /* Default value; 4 EDCA QOS priorities */
  652. hw->queues = 4;
  653. /* Enhanced value; more queues, to support 11n aggregation */
  654. hw->ampdu_queues = 12;
  655. hw->conf.beacon_int = 100;
  656. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  657. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  658. &priv->bands[IEEE80211_BAND_2GHZ];
  659. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  660. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  661. &priv->bands[IEEE80211_BAND_5GHZ];
  662. ret = ieee80211_register_hw(priv->hw);
  663. if (ret) {
  664. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  665. return ret;
  666. }
  667. priv->mac80211_registered = 1;
  668. return 0;
  669. }
  670. EXPORT_SYMBOL(iwl_setup_mac);
  671. int iwl_init_drv(struct iwl_priv *priv)
  672. {
  673. int ret;
  674. int i;
  675. priv->retry_rate = 1;
  676. priv->ibss_beacon = NULL;
  677. spin_lock_init(&priv->lock);
  678. spin_lock_init(&priv->power_data.lock);
  679. spin_lock_init(&priv->sta_lock);
  680. spin_lock_init(&priv->hcmd_lock);
  681. spin_lock_init(&priv->lq_mngr.lock);
  682. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
  683. INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
  684. INIT_LIST_HEAD(&priv->free_frames);
  685. mutex_init(&priv->mutex);
  686. /* Clear the driver's (not device's) station table */
  687. iwlcore_clear_stations_table(priv);
  688. priv->data_retry_limit = -1;
  689. priv->ieee_channels = NULL;
  690. priv->ieee_rates = NULL;
  691. priv->band = IEEE80211_BAND_2GHZ;
  692. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  693. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  694. priv->ps_mode = IWL_MIMO_PS_NONE;
  695. /* Choose which receivers/antennas to use */
  696. iwl_set_rxon_chain(priv);
  697. if (priv->cfg->mod_params->enable_qos)
  698. priv->qos_data.qos_enable = 1;
  699. iwl_reset_qos(priv);
  700. priv->qos_data.qos_active = 0;
  701. priv->qos_data.qos_cap.val = 0;
  702. iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
  703. priv->rates_mask = IWL_RATES_MASK;
  704. /* If power management is turned on, default to AC mode */
  705. priv->power_mode = IWL_POWER_AC;
  706. priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
  707. ret = iwl_init_channel_map(priv);
  708. if (ret) {
  709. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  710. goto err;
  711. }
  712. ret = iwlcore_init_geos(priv);
  713. if (ret) {
  714. IWL_ERROR("initializing geos failed: %d\n", ret);
  715. goto err_free_channel_map;
  716. }
  717. return 0;
  718. err_free_channel_map:
  719. iwl_free_channel_map(priv);
  720. err:
  721. return ret;
  722. }
  723. EXPORT_SYMBOL(iwl_init_drv);
  724. void iwl_free_calib_results(struct iwl_priv *priv)
  725. {
  726. kfree(priv->calib_results.lo_res);
  727. priv->calib_results.lo_res = NULL;
  728. priv->calib_results.lo_res_len = 0;
  729. kfree(priv->calib_results.tx_iq_res);
  730. priv->calib_results.tx_iq_res = NULL;
  731. priv->calib_results.tx_iq_res_len = 0;
  732. kfree(priv->calib_results.tx_iq_perd_res);
  733. priv->calib_results.tx_iq_perd_res = NULL;
  734. priv->calib_results.tx_iq_perd_res_len = 0;
  735. }
  736. EXPORT_SYMBOL(iwl_free_calib_results);
  737. void iwl_uninit_drv(struct iwl_priv *priv)
  738. {
  739. iwl_free_calib_results(priv);
  740. iwlcore_free_geos(priv);
  741. iwl_free_channel_map(priv);
  742. kfree(priv->scan);
  743. }
  744. EXPORT_SYMBOL(iwl_uninit_drv);
  745. /* Low level driver call this function to update iwlcore with
  746. * driver status.
  747. */
  748. int iwlcore_low_level_notify(struct iwl_priv *priv,
  749. enum iwlcore_card_notify notify)
  750. {
  751. int ret;
  752. switch (notify) {
  753. case IWLCORE_INIT_EVT:
  754. ret = iwl_rfkill_init(priv);
  755. if (ret)
  756. IWL_ERROR("Unable to initialize RFKILL system. "
  757. "Ignoring error: %d\n", ret);
  758. iwl_power_initialize(priv);
  759. break;
  760. case IWLCORE_START_EVT:
  761. iwl_power_update_mode(priv, 1);
  762. break;
  763. case IWLCORE_STOP_EVT:
  764. break;
  765. case IWLCORE_REMOVE_EVT:
  766. iwl_rfkill_unregister(priv);
  767. break;
  768. }
  769. return 0;
  770. }
  771. EXPORT_SYMBOL(iwlcore_low_level_notify);
  772. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  773. {
  774. u32 stat_flags = 0;
  775. struct iwl_host_cmd cmd = {
  776. .id = REPLY_STATISTICS_CMD,
  777. .meta.flags = flags,
  778. .len = sizeof(stat_flags),
  779. .data = (u8 *) &stat_flags,
  780. };
  781. return iwl_send_cmd(priv, &cmd);
  782. }
  783. EXPORT_SYMBOL(iwl_send_statistics_request);
  784. /**
  785. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  786. * using sample data 100 bytes apart. If these sample points are good,
  787. * it's a pretty good bet that everything between them is good, too.
  788. */
  789. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  790. {
  791. u32 val;
  792. int ret = 0;
  793. u32 errcnt = 0;
  794. u32 i;
  795. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  796. ret = iwl_grab_nic_access(priv);
  797. if (ret)
  798. return ret;
  799. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  800. /* read data comes through single port, auto-incr addr */
  801. /* NOTE: Use the debugless read so we don't flood kernel log
  802. * if IWL_DL_IO is set */
  803. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  804. i + RTC_INST_LOWER_BOUND);
  805. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  806. if (val != le32_to_cpu(*image)) {
  807. ret = -EIO;
  808. errcnt++;
  809. if (errcnt >= 3)
  810. break;
  811. }
  812. }
  813. iwl_release_nic_access(priv);
  814. return ret;
  815. }
  816. /**
  817. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  818. * looking at all data.
  819. */
  820. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  821. u32 len)
  822. {
  823. u32 val;
  824. u32 save_len = len;
  825. int ret = 0;
  826. u32 errcnt;
  827. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  828. ret = iwl_grab_nic_access(priv);
  829. if (ret)
  830. return ret;
  831. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  832. errcnt = 0;
  833. for (; len > 0; len -= sizeof(u32), image++) {
  834. /* read data comes through single port, auto-incr addr */
  835. /* NOTE: Use the debugless read so we don't flood kernel log
  836. * if IWL_DL_IO is set */
  837. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  838. if (val != le32_to_cpu(*image)) {
  839. IWL_ERROR("uCode INST section is invalid at "
  840. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  841. save_len - len, val, le32_to_cpu(*image));
  842. ret = -EIO;
  843. errcnt++;
  844. if (errcnt >= 20)
  845. break;
  846. }
  847. }
  848. iwl_release_nic_access(priv);
  849. if (!errcnt)
  850. IWL_DEBUG_INFO
  851. ("ucode image in INSTRUCTION memory is good\n");
  852. return ret;
  853. }
  854. /**
  855. * iwl_verify_ucode - determine which instruction image is in SRAM,
  856. * and verify its contents
  857. */
  858. int iwl_verify_ucode(struct iwl_priv *priv)
  859. {
  860. __le32 *image;
  861. u32 len;
  862. int ret;
  863. /* Try bootstrap */
  864. image = (__le32 *)priv->ucode_boot.v_addr;
  865. len = priv->ucode_boot.len;
  866. ret = iwlcore_verify_inst_sparse(priv, image, len);
  867. if (!ret) {
  868. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  869. return 0;
  870. }
  871. /* Try initialize */
  872. image = (__le32 *)priv->ucode_init.v_addr;
  873. len = priv->ucode_init.len;
  874. ret = iwlcore_verify_inst_sparse(priv, image, len);
  875. if (!ret) {
  876. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  877. return 0;
  878. }
  879. /* Try runtime/protocol */
  880. image = (__le32 *)priv->ucode_code.v_addr;
  881. len = priv->ucode_code.len;
  882. ret = iwlcore_verify_inst_sparse(priv, image, len);
  883. if (!ret) {
  884. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  885. return 0;
  886. }
  887. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  888. /* Since nothing seems to match, show first several data entries in
  889. * instruction SRAM, so maybe visual inspection will give a clue.
  890. * Selection of bootstrap image (vs. other images) is arbitrary. */
  891. image = (__le32 *)priv->ucode_boot.v_addr;
  892. len = priv->ucode_boot.len;
  893. ret = iwl_verify_inst_full(priv, image, len);
  894. return ret;
  895. }
  896. EXPORT_SYMBOL(iwl_verify_ucode);
  897. static const char *desc_lookup(int i)
  898. {
  899. switch (i) {
  900. case 1:
  901. return "FAIL";
  902. case 2:
  903. return "BAD_PARAM";
  904. case 3:
  905. return "BAD_CHECKSUM";
  906. case 4:
  907. return "NMI_INTERRUPT";
  908. case 5:
  909. return "SYSASSERT";
  910. case 6:
  911. return "FATAL_ERROR";
  912. }
  913. return "UNKNOWN";
  914. }
  915. #define ERROR_START_OFFSET (1 * sizeof(u32))
  916. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  917. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  918. {
  919. u32 data2, line;
  920. u32 desc, time, count, base, data1;
  921. u32 blink1, blink2, ilink1, ilink2;
  922. int ret;
  923. if (priv->ucode_type == UCODE_INIT)
  924. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  925. else
  926. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  927. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  928. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  929. return;
  930. }
  931. ret = iwl_grab_nic_access(priv);
  932. if (ret) {
  933. IWL_WARNING("Can not read from adapter at this time.\n");
  934. return;
  935. }
  936. count = iwl_read_targ_mem(priv, base);
  937. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  938. IWL_ERROR("Start IWL Error Log Dump:\n");
  939. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  940. }
  941. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  942. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  943. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  944. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  945. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  946. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  947. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  948. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  949. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  950. IWL_ERROR("Desc Time "
  951. "data1 data2 line\n");
  952. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  953. desc_lookup(desc), desc, time, data1, data2, line);
  954. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  955. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  956. ilink1, ilink2);
  957. iwl_release_nic_access(priv);
  958. }
  959. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  960. #define EVENT_START_OFFSET (4 * sizeof(u32))
  961. /**
  962. * iwl_print_event_log - Dump error event log to syslog
  963. *
  964. * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
  965. */
  966. void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  967. u32 num_events, u32 mode)
  968. {
  969. u32 i;
  970. u32 base; /* SRAM byte address of event log header */
  971. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  972. u32 ptr; /* SRAM byte address of log data */
  973. u32 ev, time, data; /* event log data */
  974. if (num_events == 0)
  975. return;
  976. if (priv->ucode_type == UCODE_INIT)
  977. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  978. else
  979. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  980. if (mode == 0)
  981. event_size = 2 * sizeof(u32);
  982. else
  983. event_size = 3 * sizeof(u32);
  984. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  985. /* "time" is actually "data" for mode 0 (no timestamp).
  986. * place event id # at far right for easier visual parsing. */
  987. for (i = 0; i < num_events; i++) {
  988. ev = iwl_read_targ_mem(priv, ptr);
  989. ptr += sizeof(u32);
  990. time = iwl_read_targ_mem(priv, ptr);
  991. ptr += sizeof(u32);
  992. if (mode == 0)
  993. IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
  994. else {
  995. data = iwl_read_targ_mem(priv, ptr);
  996. ptr += sizeof(u32);
  997. IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
  998. }
  999. }
  1000. }
  1001. EXPORT_SYMBOL(iwl_print_event_log);
  1002. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1003. {
  1004. int ret;
  1005. u32 base; /* SRAM byte address of event log header */
  1006. u32 capacity; /* event log capacity in # entries */
  1007. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1008. u32 num_wraps; /* # times uCode wrapped to top of log */
  1009. u32 next_entry; /* index of next entry to be written by uCode */
  1010. u32 size; /* # entries that we'll print */
  1011. if (priv->ucode_type == UCODE_INIT)
  1012. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1013. else
  1014. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1015. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1016. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1017. return;
  1018. }
  1019. ret = iwl_grab_nic_access(priv);
  1020. if (ret) {
  1021. IWL_WARNING("Can not read from adapter at this time.\n");
  1022. return;
  1023. }
  1024. /* event log header */
  1025. capacity = iwl_read_targ_mem(priv, base);
  1026. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1027. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1028. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1029. size = num_wraps ? capacity : next_entry;
  1030. /* bail out if nothing in log */
  1031. if (size == 0) {
  1032. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1033. iwl_release_nic_access(priv);
  1034. return;
  1035. }
  1036. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1037. size, num_wraps);
  1038. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1039. * i.e the next one that uCode would fill. */
  1040. if (num_wraps)
  1041. iwl_print_event_log(priv, next_entry,
  1042. capacity - next_entry, mode);
  1043. /* (then/else) start at top of log */
  1044. iwl_print_event_log(priv, 0, next_entry, mode);
  1045. iwl_release_nic_access(priv);
  1046. }
  1047. EXPORT_SYMBOL(iwl_dump_nic_event_log);