intel_hdmi.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  38. {
  39. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  40. }
  41. static void
  42. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  43. {
  44. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. uint32_t enabled_bits;
  47. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  48. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  49. "HDMI port enabled, expecting disabled\n");
  50. }
  51. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  52. {
  53. struct intel_digital_port *intel_dig_port =
  54. container_of(encoder, struct intel_digital_port, base.base);
  55. return &intel_dig_port->hdmi;
  56. }
  57. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  58. {
  59. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  60. }
  61. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  62. {
  63. uint8_t *data = (uint8_t *)frame;
  64. uint8_t sum = 0;
  65. unsigned i;
  66. frame->checksum = 0;
  67. frame->ecc = 0;
  68. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  69. sum += data[i];
  70. frame->checksum = 0x100 - sum;
  71. }
  72. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  73. {
  74. switch (frame->type) {
  75. case DIP_TYPE_AVI:
  76. return VIDEO_DIP_SELECT_AVI;
  77. case DIP_TYPE_SPD:
  78. return VIDEO_DIP_SELECT_SPD;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. return 0;
  82. }
  83. }
  84. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  85. {
  86. switch (frame->type) {
  87. case DIP_TYPE_AVI:
  88. return VIDEO_DIP_ENABLE_AVI;
  89. case DIP_TYPE_SPD:
  90. return VIDEO_DIP_ENABLE_SPD;
  91. default:
  92. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  93. return 0;
  94. }
  95. }
  96. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  97. {
  98. switch (frame->type) {
  99. case DIP_TYPE_AVI:
  100. return VIDEO_DIP_ENABLE_AVI_HSW;
  101. case DIP_TYPE_SPD:
  102. return VIDEO_DIP_ENABLE_SPD_HSW;
  103. default:
  104. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  105. return 0;
  106. }
  107. }
  108. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame,
  109. enum transcoder cpu_transcoder)
  110. {
  111. switch (frame->type) {
  112. case DIP_TYPE_AVI:
  113. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
  114. case DIP_TYPE_SPD:
  115. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
  116. default:
  117. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  118. return 0;
  119. }
  120. }
  121. static void g4x_write_infoframe(struct drm_encoder *encoder,
  122. struct dip_infoframe *frame)
  123. {
  124. uint32_t *data = (uint32_t *)frame;
  125. struct drm_device *dev = encoder->dev;
  126. struct drm_i915_private *dev_priv = dev->dev_private;
  127. u32 val = I915_READ(VIDEO_DIP_CTL);
  128. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  129. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  130. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  131. val |= g4x_infoframe_index(frame);
  132. val &= ~g4x_infoframe_enable(frame);
  133. I915_WRITE(VIDEO_DIP_CTL, val);
  134. mmiowb();
  135. for (i = 0; i < len; i += 4) {
  136. I915_WRITE(VIDEO_DIP_DATA, *data);
  137. data++;
  138. }
  139. /* Write every possible data byte to force correct ECC calculation. */
  140. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  141. I915_WRITE(VIDEO_DIP_DATA, 0);
  142. mmiowb();
  143. val |= g4x_infoframe_enable(frame);
  144. val &= ~VIDEO_DIP_FREQ_MASK;
  145. val |= VIDEO_DIP_FREQ_VSYNC;
  146. I915_WRITE(VIDEO_DIP_CTL, val);
  147. POSTING_READ(VIDEO_DIP_CTL);
  148. }
  149. static void ibx_write_infoframe(struct drm_encoder *encoder,
  150. struct dip_infoframe *frame)
  151. {
  152. uint32_t *data = (uint32_t *)frame;
  153. struct drm_device *dev = encoder->dev;
  154. struct drm_i915_private *dev_priv = dev->dev_private;
  155. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  156. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  157. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  158. u32 val = I915_READ(reg);
  159. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  160. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  161. val |= g4x_infoframe_index(frame);
  162. val &= ~g4x_infoframe_enable(frame);
  163. I915_WRITE(reg, val);
  164. mmiowb();
  165. for (i = 0; i < len; i += 4) {
  166. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  167. data++;
  168. }
  169. /* Write every possible data byte to force correct ECC calculation. */
  170. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  171. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  172. mmiowb();
  173. val |= g4x_infoframe_enable(frame);
  174. val &= ~VIDEO_DIP_FREQ_MASK;
  175. val |= VIDEO_DIP_FREQ_VSYNC;
  176. I915_WRITE(reg, val);
  177. POSTING_READ(reg);
  178. }
  179. static void cpt_write_infoframe(struct drm_encoder *encoder,
  180. struct dip_infoframe *frame)
  181. {
  182. uint32_t *data = (uint32_t *)frame;
  183. struct drm_device *dev = encoder->dev;
  184. struct drm_i915_private *dev_priv = dev->dev_private;
  185. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  186. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  187. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  188. u32 val = I915_READ(reg);
  189. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  190. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  191. val |= g4x_infoframe_index(frame);
  192. /* The DIP control register spec says that we need to update the AVI
  193. * infoframe without clearing its enable bit */
  194. if (frame->type != DIP_TYPE_AVI)
  195. val &= ~g4x_infoframe_enable(frame);
  196. I915_WRITE(reg, val);
  197. mmiowb();
  198. for (i = 0; i < len; i += 4) {
  199. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  200. data++;
  201. }
  202. /* Write every possible data byte to force correct ECC calculation. */
  203. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  204. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  205. mmiowb();
  206. val |= g4x_infoframe_enable(frame);
  207. val &= ~VIDEO_DIP_FREQ_MASK;
  208. val |= VIDEO_DIP_FREQ_VSYNC;
  209. I915_WRITE(reg, val);
  210. POSTING_READ(reg);
  211. }
  212. static void vlv_write_infoframe(struct drm_encoder *encoder,
  213. struct dip_infoframe *frame)
  214. {
  215. uint32_t *data = (uint32_t *)frame;
  216. struct drm_device *dev = encoder->dev;
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  219. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  220. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  221. u32 val = I915_READ(reg);
  222. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  223. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  224. val |= g4x_infoframe_index(frame);
  225. val &= ~g4x_infoframe_enable(frame);
  226. I915_WRITE(reg, val);
  227. mmiowb();
  228. for (i = 0; i < len; i += 4) {
  229. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  230. data++;
  231. }
  232. /* Write every possible data byte to force correct ECC calculation. */
  233. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  234. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  235. mmiowb();
  236. val |= g4x_infoframe_enable(frame);
  237. val &= ~VIDEO_DIP_FREQ_MASK;
  238. val |= VIDEO_DIP_FREQ_VSYNC;
  239. I915_WRITE(reg, val);
  240. POSTING_READ(reg);
  241. }
  242. static void hsw_write_infoframe(struct drm_encoder *encoder,
  243. struct dip_infoframe *frame)
  244. {
  245. uint32_t *data = (uint32_t *)frame;
  246. struct drm_device *dev = encoder->dev;
  247. struct drm_i915_private *dev_priv = dev->dev_private;
  248. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  249. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->cpu_transcoder);
  250. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->cpu_transcoder);
  251. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  252. u32 val = I915_READ(ctl_reg);
  253. if (data_reg == 0)
  254. return;
  255. val &= ~hsw_infoframe_enable(frame);
  256. I915_WRITE(ctl_reg, val);
  257. mmiowb();
  258. for (i = 0; i < len; i += 4) {
  259. I915_WRITE(data_reg + i, *data);
  260. data++;
  261. }
  262. /* Write every possible data byte to force correct ECC calculation. */
  263. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  264. I915_WRITE(data_reg + i, 0);
  265. mmiowb();
  266. val |= hsw_infoframe_enable(frame);
  267. I915_WRITE(ctl_reg, val);
  268. POSTING_READ(ctl_reg);
  269. }
  270. static void intel_set_infoframe(struct drm_encoder *encoder,
  271. struct dip_infoframe *frame)
  272. {
  273. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  274. intel_dip_infoframe_csum(frame);
  275. intel_hdmi->write_infoframe(encoder, frame);
  276. }
  277. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  278. struct drm_display_mode *adjusted_mode)
  279. {
  280. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  281. struct dip_infoframe avi_if = {
  282. .type = DIP_TYPE_AVI,
  283. .ver = DIP_VERSION_AVI,
  284. .len = DIP_LEN_AVI,
  285. };
  286. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  287. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  288. if (intel_hdmi->rgb_quant_range_selectable) {
  289. if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
  290. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
  291. else
  292. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
  293. }
  294. avi_if.body.avi.VIC = drm_match_cea_mode(adjusted_mode);
  295. intel_set_infoframe(encoder, &avi_if);
  296. }
  297. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  298. {
  299. struct dip_infoframe spd_if;
  300. memset(&spd_if, 0, sizeof(spd_if));
  301. spd_if.type = DIP_TYPE_SPD;
  302. spd_if.ver = DIP_VERSION_SPD;
  303. spd_if.len = DIP_LEN_SPD;
  304. strcpy(spd_if.body.spd.vn, "Intel");
  305. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  306. spd_if.body.spd.sdi = DIP_SPD_PC;
  307. intel_set_infoframe(encoder, &spd_if);
  308. }
  309. static void g4x_set_infoframes(struct drm_encoder *encoder,
  310. struct drm_display_mode *adjusted_mode)
  311. {
  312. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  313. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  314. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  315. u32 reg = VIDEO_DIP_CTL;
  316. u32 val = I915_READ(reg);
  317. u32 port;
  318. assert_hdmi_port_disabled(intel_hdmi);
  319. /* If the registers were not initialized yet, they might be zeroes,
  320. * which means we're selecting the AVI DIP and we're setting its
  321. * frequency to once. This seems to really confuse the HW and make
  322. * things stop working (the register spec says the AVI always needs to
  323. * be sent every VSync). So here we avoid writing to the register more
  324. * than we need and also explicitly select the AVI DIP and explicitly
  325. * set its frequency to every VSync. Avoiding to write it twice seems to
  326. * be enough to solve the problem, but being defensive shouldn't hurt us
  327. * either. */
  328. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  329. if (!intel_hdmi->has_hdmi_sink) {
  330. if (!(val & VIDEO_DIP_ENABLE))
  331. return;
  332. val &= ~VIDEO_DIP_ENABLE;
  333. I915_WRITE(reg, val);
  334. POSTING_READ(reg);
  335. return;
  336. }
  337. switch (intel_dig_port->port) {
  338. case PORT_B:
  339. port = VIDEO_DIP_PORT_B;
  340. break;
  341. case PORT_C:
  342. port = VIDEO_DIP_PORT_C;
  343. break;
  344. default:
  345. BUG();
  346. return;
  347. }
  348. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  349. if (val & VIDEO_DIP_ENABLE) {
  350. val &= ~VIDEO_DIP_ENABLE;
  351. I915_WRITE(reg, val);
  352. POSTING_READ(reg);
  353. }
  354. val &= ~VIDEO_DIP_PORT_MASK;
  355. val |= port;
  356. }
  357. val |= VIDEO_DIP_ENABLE;
  358. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  359. I915_WRITE(reg, val);
  360. POSTING_READ(reg);
  361. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  362. intel_hdmi_set_spd_infoframe(encoder);
  363. }
  364. static void ibx_set_infoframes(struct drm_encoder *encoder,
  365. struct drm_display_mode *adjusted_mode)
  366. {
  367. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  368. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  369. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  370. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  371. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  372. u32 val = I915_READ(reg);
  373. u32 port;
  374. assert_hdmi_port_disabled(intel_hdmi);
  375. /* See the big comment in g4x_set_infoframes() */
  376. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  377. if (!intel_hdmi->has_hdmi_sink) {
  378. if (!(val & VIDEO_DIP_ENABLE))
  379. return;
  380. val &= ~VIDEO_DIP_ENABLE;
  381. I915_WRITE(reg, val);
  382. POSTING_READ(reg);
  383. return;
  384. }
  385. switch (intel_dig_port->port) {
  386. case PORT_B:
  387. port = VIDEO_DIP_PORT_B;
  388. break;
  389. case PORT_C:
  390. port = VIDEO_DIP_PORT_C;
  391. break;
  392. case PORT_D:
  393. port = VIDEO_DIP_PORT_D;
  394. break;
  395. default:
  396. BUG();
  397. return;
  398. }
  399. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  400. if (val & VIDEO_DIP_ENABLE) {
  401. val &= ~VIDEO_DIP_ENABLE;
  402. I915_WRITE(reg, val);
  403. POSTING_READ(reg);
  404. }
  405. val &= ~VIDEO_DIP_PORT_MASK;
  406. val |= port;
  407. }
  408. val |= VIDEO_DIP_ENABLE;
  409. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  410. VIDEO_DIP_ENABLE_GCP);
  411. I915_WRITE(reg, val);
  412. POSTING_READ(reg);
  413. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  414. intel_hdmi_set_spd_infoframe(encoder);
  415. }
  416. static void cpt_set_infoframes(struct drm_encoder *encoder,
  417. struct drm_display_mode *adjusted_mode)
  418. {
  419. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  420. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  421. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  422. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  423. u32 val = I915_READ(reg);
  424. assert_hdmi_port_disabled(intel_hdmi);
  425. /* See the big comment in g4x_set_infoframes() */
  426. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  427. if (!intel_hdmi->has_hdmi_sink) {
  428. if (!(val & VIDEO_DIP_ENABLE))
  429. return;
  430. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  431. I915_WRITE(reg, val);
  432. POSTING_READ(reg);
  433. return;
  434. }
  435. /* Set both together, unset both together: see the spec. */
  436. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  437. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  438. VIDEO_DIP_ENABLE_GCP);
  439. I915_WRITE(reg, val);
  440. POSTING_READ(reg);
  441. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  442. intel_hdmi_set_spd_infoframe(encoder);
  443. }
  444. static void vlv_set_infoframes(struct drm_encoder *encoder,
  445. struct drm_display_mode *adjusted_mode)
  446. {
  447. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  448. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  449. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  450. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  451. u32 val = I915_READ(reg);
  452. assert_hdmi_port_disabled(intel_hdmi);
  453. /* See the big comment in g4x_set_infoframes() */
  454. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  455. if (!intel_hdmi->has_hdmi_sink) {
  456. if (!(val & VIDEO_DIP_ENABLE))
  457. return;
  458. val &= ~VIDEO_DIP_ENABLE;
  459. I915_WRITE(reg, val);
  460. POSTING_READ(reg);
  461. return;
  462. }
  463. val |= VIDEO_DIP_ENABLE;
  464. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  465. VIDEO_DIP_ENABLE_GCP);
  466. I915_WRITE(reg, val);
  467. POSTING_READ(reg);
  468. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  469. intel_hdmi_set_spd_infoframe(encoder);
  470. }
  471. static void hsw_set_infoframes(struct drm_encoder *encoder,
  472. struct drm_display_mode *adjusted_mode)
  473. {
  474. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  475. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  476. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  477. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->cpu_transcoder);
  478. u32 val = I915_READ(reg);
  479. assert_hdmi_port_disabled(intel_hdmi);
  480. if (!intel_hdmi->has_hdmi_sink) {
  481. I915_WRITE(reg, 0);
  482. POSTING_READ(reg);
  483. return;
  484. }
  485. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  486. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  487. I915_WRITE(reg, val);
  488. POSTING_READ(reg);
  489. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  490. intel_hdmi_set_spd_infoframe(encoder);
  491. }
  492. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  493. struct drm_display_mode *mode,
  494. struct drm_display_mode *adjusted_mode)
  495. {
  496. struct drm_device *dev = encoder->dev;
  497. struct drm_i915_private *dev_priv = dev->dev_private;
  498. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  499. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  500. u32 hdmi_val;
  501. hdmi_val = SDVO_ENCODING_HDMI;
  502. if (!HAS_PCH_SPLIT(dev))
  503. hdmi_val |= intel_hdmi->color_range;
  504. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  505. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  506. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  507. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  508. if (intel_crtc->bpp > 24)
  509. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  510. else
  511. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  512. /* Required on CPT */
  513. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  514. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  515. if (intel_hdmi->has_audio) {
  516. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  517. pipe_name(intel_crtc->pipe));
  518. hdmi_val |= SDVO_AUDIO_ENABLE;
  519. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  520. intel_write_eld(encoder, adjusted_mode);
  521. }
  522. if (HAS_PCH_CPT(dev))
  523. hdmi_val |= SDVO_PIPE_SEL_CPT(intel_crtc->pipe);
  524. else
  525. hdmi_val |= SDVO_PIPE_SEL(intel_crtc->pipe);
  526. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  527. POSTING_READ(intel_hdmi->hdmi_reg);
  528. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  529. }
  530. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  531. enum pipe *pipe)
  532. {
  533. struct drm_device *dev = encoder->base.dev;
  534. struct drm_i915_private *dev_priv = dev->dev_private;
  535. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  536. u32 tmp;
  537. tmp = I915_READ(intel_hdmi->hdmi_reg);
  538. if (!(tmp & SDVO_ENABLE))
  539. return false;
  540. if (HAS_PCH_CPT(dev))
  541. *pipe = PORT_TO_PIPE_CPT(tmp);
  542. else
  543. *pipe = PORT_TO_PIPE(tmp);
  544. return true;
  545. }
  546. static void intel_enable_hdmi(struct intel_encoder *encoder)
  547. {
  548. struct drm_device *dev = encoder->base.dev;
  549. struct drm_i915_private *dev_priv = dev->dev_private;
  550. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  551. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  552. u32 temp;
  553. u32 enable_bits = SDVO_ENABLE;
  554. if (intel_hdmi->has_audio)
  555. enable_bits |= SDVO_AUDIO_ENABLE;
  556. temp = I915_READ(intel_hdmi->hdmi_reg);
  557. /* HW workaround for IBX, we need to move the port to transcoder A
  558. * before disabling it, so restore the transcoder select bit here. */
  559. if (HAS_PCH_IBX(dev))
  560. enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
  561. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  562. * we do this anyway which shows more stable in testing.
  563. */
  564. if (HAS_PCH_SPLIT(dev)) {
  565. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  566. POSTING_READ(intel_hdmi->hdmi_reg);
  567. }
  568. temp |= enable_bits;
  569. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  570. POSTING_READ(intel_hdmi->hdmi_reg);
  571. /* HW workaround, need to write this twice for issue that may result
  572. * in first write getting masked.
  573. */
  574. if (HAS_PCH_SPLIT(dev)) {
  575. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  576. POSTING_READ(intel_hdmi->hdmi_reg);
  577. }
  578. }
  579. static void intel_disable_hdmi(struct intel_encoder *encoder)
  580. {
  581. struct drm_device *dev = encoder->base.dev;
  582. struct drm_i915_private *dev_priv = dev->dev_private;
  583. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  584. u32 temp;
  585. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  586. temp = I915_READ(intel_hdmi->hdmi_reg);
  587. /* HW workaround for IBX, we need to move the port to transcoder A
  588. * before disabling it. */
  589. if (HAS_PCH_IBX(dev)) {
  590. struct drm_crtc *crtc = encoder->base.crtc;
  591. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  592. if (temp & SDVO_PIPE_B_SELECT) {
  593. temp &= ~SDVO_PIPE_B_SELECT;
  594. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  595. POSTING_READ(intel_hdmi->hdmi_reg);
  596. /* Again we need to write this twice. */
  597. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  598. POSTING_READ(intel_hdmi->hdmi_reg);
  599. /* Transcoder selection bits only update
  600. * effectively on vblank. */
  601. if (crtc)
  602. intel_wait_for_vblank(dev, pipe);
  603. else
  604. msleep(50);
  605. }
  606. }
  607. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  608. * we do this anyway which shows more stable in testing.
  609. */
  610. if (HAS_PCH_SPLIT(dev)) {
  611. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  612. POSTING_READ(intel_hdmi->hdmi_reg);
  613. }
  614. temp &= ~enable_bits;
  615. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  616. POSTING_READ(intel_hdmi->hdmi_reg);
  617. /* HW workaround, need to write this twice for issue that may result
  618. * in first write getting masked.
  619. */
  620. if (HAS_PCH_SPLIT(dev)) {
  621. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  622. POSTING_READ(intel_hdmi->hdmi_reg);
  623. }
  624. }
  625. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  626. struct drm_display_mode *mode)
  627. {
  628. if (mode->clock > 165000)
  629. return MODE_CLOCK_HIGH;
  630. if (mode->clock < 20000)
  631. return MODE_CLOCK_LOW;
  632. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  633. return MODE_NO_DBLESCAN;
  634. return MODE_OK;
  635. }
  636. bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  637. const struct drm_display_mode *mode,
  638. struct drm_display_mode *adjusted_mode)
  639. {
  640. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  641. if (intel_hdmi->color_range_auto) {
  642. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  643. if (intel_hdmi->has_hdmi_sink &&
  644. drm_match_cea_mode(adjusted_mode) > 1)
  645. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  646. else
  647. intel_hdmi->color_range = 0;
  648. }
  649. if (intel_hdmi->color_range)
  650. adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
  651. return true;
  652. }
  653. static enum drm_connector_status
  654. intel_hdmi_detect(struct drm_connector *connector, bool force)
  655. {
  656. struct drm_device *dev = connector->dev;
  657. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  658. struct intel_digital_port *intel_dig_port =
  659. hdmi_to_dig_port(intel_hdmi);
  660. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  661. struct drm_i915_private *dev_priv = dev->dev_private;
  662. struct edid *edid;
  663. enum drm_connector_status status = connector_status_disconnected;
  664. intel_hdmi->has_hdmi_sink = false;
  665. intel_hdmi->has_audio = false;
  666. intel_hdmi->rgb_quant_range_selectable = false;
  667. edid = drm_get_edid(connector,
  668. intel_gmbus_get_adapter(dev_priv,
  669. intel_hdmi->ddc_bus));
  670. if (edid) {
  671. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  672. status = connector_status_connected;
  673. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  674. intel_hdmi->has_hdmi_sink =
  675. drm_detect_hdmi_monitor(edid);
  676. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  677. intel_hdmi->rgb_quant_range_selectable =
  678. drm_rgb_quant_range_selectable(edid);
  679. }
  680. kfree(edid);
  681. }
  682. if (status == connector_status_connected) {
  683. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  684. intel_hdmi->has_audio =
  685. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  686. intel_encoder->type = INTEL_OUTPUT_HDMI;
  687. }
  688. return status;
  689. }
  690. static int intel_hdmi_get_modes(struct drm_connector *connector)
  691. {
  692. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  693. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  694. /* We should parse the EDID data and find out if it's an HDMI sink so
  695. * we can send audio to it.
  696. */
  697. return intel_ddc_get_modes(connector,
  698. intel_gmbus_get_adapter(dev_priv,
  699. intel_hdmi->ddc_bus));
  700. }
  701. static bool
  702. intel_hdmi_detect_audio(struct drm_connector *connector)
  703. {
  704. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  705. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  706. struct edid *edid;
  707. bool has_audio = false;
  708. edid = drm_get_edid(connector,
  709. intel_gmbus_get_adapter(dev_priv,
  710. intel_hdmi->ddc_bus));
  711. if (edid) {
  712. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  713. has_audio = drm_detect_monitor_audio(edid);
  714. kfree(edid);
  715. }
  716. return has_audio;
  717. }
  718. static int
  719. intel_hdmi_set_property(struct drm_connector *connector,
  720. struct drm_property *property,
  721. uint64_t val)
  722. {
  723. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  724. struct intel_digital_port *intel_dig_port =
  725. hdmi_to_dig_port(intel_hdmi);
  726. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  727. int ret;
  728. ret = drm_object_property_set_value(&connector->base, property, val);
  729. if (ret)
  730. return ret;
  731. if (property == dev_priv->force_audio_property) {
  732. enum hdmi_force_audio i = val;
  733. bool has_audio;
  734. if (i == intel_hdmi->force_audio)
  735. return 0;
  736. intel_hdmi->force_audio = i;
  737. if (i == HDMI_AUDIO_AUTO)
  738. has_audio = intel_hdmi_detect_audio(connector);
  739. else
  740. has_audio = (i == HDMI_AUDIO_ON);
  741. if (i == HDMI_AUDIO_OFF_DVI)
  742. intel_hdmi->has_hdmi_sink = 0;
  743. intel_hdmi->has_audio = has_audio;
  744. goto done;
  745. }
  746. if (property == dev_priv->broadcast_rgb_property) {
  747. switch (val) {
  748. case INTEL_BROADCAST_RGB_AUTO:
  749. intel_hdmi->color_range_auto = true;
  750. break;
  751. case INTEL_BROADCAST_RGB_FULL:
  752. intel_hdmi->color_range_auto = false;
  753. intel_hdmi->color_range = 0;
  754. break;
  755. case INTEL_BROADCAST_RGB_LIMITED:
  756. intel_hdmi->color_range_auto = false;
  757. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  758. break;
  759. default:
  760. return -EINVAL;
  761. }
  762. goto done;
  763. }
  764. return -EINVAL;
  765. done:
  766. if (intel_dig_port->base.base.crtc)
  767. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  768. return 0;
  769. }
  770. static void intel_hdmi_destroy(struct drm_connector *connector)
  771. {
  772. drm_sysfs_connector_remove(connector);
  773. drm_connector_cleanup(connector);
  774. kfree(connector);
  775. }
  776. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  777. .mode_fixup = intel_hdmi_mode_fixup,
  778. .mode_set = intel_hdmi_mode_set,
  779. };
  780. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  781. .dpms = intel_connector_dpms,
  782. .detect = intel_hdmi_detect,
  783. .fill_modes = drm_helper_probe_single_connector_modes,
  784. .set_property = intel_hdmi_set_property,
  785. .destroy = intel_hdmi_destroy,
  786. };
  787. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  788. .get_modes = intel_hdmi_get_modes,
  789. .mode_valid = intel_hdmi_mode_valid,
  790. .best_encoder = intel_best_encoder,
  791. };
  792. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  793. .destroy = intel_encoder_destroy,
  794. };
  795. static void
  796. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  797. {
  798. intel_attach_force_audio_property(connector);
  799. intel_attach_broadcast_rgb_property(connector);
  800. intel_hdmi->color_range_auto = true;
  801. }
  802. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  803. struct intel_connector *intel_connector)
  804. {
  805. struct drm_connector *connector = &intel_connector->base;
  806. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  807. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  808. struct drm_device *dev = intel_encoder->base.dev;
  809. struct drm_i915_private *dev_priv = dev->dev_private;
  810. enum port port = intel_dig_port->port;
  811. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  812. DRM_MODE_CONNECTOR_HDMIA);
  813. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  814. connector->polled = DRM_CONNECTOR_POLL_HPD;
  815. connector->interlace_allowed = 1;
  816. connector->doublescan_allowed = 0;
  817. switch (port) {
  818. case PORT_B:
  819. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  820. intel_encoder->hpd_pin = HPD_PORT_B;
  821. break;
  822. case PORT_C:
  823. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  824. intel_encoder->hpd_pin = HPD_PORT_C;
  825. break;
  826. case PORT_D:
  827. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  828. intel_encoder->hpd_pin = HPD_PORT_D;
  829. break;
  830. case PORT_A:
  831. intel_encoder->hpd_pin = HPD_PORT_A;
  832. /* Internal port only for eDP. */
  833. default:
  834. BUG();
  835. }
  836. if (IS_VALLEYVIEW(dev)) {
  837. intel_hdmi->write_infoframe = vlv_write_infoframe;
  838. intel_hdmi->set_infoframes = vlv_set_infoframes;
  839. } else if (!HAS_PCH_SPLIT(dev)) {
  840. intel_hdmi->write_infoframe = g4x_write_infoframe;
  841. intel_hdmi->set_infoframes = g4x_set_infoframes;
  842. } else if (HAS_DDI(dev)) {
  843. intel_hdmi->write_infoframe = hsw_write_infoframe;
  844. intel_hdmi->set_infoframes = hsw_set_infoframes;
  845. } else if (HAS_PCH_IBX(dev)) {
  846. intel_hdmi->write_infoframe = ibx_write_infoframe;
  847. intel_hdmi->set_infoframes = ibx_set_infoframes;
  848. } else {
  849. intel_hdmi->write_infoframe = cpt_write_infoframe;
  850. intel_hdmi->set_infoframes = cpt_set_infoframes;
  851. }
  852. if (HAS_DDI(dev))
  853. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  854. else
  855. intel_connector->get_hw_state = intel_connector_get_hw_state;
  856. intel_hdmi_add_properties(intel_hdmi, connector);
  857. intel_connector_attach_encoder(intel_connector, intel_encoder);
  858. drm_sysfs_connector_add(connector);
  859. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  860. * 0xd. Failure to do so will result in spurious interrupts being
  861. * generated on the port when a cable is not attached.
  862. */
  863. if (IS_G4X(dev) && !IS_GM45(dev)) {
  864. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  865. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  866. }
  867. }
  868. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
  869. {
  870. struct intel_digital_port *intel_dig_port;
  871. struct intel_encoder *intel_encoder;
  872. struct drm_encoder *encoder;
  873. struct intel_connector *intel_connector;
  874. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  875. if (!intel_dig_port)
  876. return;
  877. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  878. if (!intel_connector) {
  879. kfree(intel_dig_port);
  880. return;
  881. }
  882. intel_encoder = &intel_dig_port->base;
  883. encoder = &intel_encoder->base;
  884. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  885. DRM_MODE_ENCODER_TMDS);
  886. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  887. intel_encoder->enable = intel_enable_hdmi;
  888. intel_encoder->disable = intel_disable_hdmi;
  889. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  890. intel_encoder->type = INTEL_OUTPUT_HDMI;
  891. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  892. intel_encoder->cloneable = false;
  893. intel_dig_port->port = port;
  894. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  895. intel_dig_port->dp.output_reg = 0;
  896. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  897. }