ethoc.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197
  1. /*
  2. * linux/drivers/net/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/etherdevice.h>
  14. #include <linux/crc32.h>
  15. #include <linux/io.h>
  16. #include <linux/mii.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sched.h>
  20. #include <linux/slab.h>
  21. #include <linux/of.h>
  22. #include <net/ethoc.h>
  23. static int buffer_size = 0x8000; /* 32 KBytes */
  24. module_param(buffer_size, int, 0);
  25. MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
  26. /* register offsets */
  27. #define MODER 0x00
  28. #define INT_SOURCE 0x04
  29. #define INT_MASK 0x08
  30. #define IPGT 0x0c
  31. #define IPGR1 0x10
  32. #define IPGR2 0x14
  33. #define PACKETLEN 0x18
  34. #define COLLCONF 0x1c
  35. #define TX_BD_NUM 0x20
  36. #define CTRLMODER 0x24
  37. #define MIIMODER 0x28
  38. #define MIICOMMAND 0x2c
  39. #define MIIADDRESS 0x30
  40. #define MIITX_DATA 0x34
  41. #define MIIRX_DATA 0x38
  42. #define MIISTATUS 0x3c
  43. #define MAC_ADDR0 0x40
  44. #define MAC_ADDR1 0x44
  45. #define ETH_HASH0 0x48
  46. #define ETH_HASH1 0x4c
  47. #define ETH_TXCTRL 0x50
  48. /* mode register */
  49. #define MODER_RXEN (1 << 0) /* receive enable */
  50. #define MODER_TXEN (1 << 1) /* transmit enable */
  51. #define MODER_NOPRE (1 << 2) /* no preamble */
  52. #define MODER_BRO (1 << 3) /* broadcast address */
  53. #define MODER_IAM (1 << 4) /* individual address mode */
  54. #define MODER_PRO (1 << 5) /* promiscuous mode */
  55. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  56. #define MODER_LOOP (1 << 7) /* loopback */
  57. #define MODER_NBO (1 << 8) /* no back-off */
  58. #define MODER_EDE (1 << 9) /* excess defer enable */
  59. #define MODER_FULLD (1 << 10) /* full duplex */
  60. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  61. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  62. #define MODER_CRC (1 << 13) /* CRC enable */
  63. #define MODER_HUGE (1 << 14) /* huge packets enable */
  64. #define MODER_PAD (1 << 15) /* padding enabled */
  65. #define MODER_RSM (1 << 16) /* receive small packets */
  66. /* interrupt source and mask registers */
  67. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  68. #define INT_MASK_TXE (1 << 1) /* transmit error */
  69. #define INT_MASK_RXF (1 << 2) /* receive frame */
  70. #define INT_MASK_RXE (1 << 3) /* receive error */
  71. #define INT_MASK_BUSY (1 << 4)
  72. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  73. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  74. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  75. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  76. #define INT_MASK_ALL ( \
  77. INT_MASK_TXF | INT_MASK_TXE | \
  78. INT_MASK_RXF | INT_MASK_RXE | \
  79. INT_MASK_TXC | INT_MASK_RXC | \
  80. INT_MASK_BUSY \
  81. )
  82. /* packet length register */
  83. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  84. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  85. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  86. PACKETLEN_MAX(max))
  87. /* transmit buffer number register */
  88. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  89. /* control module mode register */
  90. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  91. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  92. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  93. /* MII mode register */
  94. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  95. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  96. /* MII command register */
  97. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  98. #define MIICOMMAND_READ (1 << 1) /* read status */
  99. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  100. /* MII address register */
  101. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  102. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  103. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  104. MIIADDRESS_RGAD(reg))
  105. /* MII transmit data register */
  106. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  107. /* MII receive data register */
  108. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  109. /* MII status register */
  110. #define MIISTATUS_LINKFAIL (1 << 0)
  111. #define MIISTATUS_BUSY (1 << 1)
  112. #define MIISTATUS_INVALID (1 << 2)
  113. /* TX buffer descriptor */
  114. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  115. #define TX_BD_DF (1 << 1) /* defer indication */
  116. #define TX_BD_LC (1 << 2) /* late collision */
  117. #define TX_BD_RL (1 << 3) /* retransmission limit */
  118. #define TX_BD_RETRY_MASK (0x00f0)
  119. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  120. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  121. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  122. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  123. #define TX_BD_WRAP (1 << 13)
  124. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  125. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  126. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  127. #define TX_BD_LEN_MASK (0xffff << 16)
  128. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  129. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  130. /* RX buffer descriptor */
  131. #define RX_BD_LC (1 << 0) /* late collision */
  132. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  133. #define RX_BD_SF (1 << 2) /* short frame */
  134. #define RX_BD_TL (1 << 3) /* too long */
  135. #define RX_BD_DN (1 << 4) /* dribble nibble */
  136. #define RX_BD_IS (1 << 5) /* invalid symbol */
  137. #define RX_BD_OR (1 << 6) /* receiver overrun */
  138. #define RX_BD_MISS (1 << 7)
  139. #define RX_BD_CF (1 << 8) /* control frame */
  140. #define RX_BD_WRAP (1 << 13)
  141. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  142. #define RX_BD_EMPTY (1 << 15)
  143. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  144. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  145. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  146. #define ETHOC_BUFSIZ 1536
  147. #define ETHOC_ZLEN 64
  148. #define ETHOC_BD_BASE 0x400
  149. #define ETHOC_TIMEOUT (HZ / 2)
  150. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  151. /**
  152. * struct ethoc - driver-private device structure
  153. * @iobase: pointer to I/O memory region
  154. * @membase: pointer to buffer memory region
  155. * @dma_alloc: dma allocated buffer size
  156. * @io_region_size: I/O memory region size
  157. * @num_tx: number of send buffers
  158. * @cur_tx: last send buffer written
  159. * @dty_tx: last buffer actually sent
  160. * @num_rx: number of receive buffers
  161. * @cur_rx: current receive buffer
  162. * @vma: pointer to array of virtual memory addresses for buffers
  163. * @netdev: pointer to network device structure
  164. * @napi: NAPI structure
  165. * @msg_enable: device state flags
  166. * @lock: device lock
  167. * @phy: attached PHY
  168. * @mdio: MDIO bus for PHY access
  169. * @phy_id: address of attached PHY
  170. */
  171. struct ethoc {
  172. void __iomem *iobase;
  173. void __iomem *membase;
  174. int dma_alloc;
  175. resource_size_t io_region_size;
  176. unsigned int num_tx;
  177. unsigned int cur_tx;
  178. unsigned int dty_tx;
  179. unsigned int num_rx;
  180. unsigned int cur_rx;
  181. void** vma;
  182. struct net_device *netdev;
  183. struct napi_struct napi;
  184. u32 msg_enable;
  185. spinlock_t lock;
  186. struct phy_device *phy;
  187. struct mii_bus *mdio;
  188. s8 phy_id;
  189. };
  190. /**
  191. * struct ethoc_bd - buffer descriptor
  192. * @stat: buffer statistics
  193. * @addr: physical memory address
  194. */
  195. struct ethoc_bd {
  196. u32 stat;
  197. u32 addr;
  198. };
  199. static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
  200. {
  201. return ioread32(dev->iobase + offset);
  202. }
  203. static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  204. {
  205. iowrite32(data, dev->iobase + offset);
  206. }
  207. static inline void ethoc_read_bd(struct ethoc *dev, int index,
  208. struct ethoc_bd *bd)
  209. {
  210. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  211. bd->stat = ethoc_read(dev, offset + 0);
  212. bd->addr = ethoc_read(dev, offset + 4);
  213. }
  214. static inline void ethoc_write_bd(struct ethoc *dev, int index,
  215. const struct ethoc_bd *bd)
  216. {
  217. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  218. ethoc_write(dev, offset + 0, bd->stat);
  219. ethoc_write(dev, offset + 4, bd->addr);
  220. }
  221. static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  222. {
  223. u32 imask = ethoc_read(dev, INT_MASK);
  224. imask |= mask;
  225. ethoc_write(dev, INT_MASK, imask);
  226. }
  227. static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  228. {
  229. u32 imask = ethoc_read(dev, INT_MASK);
  230. imask &= ~mask;
  231. ethoc_write(dev, INT_MASK, imask);
  232. }
  233. static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  234. {
  235. ethoc_write(dev, INT_SOURCE, mask);
  236. }
  237. static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
  238. {
  239. u32 mode = ethoc_read(dev, MODER);
  240. mode |= MODER_RXEN | MODER_TXEN;
  241. ethoc_write(dev, MODER, mode);
  242. }
  243. static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
  244. {
  245. u32 mode = ethoc_read(dev, MODER);
  246. mode &= ~(MODER_RXEN | MODER_TXEN);
  247. ethoc_write(dev, MODER, mode);
  248. }
  249. static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
  250. {
  251. struct ethoc_bd bd;
  252. int i;
  253. void* vma;
  254. dev->cur_tx = 0;
  255. dev->dty_tx = 0;
  256. dev->cur_rx = 0;
  257. ethoc_write(dev, TX_BD_NUM, dev->num_tx);
  258. /* setup transmission buffers */
  259. bd.addr = mem_start;
  260. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  261. vma = dev->membase;
  262. for (i = 0; i < dev->num_tx; i++) {
  263. if (i == dev->num_tx - 1)
  264. bd.stat |= TX_BD_WRAP;
  265. ethoc_write_bd(dev, i, &bd);
  266. bd.addr += ETHOC_BUFSIZ;
  267. dev->vma[i] = vma;
  268. vma += ETHOC_BUFSIZ;
  269. }
  270. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  271. for (i = 0; i < dev->num_rx; i++) {
  272. if (i == dev->num_rx - 1)
  273. bd.stat |= RX_BD_WRAP;
  274. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  275. bd.addr += ETHOC_BUFSIZ;
  276. dev->vma[dev->num_tx + i] = vma;
  277. vma += ETHOC_BUFSIZ;
  278. }
  279. return 0;
  280. }
  281. static int ethoc_reset(struct ethoc *dev)
  282. {
  283. u32 mode;
  284. /* TODO: reset controller? */
  285. ethoc_disable_rx_and_tx(dev);
  286. /* TODO: setup registers */
  287. /* enable FCS generation and automatic padding */
  288. mode = ethoc_read(dev, MODER);
  289. mode |= MODER_CRC | MODER_PAD;
  290. ethoc_write(dev, MODER, mode);
  291. /* set full-duplex mode */
  292. mode = ethoc_read(dev, MODER);
  293. mode |= MODER_FULLD;
  294. ethoc_write(dev, MODER, mode);
  295. ethoc_write(dev, IPGT, 0x15);
  296. ethoc_ack_irq(dev, INT_MASK_ALL);
  297. ethoc_enable_irq(dev, INT_MASK_ALL);
  298. ethoc_enable_rx_and_tx(dev);
  299. return 0;
  300. }
  301. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  302. struct ethoc_bd *bd)
  303. {
  304. struct net_device *netdev = dev->netdev;
  305. unsigned int ret = 0;
  306. if (bd->stat & RX_BD_TL) {
  307. dev_err(&netdev->dev, "RX: frame too long\n");
  308. netdev->stats.rx_length_errors++;
  309. ret++;
  310. }
  311. if (bd->stat & RX_BD_SF) {
  312. dev_err(&netdev->dev, "RX: frame too short\n");
  313. netdev->stats.rx_length_errors++;
  314. ret++;
  315. }
  316. if (bd->stat & RX_BD_DN) {
  317. dev_err(&netdev->dev, "RX: dribble nibble\n");
  318. netdev->stats.rx_frame_errors++;
  319. }
  320. if (bd->stat & RX_BD_CRC) {
  321. dev_err(&netdev->dev, "RX: wrong CRC\n");
  322. netdev->stats.rx_crc_errors++;
  323. ret++;
  324. }
  325. if (bd->stat & RX_BD_OR) {
  326. dev_err(&netdev->dev, "RX: overrun\n");
  327. netdev->stats.rx_over_errors++;
  328. ret++;
  329. }
  330. if (bd->stat & RX_BD_MISS)
  331. netdev->stats.rx_missed_errors++;
  332. if (bd->stat & RX_BD_LC) {
  333. dev_err(&netdev->dev, "RX: late collision\n");
  334. netdev->stats.collisions++;
  335. ret++;
  336. }
  337. return ret;
  338. }
  339. static int ethoc_rx(struct net_device *dev, int limit)
  340. {
  341. struct ethoc *priv = netdev_priv(dev);
  342. int count;
  343. for (count = 0; count < limit; ++count) {
  344. unsigned int entry;
  345. struct ethoc_bd bd;
  346. entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
  347. ethoc_read_bd(priv, entry, &bd);
  348. if (bd.stat & RX_BD_EMPTY) {
  349. ethoc_ack_irq(priv, INT_MASK_RX);
  350. /* If packet (interrupt) came in between checking
  351. * BD_EMTPY and clearing the interrupt source, then we
  352. * risk missing the packet as the RX interrupt won't
  353. * trigger right away when we reenable it; hence, check
  354. * BD_EMTPY here again to make sure there isn't such a
  355. * packet waiting for us...
  356. */
  357. ethoc_read_bd(priv, entry, &bd);
  358. if (bd.stat & RX_BD_EMPTY)
  359. break;
  360. }
  361. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  362. int size = bd.stat >> 16;
  363. struct sk_buff *skb;
  364. size -= 4; /* strip the CRC */
  365. skb = netdev_alloc_skb_ip_align(dev, size);
  366. if (likely(skb)) {
  367. void *src = priv->vma[entry];
  368. memcpy_fromio(skb_put(skb, size), src, size);
  369. skb->protocol = eth_type_trans(skb, dev);
  370. dev->stats.rx_packets++;
  371. dev->stats.rx_bytes += size;
  372. netif_receive_skb(skb);
  373. } else {
  374. if (net_ratelimit())
  375. dev_warn(&dev->dev, "low on memory - "
  376. "packet dropped\n");
  377. dev->stats.rx_dropped++;
  378. break;
  379. }
  380. }
  381. /* clear the buffer descriptor so it can be reused */
  382. bd.stat &= ~RX_BD_STATS;
  383. bd.stat |= RX_BD_EMPTY;
  384. ethoc_write_bd(priv, entry, &bd);
  385. priv->cur_rx++;
  386. }
  387. return count;
  388. }
  389. static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  390. {
  391. struct net_device *netdev = dev->netdev;
  392. if (bd->stat & TX_BD_LC) {
  393. dev_err(&netdev->dev, "TX: late collision\n");
  394. netdev->stats.tx_window_errors++;
  395. }
  396. if (bd->stat & TX_BD_RL) {
  397. dev_err(&netdev->dev, "TX: retransmit limit\n");
  398. netdev->stats.tx_aborted_errors++;
  399. }
  400. if (bd->stat & TX_BD_UR) {
  401. dev_err(&netdev->dev, "TX: underrun\n");
  402. netdev->stats.tx_fifo_errors++;
  403. }
  404. if (bd->stat & TX_BD_CS) {
  405. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  406. netdev->stats.tx_carrier_errors++;
  407. }
  408. if (bd->stat & TX_BD_STATS)
  409. netdev->stats.tx_errors++;
  410. netdev->stats.collisions += (bd->stat >> 4) & 0xf;
  411. netdev->stats.tx_bytes += bd->stat >> 16;
  412. netdev->stats.tx_packets++;
  413. }
  414. static int ethoc_tx(struct net_device *dev, int limit)
  415. {
  416. struct ethoc *priv = netdev_priv(dev);
  417. int count;
  418. struct ethoc_bd bd;
  419. for (count = 0; count < limit; ++count) {
  420. unsigned int entry;
  421. entry = priv->dty_tx % priv->num_tx;
  422. ethoc_read_bd(priv, entry, &bd);
  423. if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
  424. ethoc_ack_irq(priv, INT_MASK_TX);
  425. /* If interrupt came in between reading in the BD
  426. * and clearing the interrupt source, then we risk
  427. * missing the event as the TX interrupt won't trigger
  428. * right away when we reenable it; hence, check
  429. * BD_EMPTY here again to make sure there isn't such an
  430. * event pending...
  431. */
  432. ethoc_read_bd(priv, entry, &bd);
  433. if (bd.stat & TX_BD_READY ||
  434. (priv->dty_tx == priv->cur_tx))
  435. break;
  436. }
  437. ethoc_update_tx_stats(priv, &bd);
  438. priv->dty_tx++;
  439. }
  440. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  441. netif_wake_queue(dev);
  442. return count;
  443. }
  444. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  445. {
  446. struct net_device *dev = dev_id;
  447. struct ethoc *priv = netdev_priv(dev);
  448. u32 pending;
  449. u32 mask;
  450. /* Figure out what triggered the interrupt...
  451. * The tricky bit here is that the interrupt source bits get
  452. * set in INT_SOURCE for an event irregardless of whether that
  453. * event is masked or not. Thus, in order to figure out what
  454. * triggered the interrupt, we need to remove the sources
  455. * for all events that are currently masked. This behaviour
  456. * is not particularly well documented but reasonable...
  457. */
  458. mask = ethoc_read(priv, INT_MASK);
  459. pending = ethoc_read(priv, INT_SOURCE);
  460. pending &= mask;
  461. if (unlikely(pending == 0)) {
  462. return IRQ_NONE;
  463. }
  464. ethoc_ack_irq(priv, pending);
  465. /* We always handle the dropped packet interrupt */
  466. if (pending & INT_MASK_BUSY) {
  467. dev_err(&dev->dev, "packet dropped\n");
  468. dev->stats.rx_dropped++;
  469. }
  470. /* Handle receive/transmit event by switching to polling */
  471. if (pending & (INT_MASK_TX | INT_MASK_RX)) {
  472. ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  473. napi_schedule(&priv->napi);
  474. }
  475. return IRQ_HANDLED;
  476. }
  477. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  478. {
  479. struct ethoc *priv = netdev_priv(dev);
  480. u8 *mac = (u8 *)addr;
  481. u32 reg;
  482. reg = ethoc_read(priv, MAC_ADDR0);
  483. mac[2] = (reg >> 24) & 0xff;
  484. mac[3] = (reg >> 16) & 0xff;
  485. mac[4] = (reg >> 8) & 0xff;
  486. mac[5] = (reg >> 0) & 0xff;
  487. reg = ethoc_read(priv, MAC_ADDR1);
  488. mac[0] = (reg >> 8) & 0xff;
  489. mac[1] = (reg >> 0) & 0xff;
  490. return 0;
  491. }
  492. static int ethoc_poll(struct napi_struct *napi, int budget)
  493. {
  494. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  495. int rx_work_done = 0;
  496. int tx_work_done = 0;
  497. rx_work_done = ethoc_rx(priv->netdev, budget);
  498. tx_work_done = ethoc_tx(priv->netdev, budget);
  499. if (rx_work_done < budget && tx_work_done < budget) {
  500. napi_complete(napi);
  501. ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  502. }
  503. return rx_work_done;
  504. }
  505. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  506. {
  507. struct ethoc *priv = bus->priv;
  508. int i;
  509. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  510. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  511. for (i=0; i < 5; i++) {
  512. u32 status = ethoc_read(priv, MIISTATUS);
  513. if (!(status & MIISTATUS_BUSY)) {
  514. u32 data = ethoc_read(priv, MIIRX_DATA);
  515. /* reset MII command register */
  516. ethoc_write(priv, MIICOMMAND, 0);
  517. return data;
  518. }
  519. usleep_range(100,200);
  520. }
  521. return -EBUSY;
  522. }
  523. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  524. {
  525. struct ethoc *priv = bus->priv;
  526. int i;
  527. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  528. ethoc_write(priv, MIITX_DATA, val);
  529. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  530. for (i=0; i < 5; i++) {
  531. u32 stat = ethoc_read(priv, MIISTATUS);
  532. if (!(stat & MIISTATUS_BUSY)) {
  533. /* reset MII command register */
  534. ethoc_write(priv, MIICOMMAND, 0);
  535. return 0;
  536. }
  537. usleep_range(100,200);
  538. }
  539. return -EBUSY;
  540. }
  541. static int ethoc_mdio_reset(struct mii_bus *bus)
  542. {
  543. return 0;
  544. }
  545. static void ethoc_mdio_poll(struct net_device *dev)
  546. {
  547. }
  548. static int __devinit ethoc_mdio_probe(struct net_device *dev)
  549. {
  550. struct ethoc *priv = netdev_priv(dev);
  551. struct phy_device *phy;
  552. int err;
  553. if (priv->phy_id != -1) {
  554. phy = priv->mdio->phy_map[priv->phy_id];
  555. } else {
  556. phy = phy_find_first(priv->mdio);
  557. }
  558. if (!phy) {
  559. dev_err(&dev->dev, "no PHY found\n");
  560. return -ENXIO;
  561. }
  562. err = phy_connect_direct(dev, phy, ethoc_mdio_poll, 0,
  563. PHY_INTERFACE_MODE_GMII);
  564. if (err) {
  565. dev_err(&dev->dev, "could not attach to PHY\n");
  566. return err;
  567. }
  568. priv->phy = phy;
  569. return 0;
  570. }
  571. static int ethoc_open(struct net_device *dev)
  572. {
  573. struct ethoc *priv = netdev_priv(dev);
  574. int ret;
  575. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  576. dev->name, dev);
  577. if (ret)
  578. return ret;
  579. ethoc_init_ring(priv, dev->mem_start);
  580. ethoc_reset(priv);
  581. if (netif_queue_stopped(dev)) {
  582. dev_dbg(&dev->dev, " resuming queue\n");
  583. netif_wake_queue(dev);
  584. } else {
  585. dev_dbg(&dev->dev, " starting queue\n");
  586. netif_start_queue(dev);
  587. }
  588. phy_start(priv->phy);
  589. napi_enable(&priv->napi);
  590. if (netif_msg_ifup(priv)) {
  591. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  592. dev->base_addr, dev->mem_start, dev->mem_end);
  593. }
  594. return 0;
  595. }
  596. static int ethoc_stop(struct net_device *dev)
  597. {
  598. struct ethoc *priv = netdev_priv(dev);
  599. napi_disable(&priv->napi);
  600. if (priv->phy)
  601. phy_stop(priv->phy);
  602. ethoc_disable_rx_and_tx(priv);
  603. free_irq(dev->irq, dev);
  604. if (!netif_queue_stopped(dev))
  605. netif_stop_queue(dev);
  606. return 0;
  607. }
  608. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  609. {
  610. struct ethoc *priv = netdev_priv(dev);
  611. struct mii_ioctl_data *mdio = if_mii(ifr);
  612. struct phy_device *phy = NULL;
  613. if (!netif_running(dev))
  614. return -EINVAL;
  615. if (cmd != SIOCGMIIPHY) {
  616. if (mdio->phy_id >= PHY_MAX_ADDR)
  617. return -ERANGE;
  618. phy = priv->mdio->phy_map[mdio->phy_id];
  619. if (!phy)
  620. return -ENODEV;
  621. } else {
  622. phy = priv->phy;
  623. }
  624. return phy_mii_ioctl(phy, ifr, cmd);
  625. }
  626. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  627. {
  628. return -ENOSYS;
  629. }
  630. static int ethoc_set_mac_address(struct net_device *dev, void *addr)
  631. {
  632. struct ethoc *priv = netdev_priv(dev);
  633. u8 *mac = (u8 *)addr;
  634. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  635. (mac[4] << 8) | (mac[5] << 0));
  636. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  637. return 0;
  638. }
  639. static void ethoc_set_multicast_list(struct net_device *dev)
  640. {
  641. struct ethoc *priv = netdev_priv(dev);
  642. u32 mode = ethoc_read(priv, MODER);
  643. struct netdev_hw_addr *ha;
  644. u32 hash[2] = { 0, 0 };
  645. /* set loopback mode if requested */
  646. if (dev->flags & IFF_LOOPBACK)
  647. mode |= MODER_LOOP;
  648. else
  649. mode &= ~MODER_LOOP;
  650. /* receive broadcast frames if requested */
  651. if (dev->flags & IFF_BROADCAST)
  652. mode &= ~MODER_BRO;
  653. else
  654. mode |= MODER_BRO;
  655. /* enable promiscuous mode if requested */
  656. if (dev->flags & IFF_PROMISC)
  657. mode |= MODER_PRO;
  658. else
  659. mode &= ~MODER_PRO;
  660. ethoc_write(priv, MODER, mode);
  661. /* receive multicast frames */
  662. if (dev->flags & IFF_ALLMULTI) {
  663. hash[0] = 0xffffffff;
  664. hash[1] = 0xffffffff;
  665. } else {
  666. netdev_for_each_mc_addr(ha, dev) {
  667. u32 crc = ether_crc(ETH_ALEN, ha->addr);
  668. int bit = (crc >> 26) & 0x3f;
  669. hash[bit >> 5] |= 1 << (bit & 0x1f);
  670. }
  671. }
  672. ethoc_write(priv, ETH_HASH0, hash[0]);
  673. ethoc_write(priv, ETH_HASH1, hash[1]);
  674. }
  675. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  676. {
  677. return -ENOSYS;
  678. }
  679. static void ethoc_tx_timeout(struct net_device *dev)
  680. {
  681. struct ethoc *priv = netdev_priv(dev);
  682. u32 pending = ethoc_read(priv, INT_SOURCE);
  683. if (likely(pending))
  684. ethoc_interrupt(dev->irq, dev);
  685. }
  686. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  687. {
  688. struct ethoc *priv = netdev_priv(dev);
  689. struct ethoc_bd bd;
  690. unsigned int entry;
  691. void *dest;
  692. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  693. dev->stats.tx_errors++;
  694. goto out;
  695. }
  696. entry = priv->cur_tx % priv->num_tx;
  697. spin_lock_irq(&priv->lock);
  698. priv->cur_tx++;
  699. ethoc_read_bd(priv, entry, &bd);
  700. if (unlikely(skb->len < ETHOC_ZLEN))
  701. bd.stat |= TX_BD_PAD;
  702. else
  703. bd.stat &= ~TX_BD_PAD;
  704. dest = priv->vma[entry];
  705. memcpy_toio(dest, skb->data, skb->len);
  706. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  707. bd.stat |= TX_BD_LEN(skb->len);
  708. ethoc_write_bd(priv, entry, &bd);
  709. bd.stat |= TX_BD_READY;
  710. ethoc_write_bd(priv, entry, &bd);
  711. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  712. dev_dbg(&dev->dev, "stopping queue\n");
  713. netif_stop_queue(dev);
  714. }
  715. spin_unlock_irq(&priv->lock);
  716. out:
  717. dev_kfree_skb(skb);
  718. return NETDEV_TX_OK;
  719. }
  720. static const struct net_device_ops ethoc_netdev_ops = {
  721. .ndo_open = ethoc_open,
  722. .ndo_stop = ethoc_stop,
  723. .ndo_do_ioctl = ethoc_ioctl,
  724. .ndo_set_config = ethoc_config,
  725. .ndo_set_mac_address = ethoc_set_mac_address,
  726. .ndo_set_multicast_list = ethoc_set_multicast_list,
  727. .ndo_change_mtu = ethoc_change_mtu,
  728. .ndo_tx_timeout = ethoc_tx_timeout,
  729. .ndo_start_xmit = ethoc_start_xmit,
  730. };
  731. /**
  732. * ethoc_probe() - initialize OpenCores ethernet MAC
  733. * pdev: platform device
  734. */
  735. static int __devinit ethoc_probe(struct platform_device *pdev)
  736. {
  737. struct net_device *netdev = NULL;
  738. struct resource *res = NULL;
  739. struct resource *mmio = NULL;
  740. struct resource *mem = NULL;
  741. struct ethoc *priv = NULL;
  742. unsigned int phy;
  743. int num_bd;
  744. int ret = 0;
  745. /* allocate networking device */
  746. netdev = alloc_etherdev(sizeof(struct ethoc));
  747. if (!netdev) {
  748. dev_err(&pdev->dev, "cannot allocate network device\n");
  749. ret = -ENOMEM;
  750. goto out;
  751. }
  752. SET_NETDEV_DEV(netdev, &pdev->dev);
  753. platform_set_drvdata(pdev, netdev);
  754. /* obtain I/O memory space */
  755. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  756. if (!res) {
  757. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  758. ret = -ENXIO;
  759. goto free;
  760. }
  761. mmio = devm_request_mem_region(&pdev->dev, res->start,
  762. resource_size(res), res->name);
  763. if (!mmio) {
  764. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  765. ret = -ENXIO;
  766. goto free;
  767. }
  768. netdev->base_addr = mmio->start;
  769. /* obtain buffer memory space */
  770. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  771. if (res) {
  772. mem = devm_request_mem_region(&pdev->dev, res->start,
  773. resource_size(res), res->name);
  774. if (!mem) {
  775. dev_err(&pdev->dev, "cannot request memory space\n");
  776. ret = -ENXIO;
  777. goto free;
  778. }
  779. netdev->mem_start = mem->start;
  780. netdev->mem_end = mem->end;
  781. }
  782. /* obtain device IRQ number */
  783. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  784. if (!res) {
  785. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  786. ret = -ENXIO;
  787. goto free;
  788. }
  789. netdev->irq = res->start;
  790. /* setup driver-private data */
  791. priv = netdev_priv(netdev);
  792. priv->netdev = netdev;
  793. priv->dma_alloc = 0;
  794. priv->io_region_size = mmio->end - mmio->start + 1;
  795. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  796. resource_size(mmio));
  797. if (!priv->iobase) {
  798. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  799. ret = -ENXIO;
  800. goto error;
  801. }
  802. if (netdev->mem_end) {
  803. priv->membase = devm_ioremap_nocache(&pdev->dev,
  804. netdev->mem_start, resource_size(mem));
  805. if (!priv->membase) {
  806. dev_err(&pdev->dev, "cannot remap memory space\n");
  807. ret = -ENXIO;
  808. goto error;
  809. }
  810. } else {
  811. /* Allocate buffer memory */
  812. priv->membase = dmam_alloc_coherent(&pdev->dev,
  813. buffer_size, (void *)&netdev->mem_start,
  814. GFP_KERNEL);
  815. if (!priv->membase) {
  816. dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
  817. buffer_size);
  818. ret = -ENOMEM;
  819. goto error;
  820. }
  821. netdev->mem_end = netdev->mem_start + buffer_size;
  822. priv->dma_alloc = buffer_size;
  823. }
  824. /* calculate the number of TX/RX buffers, maximum 128 supported */
  825. num_bd = min_t(unsigned int,
  826. 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
  827. priv->num_tx = max(2, num_bd / 4);
  828. priv->num_rx = num_bd - priv->num_tx;
  829. priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void*), GFP_KERNEL);
  830. if (!priv->vma) {
  831. ret = -ENOMEM;
  832. goto error;
  833. }
  834. /* Allow the platform setup code to pass in a MAC address. */
  835. if (pdev->dev.platform_data) {
  836. struct ethoc_platform_data *pdata = pdev->dev.platform_data;
  837. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  838. priv->phy_id = pdata->phy_id;
  839. } else {
  840. priv->phy_id = -1;
  841. #ifdef CONFIG_OF
  842. {
  843. const uint8_t* mac;
  844. mac = of_get_property(pdev->dev.of_node,
  845. "local-mac-address",
  846. NULL);
  847. if (mac)
  848. memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
  849. }
  850. #endif
  851. }
  852. /* Check that the given MAC address is valid. If it isn't, read the
  853. * current MAC from the controller. */
  854. if (!is_valid_ether_addr(netdev->dev_addr))
  855. ethoc_get_mac_address(netdev, netdev->dev_addr);
  856. /* Check the MAC again for validity, if it still isn't choose and
  857. * program a random one. */
  858. if (!is_valid_ether_addr(netdev->dev_addr))
  859. random_ether_addr(netdev->dev_addr);
  860. ethoc_set_mac_address(netdev, netdev->dev_addr);
  861. /* register MII bus */
  862. priv->mdio = mdiobus_alloc();
  863. if (!priv->mdio) {
  864. ret = -ENOMEM;
  865. goto free;
  866. }
  867. priv->mdio->name = "ethoc-mdio";
  868. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  869. priv->mdio->name, pdev->id);
  870. priv->mdio->read = ethoc_mdio_read;
  871. priv->mdio->write = ethoc_mdio_write;
  872. priv->mdio->reset = ethoc_mdio_reset;
  873. priv->mdio->priv = priv;
  874. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  875. if (!priv->mdio->irq) {
  876. ret = -ENOMEM;
  877. goto free_mdio;
  878. }
  879. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  880. priv->mdio->irq[phy] = PHY_POLL;
  881. ret = mdiobus_register(priv->mdio);
  882. if (ret) {
  883. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  884. goto free_mdio;
  885. }
  886. ret = ethoc_mdio_probe(netdev);
  887. if (ret) {
  888. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  889. goto error;
  890. }
  891. ether_setup(netdev);
  892. /* setup the net_device structure */
  893. netdev->netdev_ops = &ethoc_netdev_ops;
  894. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  895. netdev->features |= 0;
  896. /* setup NAPI */
  897. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  898. spin_lock_init(&priv->lock);
  899. ret = register_netdev(netdev);
  900. if (ret < 0) {
  901. dev_err(&netdev->dev, "failed to register interface\n");
  902. goto error2;
  903. }
  904. goto out;
  905. error2:
  906. netif_napi_del(&priv->napi);
  907. error:
  908. mdiobus_unregister(priv->mdio);
  909. free_mdio:
  910. kfree(priv->mdio->irq);
  911. mdiobus_free(priv->mdio);
  912. free:
  913. free_netdev(netdev);
  914. out:
  915. return ret;
  916. }
  917. /**
  918. * ethoc_remove() - shutdown OpenCores ethernet MAC
  919. * @pdev: platform device
  920. */
  921. static int __devexit ethoc_remove(struct platform_device *pdev)
  922. {
  923. struct net_device *netdev = platform_get_drvdata(pdev);
  924. struct ethoc *priv = netdev_priv(netdev);
  925. platform_set_drvdata(pdev, NULL);
  926. if (netdev) {
  927. netif_napi_del(&priv->napi);
  928. phy_disconnect(priv->phy);
  929. priv->phy = NULL;
  930. if (priv->mdio) {
  931. mdiobus_unregister(priv->mdio);
  932. kfree(priv->mdio->irq);
  933. mdiobus_free(priv->mdio);
  934. }
  935. unregister_netdev(netdev);
  936. free_netdev(netdev);
  937. }
  938. return 0;
  939. }
  940. #ifdef CONFIG_PM
  941. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  942. {
  943. return -ENOSYS;
  944. }
  945. static int ethoc_resume(struct platform_device *pdev)
  946. {
  947. return -ENOSYS;
  948. }
  949. #else
  950. # define ethoc_suspend NULL
  951. # define ethoc_resume NULL
  952. #endif
  953. #ifdef CONFIG_OF
  954. static struct of_device_id ethoc_match[] = {
  955. {
  956. .compatible = "opencores,ethoc",
  957. },
  958. {},
  959. };
  960. MODULE_DEVICE_TABLE(of, ethoc_match);
  961. #endif
  962. static struct platform_driver ethoc_driver = {
  963. .probe = ethoc_probe,
  964. .remove = __devexit_p(ethoc_remove),
  965. .suspend = ethoc_suspend,
  966. .resume = ethoc_resume,
  967. .driver = {
  968. .name = "ethoc",
  969. .owner = THIS_MODULE,
  970. #ifdef CONFIG_OF
  971. .of_match_table = ethoc_match,
  972. #endif
  973. },
  974. };
  975. static int __init ethoc_init(void)
  976. {
  977. return platform_driver_register(&ethoc_driver);
  978. }
  979. static void __exit ethoc_exit(void)
  980. {
  981. platform_driver_unregister(&ethoc_driver);
  982. }
  983. module_init(ethoc_init);
  984. module_exit(ethoc_exit);
  985. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  986. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  987. MODULE_LICENSE("GPL v2");