p54spi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. /*
  2. * Copyright (C) 2008 Christian Lamparter <chunkeey@web.de>
  3. * Copyright 2008 Johannes Berg <johannes@sipsolutions.net>
  4. *
  5. * This driver is a port from stlc45xx:
  6. * Copyright (C) 2008 Nokia Corporation and/or its subsidiary(-ies).
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/firmware.h>
  26. #include <linux/delay.h>
  27. #include <linux/irq.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/gpio.h>
  31. #include "p54spi.h"
  32. #include "p54spi_eeprom.h"
  33. #include "p54.h"
  34. #include "p54common.h"
  35. MODULE_FIRMWARE("3826.arm");
  36. MODULE_ALIAS("stlc45xx");
  37. /*
  38. * gpios should be handled in board files and provided via platform data,
  39. * but because it's currently impossible for p54spi to have a header file
  40. * in include/linux, let's use module paramaters for now
  41. */
  42. static int p54spi_gpio_power = 97;
  43. module_param(p54spi_gpio_power, int, 0444);
  44. MODULE_PARM_DESC(p54spi_gpio_power, "gpio number for power line");
  45. static int p54spi_gpio_irq = 87;
  46. module_param(p54spi_gpio_irq, int, 0444);
  47. MODULE_PARM_DESC(p54spi_gpio_irq, "gpio number for irq line");
  48. static void p54spi_spi_read(struct p54s_priv *priv, u8 address,
  49. void *buf, size_t len)
  50. {
  51. struct spi_transfer t[2];
  52. struct spi_message m;
  53. __le16 addr;
  54. /* We first push the address */
  55. addr = cpu_to_le16(address << 8 | SPI_ADRS_READ_BIT_15);
  56. spi_message_init(&m);
  57. memset(t, 0, sizeof(t));
  58. t[0].tx_buf = &addr;
  59. t[0].len = sizeof(addr);
  60. spi_message_add_tail(&t[0], &m);
  61. t[1].rx_buf = buf;
  62. t[1].len = len;
  63. spi_message_add_tail(&t[1], &m);
  64. spi_sync(priv->spi, &m);
  65. }
  66. static void p54spi_spi_write(struct p54s_priv *priv, u8 address,
  67. const void *buf, size_t len)
  68. {
  69. struct spi_transfer t[3];
  70. struct spi_message m;
  71. __le16 addr;
  72. /* We first push the address */
  73. addr = cpu_to_le16(address << 8);
  74. spi_message_init(&m);
  75. memset(t, 0, sizeof(t));
  76. t[0].tx_buf = &addr;
  77. t[0].len = sizeof(addr);
  78. spi_message_add_tail(&t[0], &m);
  79. t[1].tx_buf = buf;
  80. t[1].len = len;
  81. spi_message_add_tail(&t[1], &m);
  82. if (len % 2) {
  83. __le16 last_word;
  84. last_word = cpu_to_le16(((u8 *)buf)[len - 1]);
  85. t[2].tx_buf = &last_word;
  86. t[2].len = sizeof(last_word);
  87. spi_message_add_tail(&t[2], &m);
  88. }
  89. spi_sync(priv->spi, &m);
  90. }
  91. static u16 p54spi_read16(struct p54s_priv *priv, u8 addr)
  92. {
  93. __le16 val;
  94. p54spi_spi_read(priv, addr, &val, sizeof(val));
  95. return le16_to_cpu(val);
  96. }
  97. static u32 p54spi_read32(struct p54s_priv *priv, u8 addr)
  98. {
  99. __le32 val;
  100. p54spi_spi_read(priv, addr, &val, sizeof(val));
  101. return le32_to_cpu(val);
  102. }
  103. static inline void p54spi_write16(struct p54s_priv *priv, u8 addr, __le16 val)
  104. {
  105. p54spi_spi_write(priv, addr, &val, sizeof(val));
  106. }
  107. static inline void p54spi_write32(struct p54s_priv *priv, u8 addr, __le32 val)
  108. {
  109. p54spi_spi_write(priv, addr, &val, sizeof(val));
  110. }
  111. struct p54spi_spi_reg {
  112. u16 address; /* __le16 ? */
  113. u16 length;
  114. char *name;
  115. };
  116. static const struct p54spi_spi_reg p54spi_registers_array[] =
  117. {
  118. { SPI_ADRS_ARM_INTERRUPTS, 32, "ARM_INT " },
  119. { SPI_ADRS_ARM_INT_EN, 32, "ARM_INT_ENA " },
  120. { SPI_ADRS_HOST_INTERRUPTS, 32, "HOST_INT " },
  121. { SPI_ADRS_HOST_INT_EN, 32, "HOST_INT_ENA" },
  122. { SPI_ADRS_HOST_INT_ACK, 32, "HOST_INT_ACK" },
  123. { SPI_ADRS_GEN_PURP_1, 32, "GP1_COMM " },
  124. { SPI_ADRS_GEN_PURP_2, 32, "GP2_COMM " },
  125. { SPI_ADRS_DEV_CTRL_STAT, 32, "DEV_CTRL_STA" },
  126. { SPI_ADRS_DMA_DATA, 16, "DMA_DATA " },
  127. { SPI_ADRS_DMA_WRITE_CTRL, 16, "DMA_WR_CTRL " },
  128. { SPI_ADRS_DMA_WRITE_LEN, 16, "DMA_WR_LEN " },
  129. { SPI_ADRS_DMA_WRITE_BASE, 32, "DMA_WR_BASE " },
  130. { SPI_ADRS_DMA_READ_CTRL, 16, "DMA_RD_CTRL " },
  131. { SPI_ADRS_DMA_READ_LEN, 16, "DMA_RD_LEN " },
  132. { SPI_ADRS_DMA_WRITE_BASE, 32, "DMA_RD_BASE " }
  133. };
  134. static int p54spi_wait_bit(struct p54s_priv *priv, u16 reg, __le32 bits)
  135. {
  136. int i;
  137. __le32 buffer;
  138. for (i = 0; i < 2000; i++) {
  139. p54spi_spi_read(priv, reg, &buffer, sizeof(buffer));
  140. if ((buffer & bits) == bits)
  141. return 1;
  142. msleep(1);
  143. }
  144. return 0;
  145. }
  146. static int p54spi_spi_write_dma(struct p54s_priv *priv, __le32 base,
  147. const void *buf, size_t len)
  148. {
  149. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_CTRL,
  150. cpu_to_le16(SPI_DMA_WRITE_CTRL_ENABLE));
  151. if (p54spi_wait_bit(priv, SPI_ADRS_DMA_WRITE_CTRL,
  152. cpu_to_le32(HOST_ALLOWED)) == 0) {
  153. dev_err(&priv->spi->dev, "spi_write_dma not allowed "
  154. "to DMA write.");
  155. return -EAGAIN;
  156. }
  157. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_LEN, cpu_to_le16(len));
  158. p54spi_write32(priv, SPI_ADRS_DMA_WRITE_BASE, base);
  159. p54spi_spi_write(priv, SPI_ADRS_DMA_DATA, buf, len);
  160. return 0;
  161. }
  162. static int p54spi_request_firmware(struct ieee80211_hw *dev)
  163. {
  164. struct p54s_priv *priv = dev->priv;
  165. int ret;
  166. /* FIXME: should driver use it's own struct device? */
  167. ret = request_firmware(&priv->firmware, "3826.arm", &priv->spi->dev);
  168. if (ret < 0) {
  169. dev_err(&priv->spi->dev, "request_firmware() failed: %d", ret);
  170. return ret;
  171. }
  172. ret = p54_parse_firmware(dev, priv->firmware);
  173. if (ret) {
  174. release_firmware(priv->firmware);
  175. return ret;
  176. }
  177. return 0;
  178. }
  179. static int p54spi_request_eeprom(struct ieee80211_hw *dev)
  180. {
  181. struct p54s_priv *priv = dev->priv;
  182. const struct firmware *eeprom;
  183. int ret;
  184. /*
  185. * allow users to customize their eeprom.
  186. */
  187. ret = request_firmware(&eeprom, "3826.eeprom", &priv->spi->dev);
  188. if (ret < 0) {
  189. dev_info(&priv->spi->dev, "loading default eeprom...\n");
  190. ret = p54_parse_eeprom(dev, (void *) p54spi_eeprom,
  191. sizeof(p54spi_eeprom));
  192. } else {
  193. dev_info(&priv->spi->dev, "loading user eeprom...\n");
  194. ret = p54_parse_eeprom(dev, (void *) eeprom->data,
  195. (int)eeprom->size);
  196. release_firmware(eeprom);
  197. }
  198. return ret;
  199. }
  200. static int p54spi_upload_firmware(struct ieee80211_hw *dev)
  201. {
  202. struct p54s_priv *priv = dev->priv;
  203. unsigned long fw_len, _fw_len;
  204. unsigned int offset = 0;
  205. int err = 0;
  206. u8 *fw;
  207. fw_len = priv->firmware->size;
  208. fw = kmemdup(priv->firmware->data, fw_len, GFP_KERNEL);
  209. if (!fw)
  210. return -ENOMEM;
  211. /* stop the device */
  212. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  213. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  214. SPI_CTRL_STAT_START_HALTED));
  215. msleep(TARGET_BOOT_SLEEP);
  216. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  217. SPI_CTRL_STAT_HOST_OVERRIDE |
  218. SPI_CTRL_STAT_START_HALTED));
  219. msleep(TARGET_BOOT_SLEEP);
  220. while (fw_len > 0) {
  221. _fw_len = min_t(long, fw_len, SPI_MAX_PACKET_SIZE);
  222. err = p54spi_spi_write_dma(priv, cpu_to_le32(
  223. ISL38XX_DEV_FIRMWARE_ADDR + offset),
  224. (fw + offset), _fw_len);
  225. if (err < 0)
  226. goto out;
  227. fw_len -= _fw_len;
  228. offset += _fw_len;
  229. }
  230. BUG_ON(fw_len != 0);
  231. /* enable host interrupts */
  232. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN,
  233. cpu_to_le32(SPI_HOST_INTS_DEFAULT));
  234. /* boot the device */
  235. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  236. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  237. SPI_CTRL_STAT_RAM_BOOT));
  238. msleep(TARGET_BOOT_SLEEP);
  239. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  240. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_RAM_BOOT));
  241. msleep(TARGET_BOOT_SLEEP);
  242. out:
  243. kfree(fw);
  244. return err;
  245. }
  246. static void p54spi_power_off(struct p54s_priv *priv)
  247. {
  248. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  249. gpio_set_value(p54spi_gpio_power, 0);
  250. }
  251. static void p54spi_power_on(struct p54s_priv *priv)
  252. {
  253. gpio_set_value(p54spi_gpio_power, 1);
  254. enable_irq(gpio_to_irq(p54spi_gpio_irq));
  255. /*
  256. * need to wait a while before device can be accessed, the lenght
  257. * is just a guess
  258. */
  259. msleep(10);
  260. }
  261. static inline void p54spi_int_ack(struct p54s_priv *priv, u32 val)
  262. {
  263. p54spi_write32(priv, SPI_ADRS_HOST_INT_ACK, cpu_to_le32(val));
  264. }
  265. static void p54spi_wakeup(struct p54s_priv *priv)
  266. {
  267. unsigned long timeout;
  268. u32 ints;
  269. /* wake the chip */
  270. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  271. cpu_to_le32(SPI_TARGET_INT_WAKEUP));
  272. /* And wait for the READY interrupt */
  273. timeout = jiffies + HZ;
  274. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  275. while (!(ints & SPI_HOST_INT_READY)) {
  276. if (time_after(jiffies, timeout))
  277. goto out;
  278. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  279. }
  280. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  281. out:
  282. return;
  283. }
  284. static inline void p54spi_sleep(struct p54s_priv *priv)
  285. {
  286. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  287. cpu_to_le32(SPI_TARGET_INT_SLEEP));
  288. }
  289. static void p54spi_int_ready(struct p54s_priv *priv)
  290. {
  291. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN, cpu_to_le32(
  292. SPI_HOST_INT_UPDATE | SPI_HOST_INT_SW_UPDATE));
  293. switch (priv->fw_state) {
  294. case FW_STATE_BOOTING:
  295. priv->fw_state = FW_STATE_READY;
  296. complete(&priv->fw_comp);
  297. break;
  298. case FW_STATE_RESETTING:
  299. priv->fw_state = FW_STATE_READY;
  300. /* TODO: reinitialize state */
  301. break;
  302. default:
  303. break;
  304. }
  305. }
  306. static int p54spi_rx(struct p54s_priv *priv)
  307. {
  308. struct sk_buff *skb;
  309. u16 len;
  310. p54spi_wakeup(priv);
  311. /* dummy read to flush SPI DMA controller bug */
  312. p54spi_read16(priv, SPI_ADRS_GEN_PURP_1);
  313. len = p54spi_read16(priv, SPI_ADRS_DMA_DATA);
  314. if (len == 0) {
  315. dev_err(&priv->spi->dev, "rx request of zero bytes");
  316. return 0;
  317. }
  318. skb = dev_alloc_skb(len);
  319. if (!skb) {
  320. dev_err(&priv->spi->dev, "could not alloc skb");
  321. return 0;
  322. }
  323. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA, skb_put(skb, len), len);
  324. p54spi_sleep(priv);
  325. if (p54_rx(priv->hw, skb) == 0)
  326. dev_kfree_skb(skb);
  327. return 0;
  328. }
  329. static irqreturn_t p54spi_interrupt(int irq, void *config)
  330. {
  331. struct spi_device *spi = config;
  332. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  333. queue_work(priv->hw->workqueue, &priv->work);
  334. return IRQ_HANDLED;
  335. }
  336. static int p54spi_tx_frame(struct p54s_priv *priv, struct sk_buff *skb)
  337. {
  338. struct p54_hdr *hdr = (struct p54_hdr *) skb->data;
  339. unsigned long timeout;
  340. int ret = 0;
  341. u32 ints;
  342. p54spi_wakeup(priv);
  343. ret = p54spi_spi_write_dma(priv, hdr->req_id, skb->data, skb->len);
  344. if (ret < 0)
  345. goto out;
  346. timeout = jiffies + 2 * HZ;
  347. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  348. while (!(ints & SPI_HOST_INT_WR_READY)) {
  349. if (time_after(jiffies, timeout)) {
  350. dev_err(&priv->spi->dev, "WR_READY timeout\n");
  351. ret = -1;
  352. goto out;
  353. }
  354. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  355. }
  356. p54spi_int_ack(priv, SPI_HOST_INT_WR_READY);
  357. p54spi_sleep(priv);
  358. if (FREE_AFTER_TX(skb))
  359. p54_free_skb(priv->hw, skb);
  360. out:
  361. return ret;
  362. }
  363. static int p54spi_wq_tx(struct p54s_priv *priv)
  364. {
  365. struct p54s_tx_info *entry;
  366. struct sk_buff *skb;
  367. struct ieee80211_tx_info *info;
  368. struct p54_tx_info *minfo;
  369. struct p54s_tx_info *dinfo;
  370. unsigned long flags;
  371. int ret = 0;
  372. spin_lock_irqsave(&priv->tx_lock, flags);
  373. while (!list_empty(&priv->tx_pending)) {
  374. entry = list_entry(priv->tx_pending.next,
  375. struct p54s_tx_info, tx_list);
  376. list_del_init(&entry->tx_list);
  377. spin_unlock_irqrestore(&priv->tx_lock, flags);
  378. dinfo = container_of((void *) entry, struct p54s_tx_info,
  379. tx_list);
  380. minfo = container_of((void *) dinfo, struct p54_tx_info,
  381. data);
  382. info = container_of((void *) minfo, struct ieee80211_tx_info,
  383. rate_driver_data);
  384. skb = container_of((void *) info, struct sk_buff, cb);
  385. ret = p54spi_tx_frame(priv, skb);
  386. if (ret < 0) {
  387. p54_free_skb(priv->hw, skb);
  388. return ret;
  389. }
  390. spin_lock_irqsave(&priv->tx_lock, flags);
  391. }
  392. spin_unlock_irqrestore(&priv->tx_lock, flags);
  393. return ret;
  394. }
  395. static void p54spi_op_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  396. {
  397. struct p54s_priv *priv = dev->priv;
  398. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  399. struct p54_tx_info *mi = (struct p54_tx_info *) info->rate_driver_data;
  400. struct p54s_tx_info *di = (struct p54s_tx_info *) mi->data;
  401. unsigned long flags;
  402. BUILD_BUG_ON(sizeof(*di) > sizeof((mi->data)));
  403. spin_lock_irqsave(&priv->tx_lock, flags);
  404. list_add_tail(&di->tx_list, &priv->tx_pending);
  405. spin_unlock_irqrestore(&priv->tx_lock, flags);
  406. queue_work(priv->hw->workqueue, &priv->work);
  407. }
  408. static void p54spi_work(struct work_struct *work)
  409. {
  410. struct p54s_priv *priv = container_of(work, struct p54s_priv, work);
  411. u32 ints;
  412. int ret;
  413. mutex_lock(&priv->mutex);
  414. if (priv->fw_state == FW_STATE_OFF &&
  415. priv->fw_state == FW_STATE_RESET)
  416. goto out;
  417. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  418. if (ints & SPI_HOST_INT_READY) {
  419. p54spi_int_ready(priv);
  420. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  421. }
  422. if (priv->fw_state != FW_STATE_READY)
  423. goto out;
  424. if (ints & SPI_HOST_INT_UPDATE) {
  425. p54spi_int_ack(priv, SPI_HOST_INT_UPDATE);
  426. ret = p54spi_rx(priv);
  427. if (ret < 0)
  428. goto out;
  429. }
  430. if (ints & SPI_HOST_INT_SW_UPDATE) {
  431. p54spi_int_ack(priv, SPI_HOST_INT_SW_UPDATE);
  432. ret = p54spi_rx(priv);
  433. if (ret < 0)
  434. goto out;
  435. }
  436. ret = p54spi_wq_tx(priv);
  437. if (ret < 0)
  438. goto out;
  439. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  440. out:
  441. mutex_unlock(&priv->mutex);
  442. }
  443. static int p54spi_op_start(struct ieee80211_hw *dev)
  444. {
  445. struct p54s_priv *priv = dev->priv;
  446. unsigned long timeout;
  447. int ret = 0;
  448. if (mutex_lock_interruptible(&priv->mutex)) {
  449. ret = -EINTR;
  450. goto out;
  451. }
  452. priv->fw_state = FW_STATE_BOOTING;
  453. p54spi_power_on(priv);
  454. ret = p54spi_upload_firmware(dev);
  455. if (ret < 0) {
  456. p54spi_power_off(priv);
  457. goto out_unlock;
  458. }
  459. mutex_unlock(&priv->mutex);
  460. timeout = msecs_to_jiffies(2000);
  461. timeout = wait_for_completion_interruptible_timeout(&priv->fw_comp,
  462. timeout);
  463. if (!timeout) {
  464. dev_err(&priv->spi->dev, "firmware boot failed");
  465. p54spi_power_off(priv);
  466. ret = -1;
  467. goto out;
  468. }
  469. if (mutex_lock_interruptible(&priv->mutex)) {
  470. ret = -EINTR;
  471. p54spi_power_off(priv);
  472. goto out;
  473. }
  474. WARN_ON(priv->fw_state != FW_STATE_READY);
  475. out_unlock:
  476. mutex_unlock(&priv->mutex);
  477. out:
  478. return ret;
  479. }
  480. static void p54spi_op_stop(struct ieee80211_hw *dev)
  481. {
  482. struct p54s_priv *priv = dev->priv;
  483. unsigned long flags;
  484. if (mutex_lock_interruptible(&priv->mutex)) {
  485. /* FIXME: how to handle this error? */
  486. return;
  487. }
  488. WARN_ON(priv->fw_state != FW_STATE_READY);
  489. cancel_work_sync(&priv->work);
  490. p54spi_power_off(priv);
  491. spin_lock_irqsave(&priv->tx_lock, flags);
  492. INIT_LIST_HEAD(&priv->tx_pending);
  493. spin_unlock_irqrestore(&priv->tx_lock, flags);
  494. priv->fw_state = FW_STATE_OFF;
  495. mutex_unlock(&priv->mutex);
  496. }
  497. static int __devinit p54spi_probe(struct spi_device *spi)
  498. {
  499. struct p54s_priv *priv = NULL;
  500. struct ieee80211_hw *hw;
  501. int ret = -EINVAL;
  502. hw = p54_init_common(sizeof(*priv));
  503. if (!hw) {
  504. dev_err(&priv->spi->dev, "could not alloc ieee80211_hw");
  505. return -ENOMEM;
  506. }
  507. priv = hw->priv;
  508. priv->hw = hw;
  509. dev_set_drvdata(&spi->dev, priv);
  510. priv->spi = spi;
  511. spi->bits_per_word = 16;
  512. spi->max_speed_hz = 24000000;
  513. ret = spi_setup(spi);
  514. if (ret < 0) {
  515. dev_err(&priv->spi->dev, "spi_setup failed");
  516. goto err_free_common;
  517. }
  518. ret = gpio_request(p54spi_gpio_power, "p54spi power");
  519. if (ret < 0) {
  520. dev_err(&priv->spi->dev, "power GPIO request failed: %d", ret);
  521. goto err_free_common;
  522. }
  523. ret = gpio_request(p54spi_gpio_irq, "p54spi irq");
  524. if (ret < 0) {
  525. dev_err(&priv->spi->dev, "irq GPIO request failed: %d", ret);
  526. goto err_free_common;
  527. }
  528. gpio_direction_output(p54spi_gpio_power, 0);
  529. gpio_direction_input(p54spi_gpio_irq);
  530. ret = request_irq(gpio_to_irq(p54spi_gpio_irq),
  531. p54spi_interrupt, IRQF_DISABLED, "p54spi",
  532. priv->spi);
  533. if (ret < 0) {
  534. dev_err(&priv->spi->dev, "request_irq() failed");
  535. goto err_free_common;
  536. }
  537. set_irq_type(gpio_to_irq(p54spi_gpio_irq),
  538. IRQ_TYPE_EDGE_RISING);
  539. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  540. INIT_WORK(&priv->work, p54spi_work);
  541. init_completion(&priv->fw_comp);
  542. INIT_LIST_HEAD(&priv->tx_pending);
  543. mutex_init(&priv->mutex);
  544. SET_IEEE80211_DEV(hw, &spi->dev);
  545. priv->common.open = p54spi_op_start;
  546. priv->common.stop = p54spi_op_stop;
  547. priv->common.tx = p54spi_op_tx;
  548. ret = p54spi_request_firmware(hw);
  549. if (ret < 0)
  550. goto err_free_common;
  551. ret = p54spi_request_eeprom(hw);
  552. if (ret)
  553. goto err_free_common;
  554. ret = p54_register_common(hw, &priv->spi->dev);
  555. if (ret)
  556. goto err_free_common;
  557. return 0;
  558. err_free_common:
  559. p54_free_common(priv->hw);
  560. return ret;
  561. }
  562. static int __devexit p54spi_remove(struct spi_device *spi)
  563. {
  564. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  565. ieee80211_unregister_hw(priv->hw);
  566. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  567. gpio_free(p54spi_gpio_power);
  568. gpio_free(p54spi_gpio_irq);
  569. release_firmware(priv->firmware);
  570. mutex_destroy(&priv->mutex);
  571. p54_free_common(priv->hw);
  572. ieee80211_free_hw(priv->hw);
  573. return 0;
  574. }
  575. static struct spi_driver p54spi_driver = {
  576. .driver = {
  577. /* use cx3110x name because board-n800.c uses that for the
  578. * SPI port */
  579. .name = "cx3110x",
  580. .bus = &spi_bus_type,
  581. .owner = THIS_MODULE,
  582. },
  583. .probe = p54spi_probe,
  584. .remove = __devexit_p(p54spi_remove),
  585. };
  586. static int __init p54spi_init(void)
  587. {
  588. int ret;
  589. ret = spi_register_driver(&p54spi_driver);
  590. if (ret < 0) {
  591. printk(KERN_ERR "failed to register SPI driver: %d", ret);
  592. goto out;
  593. }
  594. out:
  595. return ret;
  596. }
  597. static void __exit p54spi_exit(void)
  598. {
  599. spi_unregister_driver(&p54spi_driver);
  600. }
  601. module_init(p54spi_init);
  602. module_exit(p54spi_exit);
  603. MODULE_LICENSE("GPL");
  604. MODULE_AUTHOR("Christian Lamparter <chunkeey@web.de>");