bnx2x.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2010 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. #define DRV_MODULE_VERSION "1.60.00-1"
  20. #define DRV_MODULE_RELDATE "2010/10/06"
  21. #define BNX2X_BC_VER 0x040200
  22. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  23. #define BCM_VLAN 1
  24. #endif
  25. #define BNX2X_MULTI_QUEUE
  26. #define BNX2X_NEW_NAPI
  27. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  28. #define BCM_CNIC 1
  29. #include "../cnic_if.h"
  30. #endif
  31. #ifdef BCM_CNIC
  32. #define BNX2X_MIN_MSIX_VEC_CNT 3
  33. #define BNX2X_MSIX_VEC_FP_START 2
  34. #else
  35. #define BNX2X_MIN_MSIX_VEC_CNT 2
  36. #define BNX2X_MSIX_VEC_FP_START 1
  37. #endif
  38. #include <linux/mdio.h>
  39. #include <linux/pci.h>
  40. #include "bnx2x_reg.h"
  41. #include "bnx2x_fw_defs.h"
  42. #include "bnx2x_hsi.h"
  43. #include "bnx2x_link.h"
  44. #include "bnx2x_stats.h"
  45. /* error/debug prints */
  46. #define DRV_MODULE_NAME "bnx2x"
  47. /* for messages that are currently off */
  48. #define BNX2X_MSG_OFF 0
  49. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  50. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  51. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  52. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  53. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  54. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  55. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  56. /* regular debug print */
  57. #define DP(__mask, __fmt, __args...) \
  58. do { \
  59. if (bp->msg_enable & (__mask)) \
  60. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
  61. __func__, __LINE__, \
  62. bp->dev ? (bp->dev->name) : "?", \
  63. ##__args); \
  64. } while (0)
  65. /* errors debug print */
  66. #define BNX2X_DBG_ERR(__fmt, __args...) \
  67. do { \
  68. if (netif_msg_probe(bp)) \
  69. pr_err("[%s:%d(%s)]" __fmt, \
  70. __func__, __LINE__, \
  71. bp->dev ? (bp->dev->name) : "?", \
  72. ##__args); \
  73. } while (0)
  74. /* for errors (never masked) */
  75. #define BNX2X_ERR(__fmt, __args...) \
  76. do { \
  77. pr_err("[%s:%d(%s)]" __fmt, \
  78. __func__, __LINE__, \
  79. bp->dev ? (bp->dev->name) : "?", \
  80. ##__args); \
  81. } while (0)
  82. #define BNX2X_ERROR(__fmt, __args...) do { \
  83. pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
  84. } while (0)
  85. /* before we have a dev->name use dev_info() */
  86. #define BNX2X_DEV_INFO(__fmt, __args...) \
  87. do { \
  88. if (netif_msg_probe(bp)) \
  89. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  90. } while (0)
  91. void bnx2x_panic_dump(struct bnx2x *bp);
  92. #ifdef BNX2X_STOP_ON_ERROR
  93. #define bnx2x_panic() do { \
  94. bp->panic = 1; \
  95. BNX2X_ERR("driver assert\n"); \
  96. bnx2x_int_disable(bp); \
  97. bnx2x_panic_dump(bp); \
  98. } while (0)
  99. #else
  100. #define bnx2x_panic() do { \
  101. bp->panic = 1; \
  102. BNX2X_ERR("driver assert\n"); \
  103. bnx2x_panic_dump(bp); \
  104. } while (0)
  105. #endif
  106. #define bnx2x_mc_addr(ha) ((ha)->addr)
  107. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  108. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  109. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  110. #define REG_ADDR(bp, offset) ((bp->regview) + (offset))
  111. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  112. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  113. #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
  114. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  115. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  116. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  117. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  118. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  119. #define REG_RD_DMAE(bp, offset, valp, len32) \
  120. do { \
  121. bnx2x_read_dmae(bp, offset, len32);\
  122. memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
  123. } while (0)
  124. #define REG_WR_DMAE(bp, offset, valp, len32) \
  125. do { \
  126. memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
  127. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  128. offset, len32); \
  129. } while (0)
  130. #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
  131. REG_WR_DMAE(bp, offset, valp, len32)
  132. #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
  133. do { \
  134. memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
  135. bnx2x_write_big_buf_wb(bp, addr, len32); \
  136. } while (0)
  137. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  138. offsetof(struct shmem_region, field))
  139. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  140. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  141. #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
  142. offsetof(struct shmem2_region, field))
  143. #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
  144. #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
  145. #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
  146. offsetof(struct mf_cfg, field))
  147. #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
  148. offsetof(struct mf2_cfg, field))
  149. #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
  150. #define MF_CFG_WR(bp, field, val) REG_WR(bp,\
  151. MF_CFG_ADDR(bp, field), (val))
  152. #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
  153. #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
  154. (SHMEM2_RD((bp), size) > \
  155. offsetof(struct shmem2_region, field)))
  156. #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
  157. #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
  158. /* SP SB indices */
  159. /* General SP events - stats query, cfc delete, etc */
  160. #define HC_SP_INDEX_ETH_DEF_CONS 3
  161. /* EQ completions */
  162. #define HC_SP_INDEX_EQ_CONS 7
  163. /* iSCSI L2 */
  164. #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
  165. #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
  166. /**
  167. * CIDs and CLIDs:
  168. * CLIDs below is a CLID for func 0, then the CLID for other
  169. * functions will be calculated by the formula:
  170. *
  171. * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
  172. *
  173. */
  174. /* iSCSI L2 */
  175. #define BNX2X_ISCSI_ETH_CL_ID 17
  176. #define BNX2X_ISCSI_ETH_CID 17
  177. /** Additional rings budgeting */
  178. #ifdef BCM_CNIC
  179. #define CNIC_CONTEXT_USE 1
  180. #else
  181. #define CNIC_CONTEXT_USE 0
  182. #endif /* BCM_CNIC */
  183. #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
  184. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
  185. #define SM_RX_ID 0
  186. #define SM_TX_ID 1
  187. /* fast path */
  188. struct sw_rx_bd {
  189. struct sk_buff *skb;
  190. DEFINE_DMA_UNMAP_ADDR(mapping);
  191. };
  192. struct sw_tx_bd {
  193. struct sk_buff *skb;
  194. u16 first_bd;
  195. u8 flags;
  196. /* Set on the first BD descriptor when there is a split BD */
  197. #define BNX2X_TSO_SPLIT_BD (1<<0)
  198. };
  199. struct sw_rx_page {
  200. struct page *page;
  201. DEFINE_DMA_UNMAP_ADDR(mapping);
  202. };
  203. union db_prod {
  204. struct doorbell_set_prod data;
  205. u32 raw;
  206. };
  207. /* MC hsi */
  208. #define BCM_PAGE_SHIFT 12
  209. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  210. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  211. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  212. #define PAGES_PER_SGE_SHIFT 0
  213. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  214. #define SGE_PAGE_SIZE PAGE_SIZE
  215. #define SGE_PAGE_SHIFT PAGE_SHIFT
  216. #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
  217. /* SGE ring related macros */
  218. #define NUM_RX_SGE_PAGES 2
  219. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  220. #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
  221. /* RX_SGE_CNT is promised to be a power of 2 */
  222. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  223. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  224. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  225. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  226. (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
  227. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  228. /* SGE producer mask related macros */
  229. /* Number of bits in one sge_mask array element */
  230. #define RX_SGE_MASK_ELEM_SZ 64
  231. #define RX_SGE_MASK_ELEM_SHIFT 6
  232. #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
  233. /* Creates a bitmask of all ones in less significant bits.
  234. idx - index of the most significant bit in the created mask */
  235. #define RX_SGE_ONES_MASK(idx) \
  236. (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
  237. #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
  238. /* Number of u64 elements in SGE mask array */
  239. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  240. RX_SGE_MASK_ELEM_SZ)
  241. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  242. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  243. union host_hc_status_block {
  244. /* pointer to fp status block e1x */
  245. struct host_hc_status_block_e1x *e1x_sb;
  246. /* pointer to fp status block e2 */
  247. struct host_hc_status_block_e2 *e2_sb;
  248. };
  249. struct bnx2x_fastpath {
  250. #define BNX2X_NAPI_WEIGHT 128
  251. struct napi_struct napi;
  252. union host_hc_status_block status_blk;
  253. /* chip independed shortcuts into sb structure */
  254. __le16 *sb_index_values;
  255. __le16 *sb_running_index;
  256. /* chip independed shortcut into rx_prods_offset memory */
  257. u32 ustorm_rx_prods_offset;
  258. dma_addr_t status_blk_mapping;
  259. struct sw_tx_bd *tx_buf_ring;
  260. union eth_tx_bd_types *tx_desc_ring;
  261. dma_addr_t tx_desc_mapping;
  262. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  263. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  264. struct eth_rx_bd *rx_desc_ring;
  265. dma_addr_t rx_desc_mapping;
  266. union eth_rx_cqe *rx_comp_ring;
  267. dma_addr_t rx_comp_mapping;
  268. /* SGE ring */
  269. struct eth_rx_sge *rx_sge_ring;
  270. dma_addr_t rx_sge_mapping;
  271. u64 sge_mask[RX_SGE_MASK_LEN];
  272. int state;
  273. #define BNX2X_FP_STATE_CLOSED 0
  274. #define BNX2X_FP_STATE_IRQ 0x80000
  275. #define BNX2X_FP_STATE_OPENING 0x90000
  276. #define BNX2X_FP_STATE_OPEN 0xa0000
  277. #define BNX2X_FP_STATE_HALTING 0xb0000
  278. #define BNX2X_FP_STATE_HALTED 0xc0000
  279. #define BNX2X_FP_STATE_TERMINATING 0xd0000
  280. #define BNX2X_FP_STATE_TERMINATED 0xe0000
  281. u8 index; /* number in fp array */
  282. u8 cl_id; /* eth client id */
  283. u8 cl_qzone_id;
  284. u8 fw_sb_id; /* status block number in FW */
  285. u8 igu_sb_id; /* status block number in HW */
  286. u32 cid;
  287. union db_prod tx_db;
  288. u16 tx_pkt_prod;
  289. u16 tx_pkt_cons;
  290. u16 tx_bd_prod;
  291. u16 tx_bd_cons;
  292. __le16 *tx_cons_sb;
  293. __le16 fp_hc_idx;
  294. u16 rx_bd_prod;
  295. u16 rx_bd_cons;
  296. u16 rx_comp_prod;
  297. u16 rx_comp_cons;
  298. u16 rx_sge_prod;
  299. /* The last maximal completed SGE */
  300. u16 last_max_sge;
  301. __le16 *rx_cons_sb;
  302. unsigned long tx_pkt,
  303. rx_pkt,
  304. rx_calls;
  305. /* TPA related */
  306. struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
  307. u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
  308. #define BNX2X_TPA_START 1
  309. #define BNX2X_TPA_STOP 2
  310. u8 disable_tpa;
  311. #ifdef BNX2X_STOP_ON_ERROR
  312. u64 tpa_queue_used;
  313. #endif
  314. struct tstorm_per_client_stats old_tclient;
  315. struct ustorm_per_client_stats old_uclient;
  316. struct xstorm_per_client_stats old_xclient;
  317. struct bnx2x_eth_q_stats eth_q_stats;
  318. /* The size is calculated using the following:
  319. sizeof name field from netdev structure +
  320. 4 ('-Xx-' string) +
  321. 4 (for the digits and to make it DWORD aligned) */
  322. #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
  323. char name[FP_NAME_SIZE];
  324. struct bnx2x *bp; /* parent */
  325. };
  326. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  327. /* MC hsi */
  328. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  329. #define RX_COPY_THRESH 92
  330. #define NUM_TX_RINGS 16
  331. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
  332. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  333. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  334. #define MAX_TX_BD (NUM_TX_BD - 1)
  335. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  336. #define INIT_JUMBO_TX_RING_SIZE MAX_TX_AVAIL
  337. #define INIT_TX_RING_SIZE MAX_TX_AVAIL
  338. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  339. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  340. #define TX_BD(x) ((x) & MAX_TX_BD)
  341. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  342. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  343. #define NUM_RX_RINGS 8
  344. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  345. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  346. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  347. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  348. #define MAX_RX_BD (NUM_RX_BD - 1)
  349. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  350. #define MIN_RX_AVAIL 128
  351. #define INIT_JUMBO_RX_RING_SIZE MAX_RX_AVAIL
  352. #define INIT_RX_RING_SIZE MAX_RX_AVAIL
  353. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  354. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  355. #define RX_BD(x) ((x) & MAX_RX_BD)
  356. /* As long as CQE is 4 times bigger than BD entry we have to allocate
  357. 4 times more pages for CQ ring in order to keep it balanced with
  358. BD ring */
  359. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
  360. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  361. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  362. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  363. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  364. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  365. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  366. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  367. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  368. /* This is needed for determining of last_max */
  369. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  370. #define __SGE_MASK_SET_BIT(el, bit) \
  371. do { \
  372. el = ((el) | ((u64)0x1 << (bit))); \
  373. } while (0)
  374. #define __SGE_MASK_CLEAR_BIT(el, bit) \
  375. do { \
  376. el = ((el) & (~((u64)0x1 << (bit)))); \
  377. } while (0)
  378. #define SGE_MASK_SET_BIT(fp, idx) \
  379. __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  380. ((idx) & RX_SGE_MASK_ELEM_MASK))
  381. #define SGE_MASK_CLEAR_BIT(fp, idx) \
  382. __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  383. ((idx) & RX_SGE_MASK_ELEM_MASK))
  384. /* used on a CID received from the HW */
  385. #define SW_CID(x) (le32_to_cpu(x) & \
  386. (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
  387. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  388. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  389. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  390. le32_to_cpu((bd)->addr_lo))
  391. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  392. #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
  393. #define BNX2X_DB_SHIFT 7 /* 128 bytes*/
  394. #define DPM_TRIGER_TYPE 0x40
  395. #define DOORBELL(bp, cid, val) \
  396. do { \
  397. writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
  398. DPM_TRIGER_TYPE); \
  399. } while (0)
  400. /* TX CSUM helpers */
  401. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  402. skb->csum_offset)
  403. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  404. skb->csum_offset))
  405. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  406. #define XMIT_PLAIN 0
  407. #define XMIT_CSUM_V4 0x1
  408. #define XMIT_CSUM_V6 0x2
  409. #define XMIT_CSUM_TCP 0x4
  410. #define XMIT_GSO_V4 0x8
  411. #define XMIT_GSO_V6 0x10
  412. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  413. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  414. /* stuff added to make the code fit 80Col */
  415. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  416. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  417. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  418. #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
  419. (TPA_TYPE_START | TPA_TYPE_END))
  420. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  421. #define BNX2X_IP_CSUM_ERR(cqe) \
  422. (!((cqe)->fast_path_cqe.status_flags & \
  423. ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
  424. ((cqe)->fast_path_cqe.type_error_flags & \
  425. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
  426. #define BNX2X_L4_CSUM_ERR(cqe) \
  427. (!((cqe)->fast_path_cqe.status_flags & \
  428. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
  429. ((cqe)->fast_path_cqe.type_error_flags & \
  430. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
  431. #define BNX2X_RX_CSUM_OK(cqe) \
  432. (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
  433. #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
  434. (((le16_to_cpu(flags) & \
  435. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
  436. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
  437. == PRS_FLAG_OVERETH_IPV4)
  438. #define BNX2X_RX_SUM_FIX(cqe) \
  439. BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
  440. #define U_SB_ETH_RX_CQ_INDEX 1
  441. #define U_SB_ETH_RX_BD_INDEX 2
  442. #define C_SB_ETH_TX_CQ_INDEX 5
  443. #define BNX2X_RX_SB_INDEX \
  444. (&fp->sb_index_values[U_SB_ETH_RX_CQ_INDEX])
  445. #define BNX2X_TX_SB_INDEX \
  446. (&fp->sb_index_values[C_SB_ETH_TX_CQ_INDEX])
  447. /* end of fast path */
  448. /* common */
  449. struct bnx2x_common {
  450. u32 chip_id;
  451. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  452. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  453. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  454. #define CHIP_NUM_57710 0x164e
  455. #define CHIP_NUM_57711 0x164f
  456. #define CHIP_NUM_57711E 0x1650
  457. #define CHIP_NUM_57712 0x1662
  458. #define CHIP_NUM_57712E 0x1663
  459. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  460. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  461. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  462. #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
  463. #define CHIP_IS_57712E(bp) (CHIP_NUM(bp) == CHIP_NUM_57712E)
  464. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  465. CHIP_IS_57711E(bp))
  466. #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
  467. CHIP_IS_57712E(bp))
  468. #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
  469. #define IS_E1H_OFFSET (CHIP_IS_E1H(bp) || CHIP_IS_E2(bp))
  470. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  471. #define CHIP_REV_Ax 0x00000000
  472. /* assume maximum 5 revisions */
  473. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  474. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  475. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  476. !(CHIP_REV(bp) & 0x00001000))
  477. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  478. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  479. (CHIP_REV(bp) & 0x00001000))
  480. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  481. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  482. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  483. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  484. int flash_size;
  485. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  486. #define NVRAM_TIMEOUT_COUNT 30000
  487. #define NVRAM_PAGE_SIZE 256
  488. u32 shmem_base;
  489. u32 shmem2_base;
  490. u32 mf_cfg_base;
  491. u32 mf2_cfg_base;
  492. u32 hw_config;
  493. u32 bc_ver;
  494. u8 int_block;
  495. #define INT_BLOCK_HC 0
  496. #define INT_BLOCK_IGU 1
  497. #define INT_BLOCK_MODE_NORMAL 0
  498. #define INT_BLOCK_MODE_BW_COMP 2
  499. #define CHIP_INT_MODE_IS_NBC(bp) \
  500. (CHIP_IS_E2(bp) && \
  501. !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
  502. #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
  503. u8 chip_port_mode;
  504. #define CHIP_4_PORT_MODE 0x0
  505. #define CHIP_2_PORT_MODE 0x1
  506. #define CHIP_PORT_MODE_NONE 0x2
  507. #define CHIP_MODE(bp) (bp->common.chip_port_mode)
  508. #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
  509. };
  510. /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
  511. #define BNX2X_IGU_STAS_MSG_VF_CNT 64
  512. #define BNX2X_IGU_STAS_MSG_PF_CNT 4
  513. /* end of common */
  514. /* port */
  515. struct bnx2x_port {
  516. u32 pmf;
  517. u32 link_config[LINK_CONFIG_SIZE];
  518. u32 supported[LINK_CONFIG_SIZE];
  519. /* link settings - missing defines */
  520. #define SUPPORTED_2500baseX_Full (1 << 15)
  521. u32 advertising[LINK_CONFIG_SIZE];
  522. /* link settings - missing defines */
  523. #define ADVERTISED_2500baseX_Full (1 << 15)
  524. u32 phy_addr;
  525. /* used to synchronize phy accesses */
  526. struct mutex phy_mutex;
  527. int need_hw_lock;
  528. u32 port_stx;
  529. struct nig_stats old_nig_stats;
  530. };
  531. /* end of port */
  532. /* e1h Classification CAM line allocations */
  533. enum {
  534. CAM_ETH_LINE = 0,
  535. CAM_ISCSI_ETH_LINE,
  536. CAM_MAX_PF_LINE = CAM_ISCSI_ETH_LINE
  537. };
  538. #define BNX2X_VF_ID_INVALID 0xFF
  539. /*
  540. * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
  541. * control by the number of fast-path status blocks supported by the
  542. * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
  543. * status block represents an independent interrupts context that can
  544. * serve a regular L2 networking queue. However special L2 queues such
  545. * as the FCoE queue do not require a FP-SB and other components like
  546. * the CNIC may consume FP-SB reducing the number of possible L2 queues
  547. *
  548. * If the maximum number of FP-SB available is X then:
  549. * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
  550. * regular L2 queues is Y=X-1
  551. * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
  552. * c. If the FCoE L2 queue is supported the actual number of L2 queues
  553. * is Y+1
  554. * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
  555. * slow-path interrupts) or Y+2 if CNIC is supported (one additional
  556. * FP interrupt context for the CNIC).
  557. * e. The number of HW context (CID count) is always X or X+1 if FCoE
  558. * L2 queue is supported. the cid for the FCoE L2 queue is always X.
  559. */
  560. #define FP_SB_MAX_E1x 16 /* fast-path interrupt contexts E1x */
  561. #define FP_SB_MAX_E2 16 /* fast-path interrupt contexts E2 */
  562. /*
  563. * cid_cnt paramter below refers to the value returned by
  564. * 'bnx2x_get_l2_cid_count()' routine
  565. */
  566. /*
  567. * The number of FP context allocated by the driver == max number of regular
  568. * L2 queues + 1 for the FCoE L2 queue
  569. */
  570. #define L2_FP_COUNT(cid_cnt) ((cid_cnt) - CNIC_CONTEXT_USE)
  571. union cdu_context {
  572. struct eth_context eth;
  573. char pad[1024];
  574. };
  575. /* CDU host DB constants */
  576. #define CDU_ILT_PAGE_SZ_HW 3
  577. #define CDU_ILT_PAGE_SZ (4096 << CDU_ILT_PAGE_SZ_HW) /* 32K */
  578. #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
  579. #ifdef BCM_CNIC
  580. #define CNIC_ISCSI_CID_MAX 256
  581. #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX)
  582. #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
  583. #endif
  584. #define QM_ILT_PAGE_SZ_HW 3
  585. #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 32K */
  586. #define QM_CID_ROUND 1024
  587. #ifdef BCM_CNIC
  588. /* TM (timers) host DB constants */
  589. #define TM_ILT_PAGE_SZ_HW 2
  590. #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 16K */
  591. /* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
  592. #define TM_CONN_NUM 1024
  593. #define TM_ILT_SZ (8 * TM_CONN_NUM)
  594. #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
  595. /* SRC (Searcher) host DB constants */
  596. #define SRC_ILT_PAGE_SZ_HW 3
  597. #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 32K */
  598. #define SRC_HASH_BITS 10
  599. #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
  600. #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
  601. #define SRC_T2_SZ SRC_ILT_SZ
  602. #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
  603. #endif
  604. #define MAX_DMAE_C 8
  605. /* DMA memory not used in fastpath */
  606. struct bnx2x_slowpath {
  607. struct eth_stats_query fw_stats;
  608. struct mac_configuration_cmd mac_config;
  609. struct mac_configuration_cmd mcast_config;
  610. struct client_init_ramrod_data client_init_data;
  611. /* used by dmae command executer */
  612. struct dmae_command dmae[MAX_DMAE_C];
  613. u32 stats_comp;
  614. union mac_stats mac_stats;
  615. struct nig_stats nig_stats;
  616. struct host_port_stats port_stats;
  617. struct host_func_stats func_stats;
  618. struct host_func_stats func_stats_base;
  619. u32 wb_comp;
  620. u32 wb_data[4];
  621. };
  622. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  623. #define bnx2x_sp_mapping(bp, var) \
  624. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  625. /* attn group wiring */
  626. #define MAX_DYNAMIC_ATTN_GRPS 8
  627. struct attn_route {
  628. u32 sig[5];
  629. };
  630. struct iro {
  631. u32 base;
  632. u16 m1;
  633. u16 m2;
  634. u16 m3;
  635. u16 size;
  636. };
  637. struct hw_context {
  638. union cdu_context *vcxt;
  639. dma_addr_t cxt_mapping;
  640. size_t size;
  641. };
  642. /* forward */
  643. struct bnx2x_ilt;
  644. typedef enum {
  645. BNX2X_RECOVERY_DONE,
  646. BNX2X_RECOVERY_INIT,
  647. BNX2X_RECOVERY_WAIT,
  648. } bnx2x_recovery_state_t;
  649. /**
  650. * Event queue (EQ or event ring) MC hsi
  651. * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
  652. */
  653. #define NUM_EQ_PAGES 1
  654. #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
  655. #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
  656. #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
  657. #define EQ_DESC_MASK (NUM_EQ_DESC - 1)
  658. #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
  659. /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
  660. #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
  661. (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
  662. /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
  663. #define EQ_DESC(x) ((x) & EQ_DESC_MASK)
  664. #define BNX2X_EQ_INDEX \
  665. (&bp->def_status_blk->sp_sb.\
  666. index_values[HC_SP_INDEX_EQ_CONS])
  667. struct bnx2x {
  668. /* Fields used in the tx and intr/napi performance paths
  669. * are grouped together in the beginning of the structure
  670. */
  671. struct bnx2x_fastpath *fp;
  672. void __iomem *regview;
  673. void __iomem *doorbells;
  674. u16 db_size;
  675. struct net_device *dev;
  676. struct pci_dev *pdev;
  677. struct iro *iro_arr;
  678. #define IRO (bp->iro_arr)
  679. atomic_t intr_sem;
  680. bnx2x_recovery_state_t recovery_state;
  681. int is_leader;
  682. struct msix_entry *msix_table;
  683. #define INT_MODE_INTx 1
  684. #define INT_MODE_MSI 2
  685. int tx_ring_size;
  686. #ifdef BCM_VLAN
  687. struct vlan_group *vlgrp;
  688. #endif
  689. u32 rx_csum;
  690. u32 rx_buf_size;
  691. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  692. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  693. #define ETH_MIN_PACKET_SIZE 60
  694. #define ETH_MAX_PACKET_SIZE 1500
  695. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  696. /* Max supported alignment is 256 (8 shift) */
  697. #define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
  698. L1_CACHE_SHIFT : 8)
  699. #define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
  700. #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
  701. struct host_sp_status_block *def_status_blk;
  702. #define DEF_SB_IGU_ID 16
  703. #define DEF_SB_ID HC_SP_SB_ID
  704. __le16 def_idx;
  705. __le16 def_att_idx;
  706. u32 attn_state;
  707. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  708. /* slow path ring */
  709. struct eth_spe *spq;
  710. dma_addr_t spq_mapping;
  711. u16 spq_prod_idx;
  712. struct eth_spe *spq_prod_bd;
  713. struct eth_spe *spq_last_bd;
  714. __le16 *dsb_sp_prod;
  715. atomic_t spq_left; /* serialize spq */
  716. /* used to synchronize spq accesses */
  717. spinlock_t spq_lock;
  718. /* event queue */
  719. union event_ring_elem *eq_ring;
  720. dma_addr_t eq_mapping;
  721. u16 eq_prod;
  722. u16 eq_cons;
  723. __le16 *eq_cons_sb;
  724. /* Flags for marking that there is a STAT_QUERY or
  725. SET_MAC ramrod pending */
  726. int stats_pending;
  727. int set_mac_pending;
  728. /* End of fields used in the performance code paths */
  729. int panic;
  730. int msg_enable;
  731. u32 flags;
  732. #define PCIX_FLAG 1
  733. #define PCI_32BIT_FLAG 2
  734. #define ONE_PORT_FLAG 4
  735. #define NO_WOL_FLAG 8
  736. #define USING_DAC_FLAG 0x10
  737. #define USING_MSIX_FLAG 0x20
  738. #define USING_MSI_FLAG 0x40
  739. #define TPA_ENABLE_FLAG 0x80
  740. #define NO_MCP_FLAG 0x100
  741. #define DISABLE_MSI_FLAG 0x200
  742. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  743. #define HW_VLAN_TX_FLAG 0x400
  744. #define HW_VLAN_RX_FLAG 0x800
  745. #define MF_FUNC_DIS 0x1000
  746. int pf_num; /* absolute PF number */
  747. int pfid; /* per-path PF number */
  748. int base_fw_ndsb;
  749. #define BP_PATH(bp) (!CHIP_IS_E2(bp) ? \
  750. 0 : (bp->pf_num & 1))
  751. #define BP_PORT(bp) (bp->pfid & 1)
  752. #define BP_FUNC(bp) (bp->pfid)
  753. #define BP_ABS_FUNC(bp) (bp->pf_num)
  754. #define BP_E1HVN(bp) (bp->pfid >> 1)
  755. #define BP_VN(bp) (CHIP_MODE_IS_4_PORT(bp) ? \
  756. 0 : BP_E1HVN(bp))
  757. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  758. #define BP_FW_MB_IDX(bp) (BP_PORT(bp) +\
  759. BP_VN(bp) * (CHIP_IS_E1x(bp) ? 2 : 1))
  760. #ifdef BCM_CNIC
  761. #define BCM_CNIC_CID_START 16
  762. #define BCM_ISCSI_ETH_CL_ID 17
  763. #endif
  764. int pm_cap;
  765. int pcie_cap;
  766. int mrrs;
  767. struct delayed_work sp_task;
  768. struct delayed_work reset_task;
  769. struct timer_list timer;
  770. int current_interval;
  771. u16 fw_seq;
  772. u16 fw_drv_pulse_wr_seq;
  773. u32 func_stx;
  774. struct link_params link_params;
  775. struct link_vars link_vars;
  776. struct mdio_if_info mdio;
  777. struct bnx2x_common common;
  778. struct bnx2x_port port;
  779. struct cmng_struct_per_port cmng;
  780. u32 vn_weight_sum;
  781. u32 mf_config[E1HVN_MAX];
  782. u32 mf2_config[E2_FUNC_MAX];
  783. u16 mf_ov;
  784. u8 mf_mode;
  785. #define IS_MF(bp) (bp->mf_mode != 0)
  786. u8 wol;
  787. int rx_ring_size;
  788. u16 tx_quick_cons_trip_int;
  789. u16 tx_quick_cons_trip;
  790. u16 tx_ticks_int;
  791. u16 tx_ticks;
  792. u16 rx_quick_cons_trip_int;
  793. u16 rx_quick_cons_trip;
  794. u16 rx_ticks_int;
  795. u16 rx_ticks;
  796. /* Maximal coalescing timeout in us */
  797. #define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
  798. u32 lin_cnt;
  799. int state;
  800. #define BNX2X_STATE_CLOSED 0
  801. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  802. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  803. #define BNX2X_STATE_OPEN 0x3000
  804. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  805. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  806. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  807. #define BNX2X_STATE_FUNC_STARTED 0x7000
  808. #define BNX2X_STATE_DIAG 0xe000
  809. #define BNX2X_STATE_ERROR 0xf000
  810. int multi_mode;
  811. int num_queues;
  812. int disable_tpa;
  813. int int_mode;
  814. struct tstorm_eth_mac_filter_config mac_filters;
  815. #define BNX2X_ACCEPT_NONE 0x0000
  816. #define BNX2X_ACCEPT_UNICAST 0x0001
  817. #define BNX2X_ACCEPT_MULTICAST 0x0002
  818. #define BNX2X_ACCEPT_ALL_UNICAST 0x0004
  819. #define BNX2X_ACCEPT_ALL_MULTICAST 0x0008
  820. #define BNX2X_ACCEPT_BROADCAST 0x0010
  821. #define BNX2X_PROMISCUOUS_MODE 0x10000
  822. u32 rx_mode;
  823. #define BNX2X_RX_MODE_NONE 0
  824. #define BNX2X_RX_MODE_NORMAL 1
  825. #define BNX2X_RX_MODE_ALLMULTI 2
  826. #define BNX2X_RX_MODE_PROMISC 3
  827. #define BNX2X_MAX_MULTICAST 64
  828. #define BNX2X_MAX_EMUL_MULTI 16
  829. u8 igu_dsb_id;
  830. u8 igu_base_sb;
  831. u8 igu_sb_cnt;
  832. dma_addr_t def_status_blk_mapping;
  833. struct bnx2x_slowpath *slowpath;
  834. dma_addr_t slowpath_mapping;
  835. struct hw_context context;
  836. struct bnx2x_ilt *ilt;
  837. #define BP_ILT(bp) ((bp)->ilt)
  838. #define ILT_MAX_LINES 128
  839. int l2_cid_count;
  840. #define L2_ILT_LINES(bp) (DIV_ROUND_UP((bp)->l2_cid_count, \
  841. ILT_PAGE_CIDS))
  842. #define BNX2X_DB_SIZE(bp) ((bp)->l2_cid_count * (1 << BNX2X_DB_SHIFT))
  843. int qm_cid_count;
  844. int dropless_fc;
  845. #ifdef BCM_CNIC
  846. u32 cnic_flags;
  847. #define BNX2X_CNIC_FLAG_MAC_SET 1
  848. void *t2;
  849. dma_addr_t t2_mapping;
  850. struct cnic_ops *cnic_ops;
  851. void *cnic_data;
  852. u32 cnic_tag;
  853. struct cnic_eth_dev cnic_eth_dev;
  854. union host_hc_status_block cnic_sb;
  855. dma_addr_t cnic_sb_mapping;
  856. #define CNIC_SB_ID(bp) ((bp)->base_fw_ndsb + BP_L_ID(bp))
  857. #define CNIC_IGU_SB_ID(bp) ((bp)->igu_base_sb)
  858. struct eth_spe *cnic_kwq;
  859. struct eth_spe *cnic_kwq_prod;
  860. struct eth_spe *cnic_kwq_cons;
  861. struct eth_spe *cnic_kwq_last;
  862. u16 cnic_kwq_pending;
  863. u16 cnic_spq_pending;
  864. struct mutex cnic_mutex;
  865. u8 iscsi_mac[6];
  866. #endif
  867. int dmae_ready;
  868. /* used to synchronize dmae accesses */
  869. struct mutex dmae_mutex;
  870. /* used to protect the FW mail box */
  871. struct mutex fw_mb_mutex;
  872. /* used to synchronize stats collecting */
  873. int stats_state;
  874. /* used for synchronization of concurrent threads statistics handling */
  875. spinlock_t stats_lock;
  876. /* used by dmae command loader */
  877. struct dmae_command stats_dmae;
  878. int executer_idx;
  879. u16 stats_counter;
  880. struct bnx2x_eth_stats eth_stats;
  881. struct z_stream_s *strm;
  882. void *gunzip_buf;
  883. dma_addr_t gunzip_mapping;
  884. int gunzip_outlen;
  885. #define FW_BUF_SIZE 0x8000
  886. #define GUNZIP_BUF(bp) (bp->gunzip_buf)
  887. #define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
  888. #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
  889. struct raw_op *init_ops;
  890. /* Init blocks offsets inside init_ops */
  891. u16 *init_ops_offsets;
  892. /* Data blob - has 32 bit granularity */
  893. u32 *init_data;
  894. /* Zipped PRAM blobs - raw data */
  895. const u8 *tsem_int_table_data;
  896. const u8 *tsem_pram_data;
  897. const u8 *usem_int_table_data;
  898. const u8 *usem_pram_data;
  899. const u8 *xsem_int_table_data;
  900. const u8 *xsem_pram_data;
  901. const u8 *csem_int_table_data;
  902. const u8 *csem_pram_data;
  903. #define INIT_OPS(bp) (bp->init_ops)
  904. #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
  905. #define INIT_DATA(bp) (bp->init_data)
  906. #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
  907. #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
  908. #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
  909. #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
  910. #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
  911. #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
  912. #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
  913. #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
  914. char fw_ver[32];
  915. const struct firmware *firmware;
  916. };
  917. /**
  918. * Init queue/func interface
  919. */
  920. /* queue init flags */
  921. #define QUEUE_FLG_TPA 0x0001
  922. #define QUEUE_FLG_CACHE_ALIGN 0x0002
  923. #define QUEUE_FLG_STATS 0x0004
  924. #define QUEUE_FLG_OV 0x0008
  925. #define QUEUE_FLG_VLAN 0x0010
  926. #define QUEUE_FLG_COS 0x0020
  927. #define QUEUE_FLG_HC 0x0040
  928. #define QUEUE_FLG_DHC 0x0080
  929. #define QUEUE_FLG_OOO 0x0100
  930. #define QUEUE_DROP_IP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR
  931. #define QUEUE_DROP_TCP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR
  932. #define QUEUE_DROP_TTL0 TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0
  933. #define QUEUE_DROP_UDP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR
  934. /* rss capabilities */
  935. #define RSS_IPV4_CAP 0x0001
  936. #define RSS_IPV4_TCP_CAP 0x0002
  937. #define RSS_IPV6_CAP 0x0004
  938. #define RSS_IPV6_TCP_CAP 0x0008
  939. #define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
  940. #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
  941. #define BNX2X_MAX_QUEUES(bp) (bp->igu_sb_cnt - CNIC_CONTEXT_USE)
  942. #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1)
  943. #define RSS_IPV4_CAP_MASK \
  944. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
  945. #define RSS_IPV4_TCP_CAP_MASK \
  946. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
  947. #define RSS_IPV6_CAP_MASK \
  948. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
  949. #define RSS_IPV6_TCP_CAP_MASK \
  950. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
  951. /* func init flags */
  952. #define FUNC_FLG_RSS 0x0001
  953. #define FUNC_FLG_STATS 0x0002
  954. /* removed FUNC_FLG_UNMATCHED 0x0004 */
  955. #define FUNC_FLG_TPA 0x0008
  956. #define FUNC_FLG_SPQ 0x0010
  957. #define FUNC_FLG_LEADING 0x0020 /* PF only */
  958. #define FUNC_CONFIG(flgs) ((flgs) & (FUNC_FLG_RSS | FUNC_FLG_TPA | \
  959. FUNC_FLG_LEADING))
  960. struct rxq_pause_params {
  961. u16 bd_th_lo;
  962. u16 bd_th_hi;
  963. u16 rcq_th_lo;
  964. u16 rcq_th_hi;
  965. u16 sge_th_lo; /* valid iff QUEUE_FLG_TPA */
  966. u16 sge_th_hi; /* valid iff QUEUE_FLG_TPA */
  967. u16 pri_map;
  968. };
  969. struct bnx2x_rxq_init_params {
  970. /* cxt*/
  971. struct eth_context *cxt;
  972. /* dma */
  973. dma_addr_t dscr_map;
  974. dma_addr_t sge_map;
  975. dma_addr_t rcq_map;
  976. dma_addr_t rcq_np_map;
  977. u16 flags;
  978. u16 drop_flags;
  979. u16 mtu;
  980. u16 buf_sz;
  981. u16 fw_sb_id;
  982. u16 cl_id;
  983. u16 spcl_id;
  984. u16 cl_qzone_id;
  985. /* valid iff QUEUE_FLG_STATS */
  986. u16 stat_id;
  987. /* valid iff QUEUE_FLG_TPA */
  988. u16 tpa_agg_sz;
  989. u16 sge_buf_sz;
  990. u16 max_sges_pkt;
  991. /* valid iff QUEUE_FLG_CACHE_ALIGN */
  992. u8 cache_line_log;
  993. u8 sb_cq_index;
  994. u32 cid;
  995. /* desired interrupts per sec. valid iff QUEUE_FLG_HC */
  996. u32 hc_rate;
  997. };
  998. struct bnx2x_txq_init_params {
  999. /* cxt*/
  1000. struct eth_context *cxt;
  1001. /* dma */
  1002. dma_addr_t dscr_map;
  1003. u16 flags;
  1004. u16 fw_sb_id;
  1005. u8 sb_cq_index;
  1006. u8 cos; /* valid iff QUEUE_FLG_COS */
  1007. u16 stat_id; /* valid iff QUEUE_FLG_STATS */
  1008. u16 traffic_type;
  1009. u32 cid;
  1010. u16 hc_rate; /* desired interrupts per sec.*/
  1011. /* valid iff QUEUE_FLG_HC */
  1012. };
  1013. struct bnx2x_client_ramrod_params {
  1014. int *pstate;
  1015. int state;
  1016. u16 index;
  1017. u16 cl_id;
  1018. u32 cid;
  1019. u8 poll;
  1020. #define CLIENT_IS_LEADING_RSS 0x02
  1021. u8 flags;
  1022. };
  1023. struct bnx2x_client_init_params {
  1024. struct rxq_pause_params pause;
  1025. struct bnx2x_rxq_init_params rxq_params;
  1026. struct bnx2x_txq_init_params txq_params;
  1027. struct bnx2x_client_ramrod_params ramrod_params;
  1028. };
  1029. struct bnx2x_rss_params {
  1030. int mode;
  1031. u16 cap;
  1032. u16 result_mask;
  1033. };
  1034. struct bnx2x_func_init_params {
  1035. /* rss */
  1036. struct bnx2x_rss_params *rss; /* valid iff FUNC_FLG_RSS */
  1037. /* dma */
  1038. dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
  1039. dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
  1040. u16 func_flgs;
  1041. u16 func_id; /* abs fid */
  1042. u16 pf_id;
  1043. u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
  1044. };
  1045. #define for_each_queue(bp, var) \
  1046. for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++)
  1047. #define for_each_nondefault_queue(bp, var) \
  1048. for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++)
  1049. #define WAIT_RAMROD_POLL 0x01
  1050. #define WAIT_RAMROD_COMMON 0x02
  1051. int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
  1052. int *state_p, int flags);
  1053. /* dmae */
  1054. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  1055. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  1056. u32 len32);
  1057. void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
  1058. u32 addr, u32 len);
  1059. void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
  1060. u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
  1061. u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
  1062. u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
  1063. bool with_comp, u8 comp_type);
  1064. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
  1065. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  1066. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  1067. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
  1068. void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val);
  1069. void bnx2x_calc_fc_adv(struct bnx2x *bp);
  1070. int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
  1071. u32 data_hi, u32 data_lo, int common);
  1072. void bnx2x_update_coalesce(struct bnx2x *bp);
  1073. int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
  1074. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  1075. int wait)
  1076. {
  1077. u32 val;
  1078. do {
  1079. val = REG_RD(bp, reg);
  1080. if (val == expected)
  1081. break;
  1082. ms -= wait;
  1083. msleep(wait);
  1084. } while (ms > 0);
  1085. return val;
  1086. }
  1087. #define BNX2X_ILT_ZALLOC(x, y, size) \
  1088. do { \
  1089. x = pci_alloc_consistent(bp->pdev, size, y); \
  1090. if (x) \
  1091. memset(x, 0, size); \
  1092. } while (0)
  1093. #define BNX2X_ILT_FREE(x, y, size) \
  1094. do { \
  1095. if (x) { \
  1096. pci_free_consistent(bp->pdev, size, x, y); \
  1097. x = NULL; \
  1098. y = 0; \
  1099. } \
  1100. } while (0)
  1101. #define ILOG2(x) (ilog2((x)))
  1102. #define ILT_NUM_PAGE_ENTRIES (3072)
  1103. /* In 57710/11 we use whole table since we have 8 func
  1104. * In 57712 we have only 4 func, but use same size per func, then only half of
  1105. * the table in use
  1106. */
  1107. #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
  1108. #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
  1109. /*
  1110. * the phys address is shifted right 12 bits and has an added
  1111. * 1=valid bit added to the 53rd bit
  1112. * then since this is a wide register(TM)
  1113. * we split it into two 32 bit writes
  1114. */
  1115. #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
  1116. #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
  1117. /* load/unload mode */
  1118. #define LOAD_NORMAL 0
  1119. #define LOAD_OPEN 1
  1120. #define LOAD_DIAG 2
  1121. #define UNLOAD_NORMAL 0
  1122. #define UNLOAD_CLOSE 1
  1123. #define UNLOAD_RECOVERY 2
  1124. /* DMAE command defines */
  1125. #define DMAE_TIMEOUT -1
  1126. #define DMAE_PCI_ERROR -2 /* E2 and onward */
  1127. #define DMAE_NOT_RDY -3
  1128. #define DMAE_PCI_ERR_FLAG 0x80000000
  1129. #define DMAE_SRC_PCI 0
  1130. #define DMAE_SRC_GRC 1
  1131. #define DMAE_DST_NONE 0
  1132. #define DMAE_DST_PCI 1
  1133. #define DMAE_DST_GRC 2
  1134. #define DMAE_COMP_PCI 0
  1135. #define DMAE_COMP_GRC 1
  1136. /* E2 and onward - PCI error handling in the completion */
  1137. #define DMAE_COMP_REGULAR 0
  1138. #define DMAE_COM_SET_ERR 1
  1139. #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
  1140. DMAE_COMMAND_SRC_SHIFT)
  1141. #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
  1142. DMAE_COMMAND_SRC_SHIFT)
  1143. #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
  1144. DMAE_COMMAND_DST_SHIFT)
  1145. #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
  1146. DMAE_COMMAND_DST_SHIFT)
  1147. #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
  1148. DMAE_COMMAND_C_DST_SHIFT)
  1149. #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
  1150. DMAE_COMMAND_C_DST_SHIFT)
  1151. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  1152. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1153. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1154. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1155. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1156. #define DMAE_CMD_PORT_0 0
  1157. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  1158. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  1159. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  1160. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  1161. #define DMAE_SRC_PF 0
  1162. #define DMAE_SRC_VF 1
  1163. #define DMAE_DST_PF 0
  1164. #define DMAE_DST_VF 1
  1165. #define DMAE_C_SRC 0
  1166. #define DMAE_C_DST 1
  1167. #define DMAE_LEN32_RD_MAX 0x80
  1168. #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
  1169. #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
  1170. indicates eror */
  1171. #define MAX_DMAE_C_PER_PORT 8
  1172. #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  1173. BP_E1HVN(bp))
  1174. #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  1175. E1HVN_MAX)
  1176. /* PCIE link and speed */
  1177. #define PCICFG_LINK_WIDTH 0x1f00000
  1178. #define PCICFG_LINK_WIDTH_SHIFT 20
  1179. #define PCICFG_LINK_SPEED 0xf0000
  1180. #define PCICFG_LINK_SPEED_SHIFT 16
  1181. #define BNX2X_NUM_TESTS 7
  1182. #define BNX2X_PHY_LOOPBACK 0
  1183. #define BNX2X_MAC_LOOPBACK 1
  1184. #define BNX2X_PHY_LOOPBACK_FAILED 1
  1185. #define BNX2X_MAC_LOOPBACK_FAILED 2
  1186. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  1187. BNX2X_PHY_LOOPBACK_FAILED)
  1188. #define STROM_ASSERT_ARRAY_SIZE 50
  1189. /* must be used on a CID before placing it on a HW ring */
  1190. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
  1191. (BP_E1HVN(bp) << 17) | (x))
  1192. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  1193. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  1194. #define BNX2X_BTR 4
  1195. #define MAX_SPQ_PENDING 8
  1196. /* CMNG constants
  1197. derived from lab experiments, and not from system spec calculations !!! */
  1198. #define DEF_MIN_RATE 100
  1199. /* resolution of the rate shaping timer - 100 usec */
  1200. #define RS_PERIODIC_TIMEOUT_USEC 100
  1201. /* resolution of fairness algorithm in usecs -
  1202. coefficient for calculating the actual t fair */
  1203. #define T_FAIR_COEF 10000000
  1204. /* number of bytes in single QM arbitration cycle -
  1205. coefficient for calculating the fairness timer */
  1206. #define QM_ARB_BYTES 40000
  1207. #define FAIR_MEM 2
  1208. #define ATTN_NIG_FOR_FUNC (1L << 8)
  1209. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  1210. #define GPIO_2_FUNC (1L << 10)
  1211. #define GPIO_3_FUNC (1L << 11)
  1212. #define GPIO_4_FUNC (1L << 12)
  1213. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  1214. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  1215. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  1216. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  1217. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  1218. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  1219. #define ATTN_HARD_WIRED_MASK 0xff00
  1220. #define ATTENTION_ID 4
  1221. /* stuff added to make the code fit 80Col */
  1222. #define BNX2X_PMF_LINK_ASSERT \
  1223. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  1224. #define BNX2X_MC_ASSERT_BITS \
  1225. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1226. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1227. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1228. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  1229. #define BNX2X_MCP_ASSERT \
  1230. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  1231. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  1232. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  1233. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  1234. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  1235. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  1236. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  1237. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  1238. #define HW_INTERRUT_ASSERT_SET_0 \
  1239. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  1240. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  1241. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  1242. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  1243. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  1244. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  1245. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  1246. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  1247. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  1248. #define HW_INTERRUT_ASSERT_SET_1 \
  1249. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  1250. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  1251. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  1252. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  1253. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  1254. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  1255. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  1256. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  1257. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  1258. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  1259. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  1260. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  1261. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  1262. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  1263. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  1264. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  1265. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  1266. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  1267. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  1268. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  1269. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  1270. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  1271. #define HW_INTERRUT_ASSERT_SET_2 \
  1272. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  1273. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  1274. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  1275. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  1276. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  1277. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  1278. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  1279. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  1280. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  1281. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  1282. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  1283. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  1284. #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
  1285. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
  1286. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
  1287. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
  1288. #define RSS_FLAGS(bp) \
  1289. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  1290. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  1291. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  1292. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  1293. (bp->multi_mode << \
  1294. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
  1295. #define MULTI_MASK 0x7f
  1296. #define BNX2X_SP_DSB_INDEX \
  1297. (&bp->def_status_blk->sp_sb.\
  1298. index_values[HC_SP_INDEX_ETH_DEF_CONS])
  1299. #define SET_FLAG(value, mask, flag) \
  1300. do {\
  1301. (value) &= ~(mask);\
  1302. (value) |= ((flag) << (mask##_SHIFT));\
  1303. } while (0)
  1304. #define GET_FLAG(value, mask) \
  1305. (((value) &= (mask)) >> (mask##_SHIFT))
  1306. #define GET_FIELD(value, fname) \
  1307. (((value) & (fname##_MASK)) >> (fname##_SHIFT))
  1308. #define CAM_IS_INVALID(x) \
  1309. (GET_FLAG(x.flags, \
  1310. MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
  1311. (T_ETH_MAC_COMMAND_INVALIDATE))
  1312. #define CAM_INVALIDATE(x) \
  1313. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  1314. /* Number of u32 elements in MC hash array */
  1315. #define MC_HASH_SIZE 8
  1316. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  1317. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  1318. #ifndef PXP2_REG_PXP2_INT_STS
  1319. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  1320. #endif
  1321. #ifndef ETH_MAX_RX_CLIENTS_E2
  1322. #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
  1323. #endif
  1324. #define BNX2X_VPD_LEN 128
  1325. #define VENDOR_ID_LEN 4
  1326. /* Congestion management fairness mode */
  1327. #define CMNG_FNS_NONE 0
  1328. #define CMNG_FNS_MINMAX 1
  1329. #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
  1330. #define HC_SEG_ACCESS_ATTN 4
  1331. #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
  1332. #ifdef BNX2X_MAIN
  1333. #define BNX2X_EXTERN
  1334. #else
  1335. #define BNX2X_EXTERN extern
  1336. #endif
  1337. BNX2X_EXTERN int load_count[2][3]; /* per path: 0-common, 1-port0, 2-port1 */
  1338. extern void bnx2x_set_ethtool_ops(struct net_device *netdev);
  1339. #endif /* bnx2x.h */