phy_n.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  47. {//TODO
  48. }
  49. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  50. {//TODO
  51. }
  52. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  53. bool ignore_tssi)
  54. {//TODO
  55. return B43_TXPWR_RES_DONE;
  56. }
  57. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  58. const struct b43_nphy_channeltab_entry *e)
  59. {
  60. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  61. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  62. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  63. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  64. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  65. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  66. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  67. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  68. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  69. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  70. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  71. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  72. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  73. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  74. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  75. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  76. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  77. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  78. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  79. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  80. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  81. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  82. }
  83. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  84. const struct b43_nphy_channeltab_entry *e)
  85. {
  86. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  87. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  88. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  89. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  90. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  91. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  92. }
  93. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  94. {
  95. //TODO
  96. }
  97. /* Tune the hardware to a new channel. */
  98. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  99. {
  100. const struct b43_nphy_channeltab_entry *tabent;
  101. tabent = b43_nphy_get_chantabent(dev, channel);
  102. if (!tabent)
  103. return -ESRCH;
  104. //FIXME enable/disable band select upper20 in RXCTL
  105. if (0 /*FIXME 5Ghz*/)
  106. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  107. else
  108. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  109. b43_chantab_radio_upload(dev, tabent);
  110. udelay(50);
  111. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  112. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  113. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  114. udelay(300);
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  117. else
  118. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  119. b43_chantab_phy_upload(dev, tabent);
  120. b43_nphy_tx_power_fix(dev);
  121. return 0;
  122. }
  123. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  124. {
  125. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  126. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  127. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  128. B43_NPHY_RFCTL_CMD_CHIP0PU |
  129. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  130. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  131. B43_NPHY_RFCTL_CMD_PORFORCE);
  132. }
  133. static void b43_radio_init2055_post(struct b43_wldev *dev)
  134. {
  135. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  136. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  137. int i;
  138. u16 val;
  139. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  140. msleep(1);
  141. if ((sprom->revision != 4) ||
  142. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  143. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  144. (binfo->type != 0x46D) ||
  145. (binfo->rev < 0x41)) {
  146. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  147. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  148. msleep(1);
  149. }
  150. }
  151. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  152. msleep(1);
  153. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  154. msleep(1);
  155. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  156. msleep(1);
  157. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  158. msleep(1);
  159. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  160. msleep(1);
  161. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  162. msleep(1);
  163. for (i = 0; i < 100; i++) {
  164. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  165. if (val & 0x80)
  166. break;
  167. udelay(10);
  168. }
  169. msleep(1);
  170. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  171. msleep(1);
  172. nphy_channel_switch(dev, dev->phy.channel);
  173. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  174. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  175. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  176. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  177. }
  178. /* Initialize a Broadcom 2055 N-radio */
  179. static void b43_radio_init2055(struct b43_wldev *dev)
  180. {
  181. b43_radio_init2055_pre(dev);
  182. if (b43_status(dev) < B43_STAT_INITIALIZED)
  183. b2055_upload_inittab(dev, 0, 1);
  184. else
  185. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  186. b43_radio_init2055_post(dev);
  187. }
  188. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  189. {
  190. b43_radio_init2055(dev);
  191. }
  192. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  193. {
  194. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  195. ~B43_NPHY_RFCTL_CMD_EN);
  196. }
  197. /*
  198. * Upload the N-PHY tables.
  199. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  200. */
  201. static void b43_nphy_tables_init(struct b43_wldev *dev)
  202. {
  203. if (dev->phy.rev < 3)
  204. b43_nphy_rev0_1_2_tables_init(dev);
  205. else
  206. b43_nphy_rev3plus_tables_init(dev);
  207. }
  208. static void b43_nphy_workarounds(struct b43_wldev *dev)
  209. {
  210. struct b43_phy *phy = &dev->phy;
  211. unsigned int i;
  212. b43_phy_set(dev, B43_NPHY_IQFLIP,
  213. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  214. if (1 /* FIXME band is 2.4GHz */) {
  215. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  216. B43_NPHY_CLASSCTL_CCKEN);
  217. } else {
  218. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  219. ~B43_NPHY_CLASSCTL_CCKEN);
  220. }
  221. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  222. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  223. /* Fixup some tables */
  224. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  225. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  226. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  227. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  228. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  229. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  230. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  231. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  232. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  233. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  234. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  235. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  236. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  237. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  238. //TODO set RF sequence
  239. /* Set narrowband clip threshold */
  240. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  241. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  242. /* Set wideband clip 2 threshold */
  243. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  244. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  245. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  246. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  247. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  248. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  249. /* Set Clip 2 detect */
  250. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  251. B43_NPHY_C1_CGAINI_CL2DETECT);
  252. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  253. B43_NPHY_C2_CGAINI_CL2DETECT);
  254. if (0 /*FIXME*/) {
  255. /* Set dwell lengths */
  256. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  257. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  258. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  259. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  260. /* Set gain backoff */
  261. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  262. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  263. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  264. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  265. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  266. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  267. /* Set HPVGA2 index */
  268. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  269. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  270. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  271. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  272. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  273. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  274. //FIXME verify that the specs really mean to use autoinc here.
  275. for (i = 0; i < 3; i++)
  276. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  277. }
  278. /* Set minimum gain value */
  279. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  280. ~B43_NPHY_C1_MINGAIN,
  281. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  282. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  283. ~B43_NPHY_C2_MINGAIN,
  284. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  285. if (phy->rev < 2) {
  286. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  287. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  288. }
  289. /* Set phase track alpha and beta */
  290. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  291. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  292. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  293. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  294. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  295. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  296. }
  297. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  298. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  299. {
  300. struct b43_phy_n *nphy = dev->phy.n;
  301. enum ieee80211_band band;
  302. u16 tmp;
  303. if (!enable) {
  304. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  305. B43_NPHY_RFCTL_INTC1);
  306. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  307. B43_NPHY_RFCTL_INTC2);
  308. band = b43_current_band(dev->wl);
  309. if (dev->phy.rev >= 3) {
  310. if (band == IEEE80211_BAND_5GHZ)
  311. tmp = 0x600;
  312. else
  313. tmp = 0x480;
  314. } else {
  315. if (band == IEEE80211_BAND_5GHZ)
  316. tmp = 0x180;
  317. else
  318. tmp = 0x120;
  319. }
  320. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  321. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  322. } else {
  323. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  324. nphy->rfctrl_intc1_save);
  325. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  326. nphy->rfctrl_intc2_save);
  327. }
  328. }
  329. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  330. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  331. {
  332. struct b43_phy_n *nphy = dev->phy.n;
  333. u16 tmp;
  334. enum ieee80211_band band = b43_current_band(dev->wl);
  335. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  336. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  337. if (dev->phy.rev >= 3) {
  338. if (ipa) {
  339. tmp = 4;
  340. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  341. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  342. }
  343. tmp = 1;
  344. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  345. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  346. }
  347. }
  348. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  349. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  350. {
  351. u32 tmslow;
  352. if (dev->phy.type != B43_PHYTYPE_N)
  353. return;
  354. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  355. if (force)
  356. tmslow |= SSB_TMSLOW_FGC;
  357. else
  358. tmslow &= ~SSB_TMSLOW_FGC;
  359. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  360. }
  361. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  362. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  363. {
  364. u16 bbcfg;
  365. b43_nphy_bmac_clock_fgc(dev, 1);
  366. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  367. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  368. udelay(1);
  369. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  370. b43_nphy_bmac_clock_fgc(dev, 0);
  371. /* TODO: N PHY Force RF Seq with argument 2 */
  372. }
  373. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  374. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  375. {
  376. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  377. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  378. if (preamble == 1)
  379. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  380. else
  381. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  382. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  383. }
  384. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  385. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  386. {
  387. struct b43_phy_n *nphy = dev->phy.n;
  388. bool override = false;
  389. u16 chain = 0x33;
  390. if (nphy->txrx_chain == 0) {
  391. chain = 0x11;
  392. override = true;
  393. } else if (nphy->txrx_chain == 1) {
  394. chain = 0x22;
  395. override = true;
  396. }
  397. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  398. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  399. chain);
  400. if (override)
  401. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  402. B43_NPHY_RFSEQMODE_CAOVER);
  403. else
  404. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  405. ~B43_NPHY_RFSEQMODE_CAOVER);
  406. }
  407. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  408. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  409. u16 samps, u8 time, bool wait)
  410. {
  411. int i;
  412. u16 tmp;
  413. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  414. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  415. if (wait)
  416. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  417. else
  418. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  419. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  420. for (i = 1000; i; i--) {
  421. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  422. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  423. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  424. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  425. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  426. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  427. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  428. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  429. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  430. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  431. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  432. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  433. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  434. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  435. return;
  436. }
  437. udelay(10);
  438. }
  439. memset(est, 0, sizeof(*est));
  440. }
  441. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  442. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  443. struct b43_phy_n_iq_comp *pcomp)
  444. {
  445. if (write) {
  446. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  447. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  448. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  449. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  450. } else {
  451. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  452. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  453. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  454. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  455. }
  456. }
  457. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  458. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  459. {
  460. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  461. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  462. if (core == 0) {
  463. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  464. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  465. } else {
  466. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  467. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  468. }
  469. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  470. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  471. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  472. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  473. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  474. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  475. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  476. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  477. }
  478. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  479. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  480. {
  481. u8 rxval, txval;
  482. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  483. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  484. if (core == 0) {
  485. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  486. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  487. } else {
  488. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  489. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  490. }
  491. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  492. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  493. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  494. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  495. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  496. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  497. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  498. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  499. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  500. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  501. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  502. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  503. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  504. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  505. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  506. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  507. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  508. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  509. if (core == 0) {
  510. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  511. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  512. } else {
  513. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  514. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  515. }
  516. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
  517. /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
  518. /* TODO: Call N PHY RF Seq with 0 as argument */
  519. if (core == 0) {
  520. rxval = 1;
  521. txval = 8;
  522. } else {
  523. rxval = 4;
  524. txval = 2;
  525. }
  526. /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
  527. /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
  528. }
  529. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  530. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  531. {
  532. int i;
  533. s32 iq;
  534. u32 ii;
  535. u32 qq;
  536. int iq_nbits, qq_nbits;
  537. int arsh, brsh;
  538. u16 tmp, a, b;
  539. struct nphy_iq_est est;
  540. struct b43_phy_n_iq_comp old;
  541. struct b43_phy_n_iq_comp new = { };
  542. bool error = false;
  543. if (mask == 0)
  544. return;
  545. b43_nphy_rx_iq_coeffs(dev, false, &old);
  546. b43_nphy_rx_iq_coeffs(dev, true, &new);
  547. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  548. new = old;
  549. for (i = 0; i < 2; i++) {
  550. if (i == 0 && (mask & 1)) {
  551. iq = est.iq0_prod;
  552. ii = est.i0_pwr;
  553. qq = est.q0_pwr;
  554. } else if (i == 1 && (mask & 2)) {
  555. iq = est.iq1_prod;
  556. ii = est.i1_pwr;
  557. qq = est.q1_pwr;
  558. } else {
  559. B43_WARN_ON(1);
  560. continue;
  561. }
  562. if (ii + qq < 2) {
  563. error = true;
  564. break;
  565. }
  566. iq_nbits = fls(abs(iq));
  567. qq_nbits = fls(qq);
  568. arsh = iq_nbits - 20;
  569. if (arsh >= 0) {
  570. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  571. tmp = ii >> arsh;
  572. } else {
  573. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  574. tmp = ii << -arsh;
  575. }
  576. if (tmp == 0) {
  577. error = true;
  578. break;
  579. }
  580. a /= tmp;
  581. brsh = qq_nbits - 11;
  582. if (brsh >= 0) {
  583. b = (qq << (31 - qq_nbits));
  584. tmp = ii >> brsh;
  585. } else {
  586. b = (qq << (31 - qq_nbits));
  587. tmp = ii << -brsh;
  588. }
  589. if (tmp == 0) {
  590. error = true;
  591. break;
  592. }
  593. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  594. if (i == 0 && (mask & 0x1)) {
  595. if (dev->phy.rev >= 3) {
  596. new.a0 = a & 0x3FF;
  597. new.b0 = b & 0x3FF;
  598. } else {
  599. new.a0 = b & 0x3FF;
  600. new.b0 = a & 0x3FF;
  601. }
  602. } else if (i == 1 && (mask & 0x2)) {
  603. if (dev->phy.rev >= 3) {
  604. new.a1 = a & 0x3FF;
  605. new.b1 = b & 0x3FF;
  606. } else {
  607. new.a1 = b & 0x3FF;
  608. new.b1 = a & 0x3FF;
  609. }
  610. }
  611. }
  612. if (error)
  613. new = old;
  614. b43_nphy_rx_iq_coeffs(dev, true, &new);
  615. }
  616. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  617. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  618. {
  619. u16 array[4];
  620. int i;
  621. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  622. for (i = 0; i < 4; i++)
  623. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  624. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  625. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  626. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  627. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  628. }
  629. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  630. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  631. {
  632. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  633. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  634. }
  635. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  636. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  637. {
  638. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  639. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  640. }
  641. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  642. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  643. {
  644. u16 tmp;
  645. if (dev->dev->id.revision == 16)
  646. b43_mac_suspend(dev);
  647. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  648. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  649. B43_NPHY_CLASSCTL_WAITEDEN);
  650. tmp &= ~mask;
  651. tmp |= (val & mask);
  652. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  653. if (dev->dev->id.revision == 16)
  654. b43_mac_enable(dev);
  655. return tmp;
  656. }
  657. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  658. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  659. {
  660. struct b43_phy *phy = &dev->phy;
  661. struct b43_phy_n *nphy = phy->n;
  662. if (enable) {
  663. u16 clip[] = { 0xFFFF, 0xFFFF };
  664. if (nphy->deaf_count++ == 0) {
  665. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  666. b43_nphy_classifier(dev, 0x7, 0);
  667. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  668. b43_nphy_write_clip_detection(dev, clip);
  669. }
  670. b43_nphy_reset_cca(dev);
  671. } else {
  672. if (--nphy->deaf_count == 0) {
  673. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  674. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  675. }
  676. }
  677. }
  678. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  679. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  680. {
  681. struct b43_phy_n *nphy = dev->phy.n;
  682. u16 tmp;
  683. if (nphy->hang_avoid)
  684. b43_nphy_stay_in_carrier_search(dev, 1);
  685. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  686. if (tmp & 0x1)
  687. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  688. else if (tmp & 0x2)
  689. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  690. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  691. if (nphy->bb_mult_save & 0x80000000) {
  692. tmp = nphy->bb_mult_save & 0xFFFF;
  693. /* TODO: Write an N PHY Table with ID 15, length 1, offset 87,
  694. width 16 and data from tmp */
  695. nphy->bb_mult_save = 0;
  696. }
  697. if (nphy->hang_avoid)
  698. b43_nphy_stay_in_carrier_search(dev, 0);
  699. }
  700. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  701. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  702. {
  703. struct b43_phy_n *nphy = dev->phy.n;
  704. int i, j;
  705. u32 tmp;
  706. u32 cur_real, cur_imag, real_part, imag_part;
  707. u16 buffer[7];
  708. if (nphy->hang_avoid)
  709. b43_nphy_stay_in_carrier_search(dev, true);
  710. /* TODO: Read an N PHY Table with ID 15, length 7, offset 80,
  711. width 16, and data pointer buffer */
  712. for (i = 0; i < 2; i++) {
  713. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  714. (buffer[i * 2 + 1] & 0x3FF);
  715. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  716. (((i + 26) << 10) | 320));
  717. for (j = 0; j < 128; j++) {
  718. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  719. ((tmp >> 16) & 0xFFFF));
  720. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  721. (tmp & 0xFFFF));
  722. }
  723. }
  724. for (i = 0; i < 2; i++) {
  725. tmp = buffer[5 + i];
  726. real_part = (tmp >> 8) & 0xFF;
  727. imag_part = (tmp & 0xFF);
  728. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  729. (((i + 26) << 10) | 448));
  730. if (dev->phy.rev >= 3) {
  731. cur_real = real_part;
  732. cur_imag = imag_part;
  733. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  734. }
  735. for (j = 0; j < 128; j++) {
  736. if (dev->phy.rev < 3) {
  737. cur_real = (real_part * loscale[j] + 128) >> 8;
  738. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  739. tmp = ((cur_real & 0xFF) << 8) |
  740. (cur_imag & 0xFF);
  741. }
  742. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  743. ((tmp >> 16) & 0xFFFF));
  744. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  745. (tmp & 0xFFFF));
  746. }
  747. }
  748. if (dev->phy.rev >= 3) {
  749. b43_shm_write16(dev, B43_SHM_SHARED,
  750. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  751. b43_shm_write16(dev, B43_SHM_SHARED,
  752. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  753. }
  754. if (nphy->hang_avoid)
  755. b43_nphy_stay_in_carrier_search(dev, false);
  756. }
  757. enum b43_nphy_rf_sequence {
  758. B43_RFSEQ_RX2TX,
  759. B43_RFSEQ_TX2RX,
  760. B43_RFSEQ_RESET2RX,
  761. B43_RFSEQ_UPDATE_GAINH,
  762. B43_RFSEQ_UPDATE_GAINL,
  763. B43_RFSEQ_UPDATE_GAINU,
  764. };
  765. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  766. enum b43_nphy_rf_sequence seq)
  767. {
  768. static const u16 trigger[] = {
  769. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  770. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  771. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  772. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  773. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  774. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  775. };
  776. int i;
  777. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  778. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  779. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  780. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  781. for (i = 0; i < 200; i++) {
  782. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  783. goto ok;
  784. msleep(1);
  785. }
  786. b43err(dev->wl, "RF sequence status timeout\n");
  787. ok:
  788. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  789. ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
  790. }
  791. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  792. {
  793. unsigned int i;
  794. u16 val;
  795. val = 0x1E1F;
  796. for (i = 0; i < 14; i++) {
  797. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  798. val -= 0x202;
  799. }
  800. val = 0x3E3F;
  801. for (i = 0; i < 16; i++) {
  802. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  803. val -= 0x202;
  804. }
  805. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  806. }
  807. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  808. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  809. s8 offset, u8 core, u8 rail, u8 type)
  810. {
  811. u16 tmp;
  812. bool core1or5 = (core == 1) || (core == 5);
  813. bool core2or5 = (core == 2) || (core == 5);
  814. offset = clamp_val(offset, -32, 31);
  815. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  816. if (core1or5 && (rail == 0) && (type == 2))
  817. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  818. if (core1or5 && (rail == 1) && (type == 2))
  819. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  820. if (core2or5 && (rail == 0) && (type == 2))
  821. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  822. if (core2or5 && (rail == 1) && (type == 2))
  823. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  824. if (core1or5 && (rail == 0) && (type == 0))
  825. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  826. if (core1or5 && (rail == 1) && (type == 0))
  827. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  828. if (core2or5 && (rail == 0) && (type == 0))
  829. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  830. if (core2or5 && (rail == 1) && (type == 0))
  831. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  832. if (core1or5 && (rail == 0) && (type == 1))
  833. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  834. if (core1or5 && (rail == 1) && (type == 1))
  835. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  836. if (core2or5 && (rail == 0) && (type == 1))
  837. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  838. if (core2or5 && (rail == 1) && (type == 1))
  839. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  840. if (core1or5 && (rail == 0) && (type == 6))
  841. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  842. if (core1or5 && (rail == 1) && (type == 6))
  843. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  844. if (core2or5 && (rail == 0) && (type == 6))
  845. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  846. if (core2or5 && (rail == 1) && (type == 6))
  847. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  848. if (core1or5 && (rail == 0) && (type == 3))
  849. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  850. if (core1or5 && (rail == 1) && (type == 3))
  851. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  852. if (core2or5 && (rail == 0) && (type == 3))
  853. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  854. if (core2or5 && (rail == 1) && (type == 3))
  855. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  856. if (core1or5 && (type == 4))
  857. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  858. if (core2or5 && (type == 4))
  859. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  860. if (core1or5 && (type == 5))
  861. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  862. if (core2or5 && (type == 5))
  863. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  864. }
  865. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  866. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  867. {
  868. u16 val;
  869. if (dev->phy.rev >= 3) {
  870. /* TODO */
  871. } else {
  872. if (type < 3)
  873. val = 0;
  874. else if (type == 6)
  875. val = 1;
  876. else if (type == 3)
  877. val = 2;
  878. else
  879. val = 3;
  880. val = (val << 12) | (val << 14);
  881. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  882. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  883. if (type < 3) {
  884. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  885. (type + 1) << 4);
  886. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  887. (type + 1) << 4);
  888. }
  889. /* TODO use some definitions */
  890. if (code == 0) {
  891. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  892. if (type < 3) {
  893. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  894. 0xFEC7, 0);
  895. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  896. 0xEFDC, 0);
  897. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  898. 0xFFFE, 0);
  899. udelay(20);
  900. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  901. 0xFFFE, 0);
  902. }
  903. } else {
  904. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  905. 0x3000);
  906. if (type < 3) {
  907. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  908. 0xFEC7, 0x0180);
  909. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  910. 0xEFDC, (code << 1 | 0x1021));
  911. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  912. 0xFFFE, 0x0001);
  913. udelay(20);
  914. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  915. 0xFFFE, 0);
  916. }
  917. }
  918. }
  919. }
  920. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  921. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  922. {
  923. int i;
  924. for (i = 0; i < 2; i++) {
  925. if (type == 2) {
  926. if (i == 0) {
  927. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  928. 0xFC, buf[0]);
  929. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  930. 0xFC, buf[1]);
  931. } else {
  932. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  933. 0xFC, buf[2 * i]);
  934. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  935. 0xFC, buf[2 * i + 1]);
  936. }
  937. } else {
  938. if (i == 0)
  939. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  940. 0xF3, buf[0] << 2);
  941. else
  942. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  943. 0xF3, buf[2 * i + 1] << 2);
  944. }
  945. }
  946. }
  947. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  948. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  949. u8 nsamp)
  950. {
  951. int i;
  952. int out;
  953. u16 save_regs_phy[9];
  954. u16 s[2];
  955. if (dev->phy.rev >= 3) {
  956. save_regs_phy[0] = b43_phy_read(dev,
  957. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  958. save_regs_phy[1] = b43_phy_read(dev,
  959. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  960. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  961. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  962. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  963. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  964. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  965. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  966. }
  967. b43_nphy_rssi_select(dev, 5, type);
  968. if (dev->phy.rev < 2) {
  969. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  970. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  971. }
  972. for (i = 0; i < 4; i++)
  973. buf[i] = 0;
  974. for (i = 0; i < nsamp; i++) {
  975. if (dev->phy.rev < 2) {
  976. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  977. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  978. } else {
  979. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  980. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  981. }
  982. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  983. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  984. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  985. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  986. }
  987. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  988. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  989. if (dev->phy.rev < 2)
  990. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  991. if (dev->phy.rev >= 3) {
  992. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  993. save_regs_phy[0]);
  994. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  995. save_regs_phy[1]);
  996. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  997. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  998. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  999. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1000. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1001. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1002. }
  1003. return out;
  1004. }
  1005. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1006. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1007. {
  1008. int i, j;
  1009. u8 state[4];
  1010. u8 code, val;
  1011. u16 class, override;
  1012. u8 regs_save_radio[2];
  1013. u16 regs_save_phy[2];
  1014. s8 offset[4];
  1015. u16 clip_state[2];
  1016. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1017. s32 results_min[4] = { };
  1018. u8 vcm_final[4] = { };
  1019. s32 results[4][4] = { };
  1020. s32 miniq[4][2] = { };
  1021. if (type == 2) {
  1022. code = 0;
  1023. val = 6;
  1024. } else if (type < 2) {
  1025. code = 25;
  1026. val = 4;
  1027. } else {
  1028. B43_WARN_ON(1);
  1029. return;
  1030. }
  1031. class = b43_nphy_classifier(dev, 0, 0);
  1032. b43_nphy_classifier(dev, 7, 4);
  1033. b43_nphy_read_clip_detection(dev, clip_state);
  1034. b43_nphy_write_clip_detection(dev, clip_off);
  1035. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1036. override = 0x140;
  1037. else
  1038. override = 0x110;
  1039. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1040. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1041. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1042. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1043. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1044. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1045. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1046. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1047. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1048. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1049. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1050. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1051. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1052. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1053. b43_nphy_rssi_select(dev, 5, type);
  1054. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1055. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1056. for (i = 0; i < 4; i++) {
  1057. u8 tmp[4];
  1058. for (j = 0; j < 4; j++)
  1059. tmp[j] = i;
  1060. if (type != 1)
  1061. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1062. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1063. if (type < 2)
  1064. for (j = 0; j < 2; j++)
  1065. miniq[i][j] = min(results[i][2 * j],
  1066. results[i][2 * j + 1]);
  1067. }
  1068. for (i = 0; i < 4; i++) {
  1069. s32 mind = 40;
  1070. u8 minvcm = 0;
  1071. s32 minpoll = 249;
  1072. s32 curr;
  1073. for (j = 0; j < 4; j++) {
  1074. if (type == 2)
  1075. curr = abs(results[j][i]);
  1076. else
  1077. curr = abs(miniq[j][i / 2] - code * 8);
  1078. if (curr < mind) {
  1079. mind = curr;
  1080. minvcm = j;
  1081. }
  1082. if (results[j][i] < minpoll)
  1083. minpoll = results[j][i];
  1084. }
  1085. results_min[i] = minpoll;
  1086. vcm_final[i] = minvcm;
  1087. }
  1088. if (type != 1)
  1089. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1090. for (i = 0; i < 4; i++) {
  1091. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1092. if (offset[i] < 0)
  1093. offset[i] = -((abs(offset[i]) + 4) / 8);
  1094. else
  1095. offset[i] = (offset[i] + 4) / 8;
  1096. if (results_min[i] == 248)
  1097. offset[i] = code - 32;
  1098. if (i % 2 == 0)
  1099. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1100. type);
  1101. else
  1102. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1103. type);
  1104. }
  1105. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1106. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1107. switch (state[2]) {
  1108. case 1:
  1109. b43_nphy_rssi_select(dev, 1, 2);
  1110. break;
  1111. case 4:
  1112. b43_nphy_rssi_select(dev, 1, 0);
  1113. break;
  1114. case 2:
  1115. b43_nphy_rssi_select(dev, 1, 1);
  1116. break;
  1117. default:
  1118. b43_nphy_rssi_select(dev, 1, 1);
  1119. break;
  1120. }
  1121. switch (state[3]) {
  1122. case 1:
  1123. b43_nphy_rssi_select(dev, 2, 2);
  1124. break;
  1125. case 4:
  1126. b43_nphy_rssi_select(dev, 2, 0);
  1127. break;
  1128. default:
  1129. b43_nphy_rssi_select(dev, 2, 1);
  1130. break;
  1131. }
  1132. b43_nphy_rssi_select(dev, 0, type);
  1133. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1134. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1135. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1136. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1137. b43_nphy_classifier(dev, 7, class);
  1138. b43_nphy_write_clip_detection(dev, clip_state);
  1139. }
  1140. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1141. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1142. {
  1143. /* TODO */
  1144. }
  1145. /*
  1146. * RSSI Calibration
  1147. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1148. */
  1149. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1150. {
  1151. if (dev->phy.rev >= 3) {
  1152. b43_nphy_rev3_rssi_cal(dev);
  1153. } else {
  1154. b43_nphy_rev2_rssi_cal(dev, 2);
  1155. b43_nphy_rev2_rssi_cal(dev, 0);
  1156. b43_nphy_rev2_rssi_cal(dev, 1);
  1157. }
  1158. }
  1159. /*
  1160. * Restore RSSI Calibration
  1161. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1162. */
  1163. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1164. {
  1165. struct b43_phy_n *nphy = dev->phy.n;
  1166. u16 *rssical_radio_regs = NULL;
  1167. u16 *rssical_phy_regs = NULL;
  1168. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1169. if (!nphy->rssical_chanspec_2G)
  1170. return;
  1171. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1172. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1173. } else {
  1174. if (!nphy->rssical_chanspec_5G)
  1175. return;
  1176. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1177. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1178. }
  1179. /* TODO use some definitions */
  1180. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1181. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1182. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1183. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1184. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1185. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1186. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1187. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1188. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1189. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1190. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1191. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1192. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1193. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1194. }
  1195. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1196. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1197. {
  1198. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1199. if (dev->phy.rev >= 6) {
  1200. /* TODO If the chip is 47162
  1201. return txpwrctrl_tx_gain_ipa_rev5 */
  1202. return txpwrctrl_tx_gain_ipa_rev6;
  1203. } else if (dev->phy.rev >= 5) {
  1204. return txpwrctrl_tx_gain_ipa_rev5;
  1205. } else {
  1206. return txpwrctrl_tx_gain_ipa;
  1207. }
  1208. } else {
  1209. return txpwrctrl_tx_gain_ipa_5g;
  1210. }
  1211. }
  1212. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1213. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1214. {
  1215. struct b43_phy_n *nphy = dev->phy.n;
  1216. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1217. if (dev->phy.rev >= 3) {
  1218. /* TODO */
  1219. } else {
  1220. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1221. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1222. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1223. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1224. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1225. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1226. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1227. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1228. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1229. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1230. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1231. B43_NPHY_BANDCTL_5GHZ)) {
  1232. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1233. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1234. } else {
  1235. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1236. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1237. }
  1238. if (dev->phy.rev < 2) {
  1239. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1240. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1241. } else {
  1242. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1243. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1244. }
  1245. }
  1246. }
  1247. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1248. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1249. struct nphy_txgains target,
  1250. struct nphy_iqcal_params *params)
  1251. {
  1252. int i, j, indx;
  1253. u16 gain;
  1254. if (dev->phy.rev >= 3) {
  1255. params->txgm = target.txgm[core];
  1256. params->pga = target.pga[core];
  1257. params->pad = target.pad[core];
  1258. params->ipa = target.ipa[core];
  1259. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1260. (params->pad << 4) | (params->ipa);
  1261. for (j = 0; j < 5; j++)
  1262. params->ncorr[j] = 0x79;
  1263. } else {
  1264. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1265. (target.txgm[core] << 8);
  1266. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1267. 1 : 0;
  1268. for (i = 0; i < 9; i++)
  1269. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1270. break;
  1271. i = min(i, 8);
  1272. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1273. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1274. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1275. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1276. (params->pad << 2);
  1277. for (j = 0; j < 4; j++)
  1278. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1279. }
  1280. }
  1281. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1282. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1283. {
  1284. struct b43_phy_n *nphy = dev->phy.n;
  1285. int i;
  1286. u16 scale, entry;
  1287. u16 tmp = nphy->txcal_bbmult;
  1288. if (core == 0)
  1289. tmp >>= 8;
  1290. tmp &= 0xff;
  1291. for (i = 0; i < 18; i++) {
  1292. scale = (ladder_lo[i].percent * tmp) / 100;
  1293. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1294. /* TODO: Write an N PHY Table with ID 15, length 1,
  1295. offset i, width 16, and data entry */
  1296. scale = (ladder_iq[i].percent * tmp) / 100;
  1297. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1298. /* TODO: Write an N PHY Table with ID 15, length 1,
  1299. offset i + 32, width 16, and data entry */
  1300. }
  1301. }
  1302. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1303. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1304. {
  1305. struct b43_phy_n *nphy = dev->phy.n;
  1306. u16 curr_gain[2];
  1307. struct nphy_txgains target;
  1308. const u32 *table = NULL;
  1309. if (nphy->txpwrctrl == 0) {
  1310. int i;
  1311. if (nphy->hang_avoid)
  1312. b43_nphy_stay_in_carrier_search(dev, true);
  1313. /* TODO: Read an N PHY Table with ID 7, length 2,
  1314. offset 0x110, width 16, and curr_gain */
  1315. if (nphy->hang_avoid)
  1316. b43_nphy_stay_in_carrier_search(dev, false);
  1317. for (i = 0; i < 2; ++i) {
  1318. if (dev->phy.rev >= 3) {
  1319. target.ipa[i] = curr_gain[i] & 0x000F;
  1320. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1321. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1322. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1323. } else {
  1324. target.ipa[i] = curr_gain[i] & 0x0003;
  1325. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1326. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1327. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1328. }
  1329. }
  1330. } else {
  1331. int i;
  1332. u16 index[2];
  1333. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1334. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1335. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1336. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1337. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1338. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1339. for (i = 0; i < 2; ++i) {
  1340. if (dev->phy.rev >= 3) {
  1341. enum ieee80211_band band =
  1342. b43_current_band(dev->wl);
  1343. if ((nphy->ipa2g_on &&
  1344. band == IEEE80211_BAND_2GHZ) ||
  1345. (nphy->ipa5g_on &&
  1346. band == IEEE80211_BAND_5GHZ)) {
  1347. table = b43_nphy_get_ipa_gain_table(dev);
  1348. } else {
  1349. if (band == IEEE80211_BAND_5GHZ) {
  1350. if (dev->phy.rev == 3)
  1351. table = b43_ntab_tx_gain_rev3_5ghz;
  1352. else if (dev->phy.rev == 4)
  1353. table = b43_ntab_tx_gain_rev4_5ghz;
  1354. else
  1355. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1356. } else {
  1357. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1358. }
  1359. }
  1360. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1361. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1362. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1363. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1364. } else {
  1365. table = b43_ntab_tx_gain_rev0_1_2;
  1366. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1367. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1368. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1369. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1370. }
  1371. }
  1372. }
  1373. return target;
  1374. }
  1375. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1376. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  1377. {
  1378. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1379. if (dev->phy.rev >= 3) {
  1380. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  1381. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1382. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1383. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  1384. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  1385. /* TODO: Write an N PHY Table with ID 8, length 1, offset 3,
  1386. width 16, and data from regs[5] */
  1387. /* TODO: Write an N PHY Table with ID 8, length 1, offset 19,
  1388. width 16, and data from regs[6] */
  1389. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  1390. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  1391. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1392. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1393. b43_nphy_reset_cca(dev);
  1394. } else {
  1395. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  1396. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  1397. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1398. /* TODO: Write an N PHY Table with ID 8, length 1, offset 2,
  1399. width 16, and data from regs[3] */
  1400. /* TODO: Write an N PHY Table with ID 8, length 1, offset 18,
  1401. width 16, and data from regs[4] */
  1402. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  1403. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  1404. }
  1405. }
  1406. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  1407. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  1408. {
  1409. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1410. u16 tmp;
  1411. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1412. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1413. if (dev->phy.rev >= 3) {
  1414. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  1415. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  1416. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1417. regs[2] = tmp;
  1418. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  1419. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1420. regs[3] = tmp;
  1421. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  1422. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  1423. b43_phy_mask(dev, B43_NPHY_BBCFG, ~B43_NPHY_BBCFG_RSTRX);
  1424. /* TODO: Read an N PHY Table with ID 8, length 1, offset 3,
  1425. width 16, and data pointing to tmp */
  1426. regs[5] = tmp;
  1427. /* TODO: Write an N PHY Table with ID 8, length 1, offset 3,
  1428. width 16, and data 0 */
  1429. /* TODO: Read an N PHY Table with ID 8, length 1, offset 19,
  1430. width 16, and data pointing to tmp */
  1431. regs[6] = tmp;
  1432. /* TODO: Write an N PHY Table with ID 8, length 1, offset 19,
  1433. width 16, and data 0 */
  1434. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1435. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1436. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
  1437. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
  1438. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
  1439. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1440. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1441. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1442. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1443. } else {
  1444. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  1445. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  1446. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1447. regs[2] = tmp;
  1448. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  1449. /* TODO: Read an N PHY Table with ID 8, length 1, offset 2,
  1450. width 16, and data pointing to tmp */
  1451. regs[3] = tmp;
  1452. tmp |= 0x2000;
  1453. /* TODO: Write an N PHY Table with ID 8, length 1, offset 2,
  1454. width 16, and data pointer tmp */
  1455. /* TODO: Read an N PHY Table with ID 8, length 1, offset 18,
  1456. width 16, and data pointer tmp */
  1457. regs[4] = tmp;
  1458. tmp |= 0x2000;
  1459. /* TODO: Write an N PHY Table with ID 8, length 1, offset 18,
  1460. width 16, and data pointer tmp */
  1461. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1462. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1463. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1464. tmp = 0x0180;
  1465. else
  1466. tmp = 0x0120;
  1467. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1468. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1469. }
  1470. }
  1471. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1472. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1473. {
  1474. struct b43_phy_n *nphy = dev->phy.n;
  1475. u16 coef[4];
  1476. u16 *loft = NULL;
  1477. u16 *table = NULL;
  1478. int i;
  1479. u16 *txcal_radio_regs = NULL;
  1480. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1481. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1482. if (nphy->iqcal_chanspec_2G == 0)
  1483. return;
  1484. table = nphy->cal_cache.txcal_coeffs_2G;
  1485. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1486. } else {
  1487. if (nphy->iqcal_chanspec_5G == 0)
  1488. return;
  1489. table = nphy->cal_cache.txcal_coeffs_5G;
  1490. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1491. }
  1492. /* TODO: Write an N PHY table with ID 15, length 4, offset 80,
  1493. width 16, and data from table */
  1494. for (i = 0; i < 4; i++) {
  1495. if (dev->phy.rev >= 3)
  1496. table[i] = coef[i];
  1497. else
  1498. coef[i] = 0;
  1499. }
  1500. /* TODO: Write an N PHY table with ID 15, length 4, offset 88,
  1501. width 16, and data from coef */
  1502. /* TODO: Write an N PHY table with ID 15, length 2, offset 85,
  1503. width 16 and data from loft */
  1504. /* TODO: Write an N PHY table with ID 15, length 2, offset 93,
  1505. width 16 and data from loft */
  1506. if (dev->phy.rev < 2)
  1507. b43_nphy_tx_iq_workaround(dev);
  1508. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1509. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1510. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1511. } else {
  1512. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1513. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1514. }
  1515. /* TODO use some definitions */
  1516. if (dev->phy.rev >= 3) {
  1517. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1518. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1519. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1520. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1521. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1522. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1523. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1524. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1525. } else {
  1526. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1527. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1528. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1529. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1530. }
  1531. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1532. }
  1533. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  1534. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  1535. struct nphy_txgains target,
  1536. bool full, bool mphase)
  1537. {
  1538. struct b43_phy_n *nphy = dev->phy.n;
  1539. int i;
  1540. int error = 0;
  1541. int freq;
  1542. bool avoid = false;
  1543. u8 length;
  1544. u16 tmp, core, type, count, max, numb, last, cmd;
  1545. const u16 *table;
  1546. bool phy6or5x;
  1547. u16 buffer[11];
  1548. u16 diq_start = 0;
  1549. u16 save[2];
  1550. u16 gain[2];
  1551. struct nphy_iqcal_params params[2];
  1552. bool updated[2] = { };
  1553. b43_nphy_stay_in_carrier_search(dev, true);
  1554. if (dev->phy.rev >= 4) {
  1555. avoid = nphy->hang_avoid;
  1556. nphy->hang_avoid = 0;
  1557. }
  1558. /* TODO: Read an N PHY Table with ID 7, length 2, offset 0x110,
  1559. width 16, and data pointer save */
  1560. for (i = 0; i < 2; i++) {
  1561. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  1562. gain[i] = params[i].cal_gain;
  1563. }
  1564. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1565. width 16, and data pointer gain */
  1566. b43_nphy_tx_cal_radio_setup(dev);
  1567. b43_nphy_tx_cal_phy_setup(dev);
  1568. phy6or5x = dev->phy.rev >= 6 ||
  1569. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  1570. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  1571. if (phy6or5x) {
  1572. /* TODO */
  1573. }
  1574. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  1575. if (1 /* FIXME: the band width is 20 MHz */)
  1576. freq = 2500;
  1577. else
  1578. freq = 5000;
  1579. if (nphy->mphase_cal_phase_id > 2)
  1580. ;/* TODO: Call N PHY Run Samples with (band width * 8),
  1581. 0xFFFF, 0, 1, 0 as arguments */
  1582. else
  1583. ;/* TODO: Call N PHY TX Tone with freq, 250, 1, 0 as arguments
  1584. and save result as error */
  1585. if (error == 0) {
  1586. if (nphy->mphase_cal_phase_id > 2) {
  1587. table = nphy->mphase_txcal_bestcoeffs;
  1588. length = 11;
  1589. if (dev->phy.rev < 3)
  1590. length -= 2;
  1591. } else {
  1592. if (!full && nphy->txiqlocal_coeffsvalid) {
  1593. table = nphy->txiqlocal_bestc;
  1594. length = 11;
  1595. if (dev->phy.rev < 3)
  1596. length -= 2;
  1597. } else {
  1598. full = true;
  1599. if (dev->phy.rev >= 3) {
  1600. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  1601. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  1602. } else {
  1603. table = tbl_tx_iqlo_cal_startcoefs;
  1604. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  1605. }
  1606. }
  1607. }
  1608. /* TODO: Write an N PHY Table with ID 15, length from above,
  1609. offset 64, width 16, and the data pointer from above */
  1610. if (full) {
  1611. if (dev->phy.rev >= 3)
  1612. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  1613. else
  1614. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  1615. } else {
  1616. if (dev->phy.rev >= 3)
  1617. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  1618. else
  1619. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  1620. }
  1621. if (mphase) {
  1622. count = nphy->mphase_txcal_cmdidx;
  1623. numb = min(max,
  1624. (u16)(count + nphy->mphase_txcal_numcmds));
  1625. } else {
  1626. count = 0;
  1627. numb = max;
  1628. }
  1629. for (; count < numb; count++) {
  1630. if (full) {
  1631. if (dev->phy.rev >= 3)
  1632. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  1633. else
  1634. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  1635. } else {
  1636. if (dev->phy.rev >= 3)
  1637. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  1638. else
  1639. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  1640. }
  1641. core = (cmd & 0x3000) >> 12;
  1642. type = (cmd & 0x0F00) >> 8;
  1643. if (phy6or5x && updated[core] == 0) {
  1644. b43_nphy_update_tx_cal_ladder(dev, core);
  1645. updated[core] = 1;
  1646. }
  1647. tmp = (params[core].ncorr[type] << 8) | 0x66;
  1648. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  1649. if (type == 1 || type == 3 || type == 4) {
  1650. /* TODO: Read an N PHY Table with ID 15,
  1651. length 1, offset 69 + core,
  1652. width 16, and data pointer buffer */
  1653. diq_start = buffer[0];
  1654. buffer[0] = 0;
  1655. /* TODO: Write an N PHY Table with ID 15,
  1656. length 1, offset 69 + core, width 16,
  1657. and data of 0 */
  1658. }
  1659. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  1660. for (i = 0; i < 2000; i++) {
  1661. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  1662. if (tmp & 0xC000)
  1663. break;
  1664. udelay(10);
  1665. }
  1666. /* TODO: Read an N PHY Table with ID 15,
  1667. length table_length, offset 96, width 16,
  1668. and data pointer buffer */
  1669. /* TODO: Write an N PHY Table with ID 15,
  1670. length table_length, offset 64, width 16,
  1671. and data pointer buffer */
  1672. if (type == 1 || type == 3 || type == 4)
  1673. buffer[0] = diq_start;
  1674. }
  1675. if (mphase)
  1676. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  1677. last = (dev->phy.rev < 3) ? 6 : 7;
  1678. if (!mphase || nphy->mphase_cal_phase_id == last) {
  1679. /* TODO: Write an N PHY Table with ID 15, length 4,
  1680. offset 96, width 16, and data pointer buffer */
  1681. /* TODO: Read an N PHY Table with ID 15, length 4,
  1682. offset 80, width 16, and data pointer buffer */
  1683. if (dev->phy.rev < 3) {
  1684. buffer[0] = 0;
  1685. buffer[1] = 0;
  1686. buffer[2] = 0;
  1687. buffer[3] = 0;
  1688. }
  1689. /* TODO: Write an N PHY Table with ID 15, length 4,
  1690. offset 88, width 16, and data pointer buffer */
  1691. /* TODO: Read an N PHY Table with ID 15, length 2,
  1692. offset 101, width 16, and data pointer buffer*/
  1693. /* TODO: Write an N PHY Table with ID 15, length 2,
  1694. offset 85, width 16, and data pointer buffer */
  1695. /* TODO: Write an N PHY Table with ID 15, length 2,
  1696. offset 93, width 16, and data pointer buffer */
  1697. length = 11;
  1698. if (dev->phy.rev < 3)
  1699. length -= 2;
  1700. /* TODO: Read an N PHY Table with ID 15, length length,
  1701. offset 96, width 16, and data pointer
  1702. nphy->txiqlocal_bestc */
  1703. nphy->txiqlocal_coeffsvalid = true;
  1704. /* TODO: Set nphy->txiqlocal_chanspec to
  1705. the current channel */
  1706. } else {
  1707. length = 11;
  1708. if (dev->phy.rev < 3)
  1709. length -= 2;
  1710. /* TODO: Read an N PHY Table with ID 5, length length,
  1711. offset 96, width 16, and data pointer
  1712. nphy->mphase_txcal_bestcoeffs */
  1713. }
  1714. b43_nphy_stop_playback(dev);
  1715. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  1716. }
  1717. b43_nphy_tx_cal_phy_cleanup(dev);
  1718. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1719. width 16, and data from save */
  1720. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  1721. b43_nphy_tx_iq_workaround(dev);
  1722. if (dev->phy.rev >= 4)
  1723. nphy->hang_avoid = avoid;
  1724. b43_nphy_stay_in_carrier_search(dev, false);
  1725. return error;
  1726. }
  1727. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  1728. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  1729. struct nphy_txgains target, u8 type, bool debug)
  1730. {
  1731. struct b43_phy_n *nphy = dev->phy.n;
  1732. int i, j, index;
  1733. u8 rfctl[2];
  1734. u8 afectl_core;
  1735. u16 tmp[6];
  1736. u16 cur_hpf1, cur_hpf2, cur_lna;
  1737. u32 real, imag;
  1738. enum ieee80211_band band;
  1739. u8 use;
  1740. u16 cur_hpf;
  1741. u16 lna[3] = { 3, 3, 1 };
  1742. u16 hpf1[3] = { 7, 2, 0 };
  1743. u16 hpf2[3] = { 2, 0, 0 };
  1744. u32 power[3];
  1745. u16 gain_save[2];
  1746. u16 cal_gain[2];
  1747. struct nphy_iqcal_params cal_params[2];
  1748. struct nphy_iq_est est;
  1749. int ret = 0;
  1750. bool playtone = true;
  1751. int desired = 13;
  1752. b43_nphy_stay_in_carrier_search(dev, 1);
  1753. if (dev->phy.rev < 2)
  1754. ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
  1755. /* TODO: Read an N PHY Table with ID 7, length 2, offset 0x110,
  1756. width 16, and data gain_save */
  1757. for (i = 0; i < 2; i++) {
  1758. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  1759. cal_gain[i] = cal_params[i].cal_gain;
  1760. }
  1761. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1762. width 16, and data from cal_gain */
  1763. for (i = 0; i < 2; i++) {
  1764. if (i == 0) {
  1765. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  1766. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  1767. afectl_core = B43_NPHY_AFECTL_C1;
  1768. } else {
  1769. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  1770. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  1771. afectl_core = B43_NPHY_AFECTL_C2;
  1772. }
  1773. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1774. tmp[2] = b43_phy_read(dev, afectl_core);
  1775. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1776. tmp[4] = b43_phy_read(dev, rfctl[0]);
  1777. tmp[5] = b43_phy_read(dev, rfctl[1]);
  1778. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1779. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  1780. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1781. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1782. (1 - i));
  1783. b43_phy_set(dev, afectl_core, 0x0006);
  1784. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  1785. band = b43_current_band(dev->wl);
  1786. if (nphy->rxcalparams & 0xFF000000) {
  1787. if (band == IEEE80211_BAND_5GHZ)
  1788. b43_phy_write(dev, rfctl[0], 0x140);
  1789. else
  1790. b43_phy_write(dev, rfctl[0], 0x110);
  1791. } else {
  1792. if (band == IEEE80211_BAND_5GHZ)
  1793. b43_phy_write(dev, rfctl[0], 0x180);
  1794. else
  1795. b43_phy_write(dev, rfctl[0], 0x120);
  1796. }
  1797. if (band == IEEE80211_BAND_5GHZ)
  1798. b43_phy_write(dev, rfctl[1], 0x148);
  1799. else
  1800. b43_phy_write(dev, rfctl[1], 0x114);
  1801. if (nphy->rxcalparams & 0x10000) {
  1802. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  1803. (i + 1));
  1804. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  1805. (2 - i));
  1806. }
  1807. for (j = 0; i < 4; j++) {
  1808. if (j < 3) {
  1809. cur_lna = lna[j];
  1810. cur_hpf1 = hpf1[j];
  1811. cur_hpf2 = hpf2[j];
  1812. } else {
  1813. if (power[1] > 10000) {
  1814. use = 1;
  1815. cur_hpf = cur_hpf1;
  1816. index = 2;
  1817. } else {
  1818. if (power[0] > 10000) {
  1819. use = 1;
  1820. cur_hpf = cur_hpf1;
  1821. index = 1;
  1822. } else {
  1823. index = 0;
  1824. use = 2;
  1825. cur_hpf = cur_hpf2;
  1826. }
  1827. }
  1828. cur_lna = lna[index];
  1829. cur_hpf1 = hpf1[index];
  1830. cur_hpf2 = hpf2[index];
  1831. cur_hpf += desired - hweight32(power[index]);
  1832. cur_hpf = clamp_val(cur_hpf, 0, 10);
  1833. if (use == 1)
  1834. cur_hpf1 = cur_hpf;
  1835. else
  1836. cur_hpf2 = cur_hpf;
  1837. }
  1838. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  1839. (cur_lna << 2));
  1840. /* TODO:Call N PHY RF Ctrl Override with 0x400, tmp[0],
  1841. 3, 0 as arguments */
  1842. /* TODO: Call N PHY Force RF Seq with 2 as argument */
  1843. b43_nphy_stop_playback(dev);
  1844. if (playtone) {
  1845. /* TODO: Call N PHY TX Tone with 4000,
  1846. (nphy_rxcalparams & 0xffff), 0, 0
  1847. as arguments and save result as ret */
  1848. playtone = false;
  1849. } else {
  1850. /* TODO: Call N PHY Run Samples with 160,
  1851. 0xFFFF, 0, 0, 0 as arguments */
  1852. }
  1853. if (ret == 0) {
  1854. if (j < 3) {
  1855. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  1856. false);
  1857. if (i == 0) {
  1858. real = est.i0_pwr;
  1859. imag = est.q0_pwr;
  1860. } else {
  1861. real = est.i1_pwr;
  1862. imag = est.q1_pwr;
  1863. }
  1864. power[i] = ((real + imag) / 1024) + 1;
  1865. } else {
  1866. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  1867. }
  1868. b43_nphy_stop_playback(dev);
  1869. }
  1870. if (ret != 0)
  1871. break;
  1872. }
  1873. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  1874. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  1875. b43_phy_write(dev, rfctl[1], tmp[5]);
  1876. b43_phy_write(dev, rfctl[0], tmp[4]);
  1877. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  1878. b43_phy_write(dev, afectl_core, tmp[2]);
  1879. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  1880. if (ret != 0)
  1881. break;
  1882. }
  1883. /* TODO: Call N PHY RF Ctrl Override with 0x400, 0, 3, 1 as arguments*/
  1884. /* TODO: Call N PHY Force RF Seq with 2 as argument */
  1885. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1886. width 16, and data from gain_save */
  1887. b43_nphy_stay_in_carrier_search(dev, 0);
  1888. return ret;
  1889. }
  1890. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  1891. struct nphy_txgains target, u8 type, bool debug)
  1892. {
  1893. return -1;
  1894. }
  1895. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  1896. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  1897. struct nphy_txgains target, u8 type, bool debug)
  1898. {
  1899. if (dev->phy.rev >= 3)
  1900. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  1901. else
  1902. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  1903. }
  1904. /*
  1905. * Init N-PHY
  1906. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  1907. */
  1908. int b43_phy_initn(struct b43_wldev *dev)
  1909. {
  1910. struct ssb_bus *bus = dev->dev->bus;
  1911. struct b43_phy *phy = &dev->phy;
  1912. struct b43_phy_n *nphy = phy->n;
  1913. u8 tx_pwr_state;
  1914. struct nphy_txgains target;
  1915. u16 tmp;
  1916. enum ieee80211_band tmp2;
  1917. bool do_rssi_cal;
  1918. u16 clip[2];
  1919. bool do_cal = false;
  1920. if ((dev->phy.rev >= 3) &&
  1921. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  1922. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  1923. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  1924. }
  1925. nphy->deaf_count = 0;
  1926. b43_nphy_tables_init(dev);
  1927. nphy->crsminpwr_adjusted = false;
  1928. nphy->noisevars_adjusted = false;
  1929. /* Clear all overrides */
  1930. if (dev->phy.rev >= 3) {
  1931. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  1932. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1933. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  1934. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  1935. } else {
  1936. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1937. }
  1938. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  1939. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  1940. if (dev->phy.rev < 6) {
  1941. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  1942. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  1943. }
  1944. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1945. ~(B43_NPHY_RFSEQMODE_CAOVER |
  1946. B43_NPHY_RFSEQMODE_TROVER));
  1947. if (dev->phy.rev >= 3)
  1948. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  1949. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  1950. if (dev->phy.rev <= 2) {
  1951. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  1952. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1953. ~B43_NPHY_BPHY_CTL3_SCALE,
  1954. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  1955. }
  1956. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  1957. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  1958. if (bus->sprom.boardflags2_lo & 0x100 ||
  1959. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  1960. bus->boardinfo.type == 0x8B))
  1961. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  1962. else
  1963. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  1964. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  1965. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  1966. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  1967. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  1968. b43_nphy_update_txrx_chain(dev);
  1969. if (phy->rev < 2) {
  1970. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  1971. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  1972. }
  1973. tmp2 = b43_current_band(dev->wl);
  1974. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  1975. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  1976. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  1977. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  1978. nphy->papd_epsilon_offset[0] << 7);
  1979. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  1980. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  1981. nphy->papd_epsilon_offset[1] << 7);
  1982. /* TODO N PHY IPA Set TX Dig Filters */
  1983. } else if (phy->rev >= 5) {
  1984. /* TODO N PHY Ext PA Set TX Dig Filters */
  1985. }
  1986. b43_nphy_workarounds(dev);
  1987. /* Reset CCA, in init code it differs a little from standard way */
  1988. b43_nphy_bmac_clock_fgc(dev, 1);
  1989. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  1990. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  1991. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  1992. b43_nphy_bmac_clock_fgc(dev, 0);
  1993. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  1994. b43_nphy_pa_override(dev, false);
  1995. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  1996. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1997. b43_nphy_pa_override(dev, true);
  1998. b43_nphy_classifier(dev, 0, 0);
  1999. b43_nphy_read_clip_detection(dev, clip);
  2000. tx_pwr_state = nphy->txpwrctrl;
  2001. /* TODO N PHY TX power control with argument 0
  2002. (turning off power control) */
  2003. /* TODO Fix the TX Power Settings */
  2004. /* TODO N PHY TX Power Control Idle TSSI */
  2005. /* TODO N PHY TX Power Control Setup */
  2006. if (phy->rev >= 3) {
  2007. /* TODO */
  2008. } else {
  2009. /* TODO Write an N PHY table with ID 26, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  2010. /* TODO Write an N PHY table with ID 27, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  2011. }
  2012. if (nphy->phyrxchain != 3)
  2013. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2014. if (nphy->mphase_cal_phase_id > 0)
  2015. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2016. do_rssi_cal = false;
  2017. if (phy->rev >= 3) {
  2018. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2019. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2020. else
  2021. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2022. if (do_rssi_cal)
  2023. b43_nphy_rssi_cal(dev);
  2024. else
  2025. b43_nphy_restore_rssi_cal(dev);
  2026. } else {
  2027. b43_nphy_rssi_cal(dev);
  2028. }
  2029. if (!((nphy->measure_hold & 0x6) != 0)) {
  2030. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2031. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2032. else
  2033. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2034. if (nphy->mute)
  2035. do_cal = false;
  2036. if (do_cal) {
  2037. target = b43_nphy_get_tx_gains(dev);
  2038. if (nphy->antsel_type == 2)
  2039. ;/*TODO NPHY Superswitch Init with argument 1*/
  2040. if (nphy->perical != 2) {
  2041. b43_nphy_rssi_cal(dev);
  2042. if (phy->rev >= 3) {
  2043. nphy->cal_orig_pwr_idx[0] =
  2044. nphy->txpwrindex[0].index_internal;
  2045. nphy->cal_orig_pwr_idx[1] =
  2046. nphy->txpwrindex[1].index_internal;
  2047. /* TODO N PHY Pre Calibrate TX Gain */
  2048. target = b43_nphy_get_tx_gains(dev);
  2049. }
  2050. }
  2051. }
  2052. }
  2053. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2054. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2055. ;/* Call N PHY Save Cal */
  2056. else if (nphy->mphase_cal_phase_id == 0)
  2057. ;/* N PHY Periodic Calibration with argument 3 */
  2058. } else {
  2059. b43_nphy_restore_cal(dev);
  2060. }
  2061. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2062. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2063. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2064. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2065. if (phy->rev >= 3 && phy->rev <= 6)
  2066. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2067. b43_nphy_tx_lp_fbw(dev);
  2068. /* TODO N PHY Spur Workaround */
  2069. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2070. return 0;
  2071. }
  2072. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2073. {
  2074. struct b43_phy_n *nphy;
  2075. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2076. if (!nphy)
  2077. return -ENOMEM;
  2078. dev->phy.n = nphy;
  2079. return 0;
  2080. }
  2081. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2082. {
  2083. struct b43_phy *phy = &dev->phy;
  2084. struct b43_phy_n *nphy = phy->n;
  2085. memset(nphy, 0, sizeof(*nphy));
  2086. //TODO init struct b43_phy_n
  2087. }
  2088. static void b43_nphy_op_free(struct b43_wldev *dev)
  2089. {
  2090. struct b43_phy *phy = &dev->phy;
  2091. struct b43_phy_n *nphy = phy->n;
  2092. kfree(nphy);
  2093. phy->n = NULL;
  2094. }
  2095. static int b43_nphy_op_init(struct b43_wldev *dev)
  2096. {
  2097. return b43_phy_initn(dev);
  2098. }
  2099. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2100. {
  2101. #if B43_DEBUG
  2102. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2103. /* OFDM registers are onnly available on A/G-PHYs */
  2104. b43err(dev->wl, "Invalid OFDM PHY access at "
  2105. "0x%04X on N-PHY\n", offset);
  2106. dump_stack();
  2107. }
  2108. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2109. /* Ext-G registers are only available on G-PHYs */
  2110. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2111. "0x%04X on N-PHY\n", offset);
  2112. dump_stack();
  2113. }
  2114. #endif /* B43_DEBUG */
  2115. }
  2116. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2117. {
  2118. check_phyreg(dev, reg);
  2119. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2120. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2121. }
  2122. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2123. {
  2124. check_phyreg(dev, reg);
  2125. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2126. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2127. }
  2128. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2129. {
  2130. /* Register 1 is a 32-bit register. */
  2131. B43_WARN_ON(reg == 1);
  2132. /* N-PHY needs 0x100 for read access */
  2133. reg |= 0x100;
  2134. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2135. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2136. }
  2137. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2138. {
  2139. /* Register 1 is a 32-bit register. */
  2140. B43_WARN_ON(reg == 1);
  2141. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2142. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2143. }
  2144. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2145. bool blocked)
  2146. {//TODO
  2147. }
  2148. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2149. {
  2150. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2151. on ? 0 : 0x7FFF);
  2152. }
  2153. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2154. unsigned int new_channel)
  2155. {
  2156. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2157. if ((new_channel < 1) || (new_channel > 14))
  2158. return -EINVAL;
  2159. } else {
  2160. if (new_channel > 200)
  2161. return -EINVAL;
  2162. }
  2163. return nphy_channel_switch(dev, new_channel);
  2164. }
  2165. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2166. {
  2167. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2168. return 1;
  2169. return 36;
  2170. }
  2171. const struct b43_phy_operations b43_phyops_n = {
  2172. .allocate = b43_nphy_op_allocate,
  2173. .free = b43_nphy_op_free,
  2174. .prepare_structs = b43_nphy_op_prepare_structs,
  2175. .init = b43_nphy_op_init,
  2176. .phy_read = b43_nphy_op_read,
  2177. .phy_write = b43_nphy_op_write,
  2178. .radio_read = b43_nphy_op_radio_read,
  2179. .radio_write = b43_nphy_op_radio_write,
  2180. .software_rfkill = b43_nphy_op_software_rfkill,
  2181. .switch_analog = b43_nphy_op_switch_analog,
  2182. .switch_channel = b43_nphy_op_switch_channel,
  2183. .get_default_chan = b43_nphy_op_get_default_chan,
  2184. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2185. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2186. };