ipic.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /*
  2. * arch/powerpc/sysdev/ipic.c
  3. *
  4. * IPIC routines implementations.
  5. *
  6. * Copyright 2005 Freescale Semiconductor, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/errno.h>
  16. #include <linux/reboot.h>
  17. #include <linux/slab.h>
  18. #include <linux/stddef.h>
  19. #include <linux/sched.h>
  20. #include <linux/signal.h>
  21. #include <linux/sysdev.h>
  22. #include <linux/device.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/spinlock.h>
  25. #include <asm/irq.h>
  26. #include <asm/io.h>
  27. #include <asm/prom.h>
  28. #include <asm/ipic.h>
  29. #include "ipic.h"
  30. static struct ipic * primary_ipic;
  31. static struct irq_chip ipic_level_irq_chip, ipic_edge_irq_chip;
  32. static DEFINE_SPINLOCK(ipic_lock);
  33. static struct ipic_info ipic_info[] = {
  34. [1] = {
  35. .mask = IPIC_SIMSR_H,
  36. .prio = IPIC_SIPRR_C,
  37. .force = IPIC_SIFCR_H,
  38. .bit = 16,
  39. .prio_mask = 0,
  40. },
  41. [2] = {
  42. .mask = IPIC_SIMSR_H,
  43. .prio = IPIC_SIPRR_C,
  44. .force = IPIC_SIFCR_H,
  45. .bit = 17,
  46. .prio_mask = 1,
  47. },
  48. [4] = {
  49. .mask = IPIC_SIMSR_H,
  50. .prio = IPIC_SIPRR_C,
  51. .force = IPIC_SIFCR_H,
  52. .bit = 19,
  53. .prio_mask = 3,
  54. },
  55. [9] = {
  56. .mask = IPIC_SIMSR_H,
  57. .prio = IPIC_SIPRR_D,
  58. .force = IPIC_SIFCR_H,
  59. .bit = 24,
  60. .prio_mask = 0,
  61. },
  62. [10] = {
  63. .mask = IPIC_SIMSR_H,
  64. .prio = IPIC_SIPRR_D,
  65. .force = IPIC_SIFCR_H,
  66. .bit = 25,
  67. .prio_mask = 1,
  68. },
  69. [11] = {
  70. .mask = IPIC_SIMSR_H,
  71. .prio = IPIC_SIPRR_D,
  72. .force = IPIC_SIFCR_H,
  73. .bit = 26,
  74. .prio_mask = 2,
  75. },
  76. [12] = {
  77. .mask = IPIC_SIMSR_H,
  78. .prio = IPIC_SIPRR_D,
  79. .force = IPIC_SIFCR_H,
  80. .bit = 27,
  81. .prio_mask = 3,
  82. },
  83. [13] = {
  84. .mask = IPIC_SIMSR_H,
  85. .prio = IPIC_SIPRR_D,
  86. .force = IPIC_SIFCR_H,
  87. .bit = 28,
  88. .prio_mask = 4,
  89. },
  90. [14] = {
  91. .mask = IPIC_SIMSR_H,
  92. .prio = IPIC_SIPRR_D,
  93. .force = IPIC_SIFCR_H,
  94. .bit = 29,
  95. .prio_mask = 5,
  96. },
  97. [15] = {
  98. .mask = IPIC_SIMSR_H,
  99. .prio = IPIC_SIPRR_D,
  100. .force = IPIC_SIFCR_H,
  101. .bit = 30,
  102. .prio_mask = 6,
  103. },
  104. [16] = {
  105. .mask = IPIC_SIMSR_H,
  106. .prio = IPIC_SIPRR_D,
  107. .force = IPIC_SIFCR_H,
  108. .bit = 31,
  109. .prio_mask = 7,
  110. },
  111. [17] = {
  112. .ack = IPIC_SEPNR,
  113. .mask = IPIC_SEMSR,
  114. .prio = IPIC_SMPRR_A,
  115. .force = IPIC_SEFCR,
  116. .bit = 1,
  117. .prio_mask = 5,
  118. },
  119. [18] = {
  120. .ack = IPIC_SEPNR,
  121. .mask = IPIC_SEMSR,
  122. .prio = IPIC_SMPRR_A,
  123. .force = IPIC_SEFCR,
  124. .bit = 2,
  125. .prio_mask = 6,
  126. },
  127. [19] = {
  128. .ack = IPIC_SEPNR,
  129. .mask = IPIC_SEMSR,
  130. .prio = IPIC_SMPRR_A,
  131. .force = IPIC_SEFCR,
  132. .bit = 3,
  133. .prio_mask = 7,
  134. },
  135. [20] = {
  136. .ack = IPIC_SEPNR,
  137. .mask = IPIC_SEMSR,
  138. .prio = IPIC_SMPRR_B,
  139. .force = IPIC_SEFCR,
  140. .bit = 4,
  141. .prio_mask = 4,
  142. },
  143. [21] = {
  144. .ack = IPIC_SEPNR,
  145. .mask = IPIC_SEMSR,
  146. .prio = IPIC_SMPRR_B,
  147. .force = IPIC_SEFCR,
  148. .bit = 5,
  149. .prio_mask = 5,
  150. },
  151. [22] = {
  152. .ack = IPIC_SEPNR,
  153. .mask = IPIC_SEMSR,
  154. .prio = IPIC_SMPRR_B,
  155. .force = IPIC_SEFCR,
  156. .bit = 6,
  157. .prio_mask = 6,
  158. },
  159. [23] = {
  160. .ack = IPIC_SEPNR,
  161. .mask = IPIC_SEMSR,
  162. .prio = IPIC_SMPRR_B,
  163. .force = IPIC_SEFCR,
  164. .bit = 7,
  165. .prio_mask = 7,
  166. },
  167. [32] = {
  168. .mask = IPIC_SIMSR_H,
  169. .prio = IPIC_SIPRR_A,
  170. .force = IPIC_SIFCR_H,
  171. .bit = 0,
  172. .prio_mask = 0,
  173. },
  174. [33] = {
  175. .mask = IPIC_SIMSR_H,
  176. .prio = IPIC_SIPRR_A,
  177. .force = IPIC_SIFCR_H,
  178. .bit = 1,
  179. .prio_mask = 1,
  180. },
  181. [34] = {
  182. .mask = IPIC_SIMSR_H,
  183. .prio = IPIC_SIPRR_A,
  184. .force = IPIC_SIFCR_H,
  185. .bit = 2,
  186. .prio_mask = 2,
  187. },
  188. [35] = {
  189. .mask = IPIC_SIMSR_H,
  190. .prio = IPIC_SIPRR_A,
  191. .force = IPIC_SIFCR_H,
  192. .bit = 3,
  193. .prio_mask = 3,
  194. },
  195. [36] = {
  196. .mask = IPIC_SIMSR_H,
  197. .prio = IPIC_SIPRR_A,
  198. .force = IPIC_SIFCR_H,
  199. .bit = 4,
  200. .prio_mask = 4,
  201. },
  202. [37] = {
  203. .mask = IPIC_SIMSR_H,
  204. .prio = IPIC_SIPRR_A,
  205. .force = IPIC_SIFCR_H,
  206. .bit = 5,
  207. .prio_mask = 5,
  208. },
  209. [38] = {
  210. .mask = IPIC_SIMSR_H,
  211. .prio = IPIC_SIPRR_A,
  212. .force = IPIC_SIFCR_H,
  213. .bit = 6,
  214. .prio_mask = 6,
  215. },
  216. [39] = {
  217. .mask = IPIC_SIMSR_H,
  218. .prio = IPIC_SIPRR_A,
  219. .force = IPIC_SIFCR_H,
  220. .bit = 7,
  221. .prio_mask = 7,
  222. },
  223. [42] = {
  224. .mask = IPIC_SIMSR_H,
  225. .prio = IPIC_SIPRR_B,
  226. .force = IPIC_SIFCR_H,
  227. .bit = 10,
  228. .prio_mask = 2,
  229. },
  230. [44] = {
  231. .mask = IPIC_SIMSR_H,
  232. .prio = IPIC_SIPRR_B,
  233. .force = IPIC_SIFCR_H,
  234. .bit = 12,
  235. .prio_mask = 4,
  236. },
  237. [45] = {
  238. .mask = IPIC_SIMSR_H,
  239. .prio = IPIC_SIPRR_B,
  240. .force = IPIC_SIFCR_H,
  241. .bit = 13,
  242. .prio_mask = 5,
  243. },
  244. [46] = {
  245. .mask = IPIC_SIMSR_H,
  246. .prio = IPIC_SIPRR_B,
  247. .force = IPIC_SIFCR_H,
  248. .bit = 14,
  249. .prio_mask = 6,
  250. },
  251. [47] = {
  252. .mask = IPIC_SIMSR_H,
  253. .prio = IPIC_SIPRR_B,
  254. .force = IPIC_SIFCR_H,
  255. .bit = 15,
  256. .prio_mask = 7,
  257. },
  258. [48] = {
  259. .mask = IPIC_SEMSR,
  260. .prio = IPIC_SMPRR_A,
  261. .force = IPIC_SEFCR,
  262. .bit = 0,
  263. .prio_mask = 4,
  264. },
  265. [64] = {
  266. .mask = IPIC_SIMSR_L,
  267. .prio = IPIC_SMPRR_A,
  268. .force = IPIC_SIFCR_L,
  269. .bit = 0,
  270. .prio_mask = 0,
  271. },
  272. [65] = {
  273. .mask = IPIC_SIMSR_L,
  274. .prio = IPIC_SMPRR_A,
  275. .force = IPIC_SIFCR_L,
  276. .bit = 1,
  277. .prio_mask = 1,
  278. },
  279. [66] = {
  280. .mask = IPIC_SIMSR_L,
  281. .prio = IPIC_SMPRR_A,
  282. .force = IPIC_SIFCR_L,
  283. .bit = 2,
  284. .prio_mask = 2,
  285. },
  286. [67] = {
  287. .mask = IPIC_SIMSR_L,
  288. .prio = IPIC_SMPRR_A,
  289. .force = IPIC_SIFCR_L,
  290. .bit = 3,
  291. .prio_mask = 3,
  292. },
  293. [68] = {
  294. .mask = IPIC_SIMSR_L,
  295. .prio = IPIC_SMPRR_B,
  296. .force = IPIC_SIFCR_L,
  297. .bit = 4,
  298. .prio_mask = 0,
  299. },
  300. [69] = {
  301. .mask = IPIC_SIMSR_L,
  302. .prio = IPIC_SMPRR_B,
  303. .force = IPIC_SIFCR_L,
  304. .bit = 5,
  305. .prio_mask = 1,
  306. },
  307. [70] = {
  308. .mask = IPIC_SIMSR_L,
  309. .prio = IPIC_SMPRR_B,
  310. .force = IPIC_SIFCR_L,
  311. .bit = 6,
  312. .prio_mask = 2,
  313. },
  314. [71] = {
  315. .mask = IPIC_SIMSR_L,
  316. .prio = IPIC_SMPRR_B,
  317. .force = IPIC_SIFCR_L,
  318. .bit = 7,
  319. .prio_mask = 3,
  320. },
  321. [72] = {
  322. .mask = IPIC_SIMSR_L,
  323. .prio = 0,
  324. .force = IPIC_SIFCR_L,
  325. .bit = 8,
  326. },
  327. [73] = {
  328. .mask = IPIC_SIMSR_L,
  329. .prio = 0,
  330. .force = IPIC_SIFCR_L,
  331. .bit = 9,
  332. },
  333. [74] = {
  334. .mask = IPIC_SIMSR_L,
  335. .prio = 0,
  336. .force = IPIC_SIFCR_L,
  337. .bit = 10,
  338. },
  339. [75] = {
  340. .mask = IPIC_SIMSR_L,
  341. .prio = 0,
  342. .force = IPIC_SIFCR_L,
  343. .bit = 11,
  344. },
  345. [76] = {
  346. .mask = IPIC_SIMSR_L,
  347. .prio = 0,
  348. .force = IPIC_SIFCR_L,
  349. .bit = 12,
  350. },
  351. [77] = {
  352. .mask = IPIC_SIMSR_L,
  353. .prio = 0,
  354. .force = IPIC_SIFCR_L,
  355. .bit = 13,
  356. },
  357. [78] = {
  358. .mask = IPIC_SIMSR_L,
  359. .prio = 0,
  360. .force = IPIC_SIFCR_L,
  361. .bit = 14,
  362. },
  363. [79] = {
  364. .mask = IPIC_SIMSR_L,
  365. .prio = 0,
  366. .force = IPIC_SIFCR_L,
  367. .bit = 15,
  368. },
  369. [80] = {
  370. .mask = IPIC_SIMSR_L,
  371. .prio = 0,
  372. .force = IPIC_SIFCR_L,
  373. .bit = 16,
  374. },
  375. [81] = {
  376. .mask = IPIC_SIMSR_L,
  377. .prio = 0,
  378. .force = IPIC_SIFCR_L,
  379. .bit = 17,
  380. },
  381. [82] = {
  382. .mask = IPIC_SIMSR_L,
  383. .prio = 0,
  384. .force = IPIC_SIFCR_L,
  385. .bit = 18,
  386. },
  387. [84] = {
  388. .mask = IPIC_SIMSR_L,
  389. .prio = 0,
  390. .force = IPIC_SIFCR_L,
  391. .bit = 20,
  392. },
  393. [85] = {
  394. .mask = IPIC_SIMSR_L,
  395. .prio = 0,
  396. .force = IPIC_SIFCR_L,
  397. .bit = 21,
  398. },
  399. [86] = {
  400. .mask = IPIC_SIMSR_L,
  401. .prio = 0,
  402. .force = IPIC_SIFCR_L,
  403. .bit = 22,
  404. },
  405. [87] = {
  406. .mask = IPIC_SIMSR_L,
  407. .prio = 0,
  408. .force = IPIC_SIFCR_L,
  409. .bit = 23,
  410. },
  411. [88] = {
  412. .mask = IPIC_SIMSR_L,
  413. .prio = 0,
  414. .force = IPIC_SIFCR_L,
  415. .bit = 24,
  416. },
  417. [89] = {
  418. .mask = IPIC_SIMSR_L,
  419. .prio = 0,
  420. .force = IPIC_SIFCR_L,
  421. .bit = 25,
  422. },
  423. [90] = {
  424. .mask = IPIC_SIMSR_L,
  425. .prio = 0,
  426. .force = IPIC_SIFCR_L,
  427. .bit = 26,
  428. },
  429. [91] = {
  430. .mask = IPIC_SIMSR_L,
  431. .prio = 0,
  432. .force = IPIC_SIFCR_L,
  433. .bit = 27,
  434. },
  435. };
  436. static inline u32 ipic_read(volatile u32 __iomem *base, unsigned int reg)
  437. {
  438. return in_be32(base + (reg >> 2));
  439. }
  440. static inline void ipic_write(volatile u32 __iomem *base, unsigned int reg, u32 value)
  441. {
  442. out_be32(base + (reg >> 2), value);
  443. }
  444. static inline struct ipic * ipic_from_irq(unsigned int virq)
  445. {
  446. return primary_ipic;
  447. }
  448. #define ipic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
  449. static void ipic_unmask_irq(unsigned int virq)
  450. {
  451. struct ipic *ipic = ipic_from_irq(virq);
  452. unsigned int src = ipic_irq_to_hw(virq);
  453. unsigned long flags;
  454. u32 temp;
  455. spin_lock_irqsave(&ipic_lock, flags);
  456. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  457. temp |= (1 << (31 - ipic_info[src].bit));
  458. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  459. spin_unlock_irqrestore(&ipic_lock, flags);
  460. }
  461. static void ipic_mask_irq(unsigned int virq)
  462. {
  463. struct ipic *ipic = ipic_from_irq(virq);
  464. unsigned int src = ipic_irq_to_hw(virq);
  465. unsigned long flags;
  466. u32 temp;
  467. spin_lock_irqsave(&ipic_lock, flags);
  468. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  469. temp &= ~(1 << (31 - ipic_info[src].bit));
  470. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  471. /* mb() can't guarantee that masking is finished. But it does finish
  472. * for nearly all cases. */
  473. mb();
  474. spin_unlock_irqrestore(&ipic_lock, flags);
  475. }
  476. static void ipic_ack_irq(unsigned int virq)
  477. {
  478. struct ipic *ipic = ipic_from_irq(virq);
  479. unsigned int src = ipic_irq_to_hw(virq);
  480. unsigned long flags;
  481. u32 temp;
  482. spin_lock_irqsave(&ipic_lock, flags);
  483. temp = ipic_read(ipic->regs, ipic_info[src].ack);
  484. temp |= (1 << (31 - ipic_info[src].bit));
  485. ipic_write(ipic->regs, ipic_info[src].ack, temp);
  486. /* mb() can't guarantee that ack is finished. But it does finish
  487. * for nearly all cases. */
  488. mb();
  489. spin_unlock_irqrestore(&ipic_lock, flags);
  490. }
  491. static void ipic_mask_irq_and_ack(unsigned int virq)
  492. {
  493. struct ipic *ipic = ipic_from_irq(virq);
  494. unsigned int src = ipic_irq_to_hw(virq);
  495. unsigned long flags;
  496. u32 temp;
  497. spin_lock_irqsave(&ipic_lock, flags);
  498. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  499. temp &= ~(1 << (31 - ipic_info[src].bit));
  500. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  501. temp = ipic_read(ipic->regs, ipic_info[src].ack);
  502. temp |= (1 << (31 - ipic_info[src].bit));
  503. ipic_write(ipic->regs, ipic_info[src].ack, temp);
  504. /* mb() can't guarantee that ack is finished. But it does finish
  505. * for nearly all cases. */
  506. mb();
  507. spin_unlock_irqrestore(&ipic_lock, flags);
  508. }
  509. static int ipic_set_irq_type(unsigned int virq, unsigned int flow_type)
  510. {
  511. struct ipic *ipic = ipic_from_irq(virq);
  512. unsigned int src = ipic_irq_to_hw(virq);
  513. struct irq_desc *desc = get_irq_desc(virq);
  514. unsigned int vold, vnew, edibit;
  515. if (flow_type == IRQ_TYPE_NONE)
  516. flow_type = IRQ_TYPE_LEVEL_LOW;
  517. /* ipic supports only low assertion and high-to-low change senses
  518. */
  519. if (!(flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING))) {
  520. printk(KERN_ERR "ipic: sense type 0x%x not supported\n",
  521. flow_type);
  522. return -EINVAL;
  523. }
  524. /* ipic supports only edge mode on external interrupts */
  525. if ((flow_type & IRQ_TYPE_EDGE_FALLING) && !ipic_info[src].ack) {
  526. printk(KERN_ERR "ipic: edge sense not supported on internal "
  527. "interrupts\n");
  528. return -EINVAL;
  529. }
  530. desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
  531. desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
  532. if (flow_type & IRQ_TYPE_LEVEL_LOW) {
  533. desc->status |= IRQ_LEVEL;
  534. desc->handle_irq = handle_level_irq;
  535. desc->chip = &ipic_level_irq_chip;
  536. } else {
  537. desc->handle_irq = handle_edge_irq;
  538. desc->chip = &ipic_edge_irq_chip;
  539. }
  540. /* only EXT IRQ senses are programmable on ipic
  541. * internal IRQ senses are LEVEL_LOW
  542. */
  543. if (src == IPIC_IRQ_EXT0)
  544. edibit = 15;
  545. else
  546. if (src >= IPIC_IRQ_EXT1 && src <= IPIC_IRQ_EXT7)
  547. edibit = (14 - (src - IPIC_IRQ_EXT1));
  548. else
  549. return (flow_type & IRQ_TYPE_LEVEL_LOW) ? 0 : -EINVAL;
  550. vold = ipic_read(ipic->regs, IPIC_SECNR);
  551. if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING) {
  552. vnew = vold | (1 << edibit);
  553. } else {
  554. vnew = vold & ~(1 << edibit);
  555. }
  556. if (vold != vnew)
  557. ipic_write(ipic->regs, IPIC_SECNR, vnew);
  558. return 0;
  559. }
  560. /* level interrupts and edge interrupts have different ack operations */
  561. static struct irq_chip ipic_level_irq_chip = {
  562. .typename = " IPIC ",
  563. .unmask = ipic_unmask_irq,
  564. .mask = ipic_mask_irq,
  565. .mask_ack = ipic_mask_irq,
  566. .set_type = ipic_set_irq_type,
  567. };
  568. static struct irq_chip ipic_edge_irq_chip = {
  569. .typename = " IPIC ",
  570. .unmask = ipic_unmask_irq,
  571. .mask = ipic_mask_irq,
  572. .mask_ack = ipic_mask_irq_and_ack,
  573. .ack = ipic_ack_irq,
  574. .set_type = ipic_set_irq_type,
  575. };
  576. static int ipic_host_match(struct irq_host *h, struct device_node *node)
  577. {
  578. /* Exact match, unless ipic node is NULL */
  579. return h->of_node == NULL || h->of_node == node;
  580. }
  581. static int ipic_host_map(struct irq_host *h, unsigned int virq,
  582. irq_hw_number_t hw)
  583. {
  584. struct ipic *ipic = h->host_data;
  585. set_irq_chip_data(virq, ipic);
  586. set_irq_chip_and_handler(virq, &ipic_level_irq_chip, handle_level_irq);
  587. /* Set default irq type */
  588. set_irq_type(virq, IRQ_TYPE_NONE);
  589. return 0;
  590. }
  591. static int ipic_host_xlate(struct irq_host *h, struct device_node *ct,
  592. u32 *intspec, unsigned int intsize,
  593. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  594. {
  595. /* interrupt sense values coming from the device tree equal either
  596. * LEVEL_LOW (low assertion) or EDGE_FALLING (high-to-low change)
  597. */
  598. *out_hwirq = intspec[0];
  599. if (intsize > 1)
  600. *out_flags = intspec[1];
  601. else
  602. *out_flags = IRQ_TYPE_NONE;
  603. return 0;
  604. }
  605. static struct irq_host_ops ipic_host_ops = {
  606. .match = ipic_host_match,
  607. .map = ipic_host_map,
  608. .xlate = ipic_host_xlate,
  609. };
  610. struct ipic * __init ipic_init(struct device_node *node, unsigned int flags)
  611. {
  612. struct ipic *ipic;
  613. struct resource res;
  614. u32 temp = 0, ret;
  615. ipic = alloc_bootmem(sizeof(struct ipic));
  616. if (ipic == NULL)
  617. return NULL;
  618. memset(ipic, 0, sizeof(struct ipic));
  619. ipic->irqhost = irq_alloc_host(of_node_get(node), IRQ_HOST_MAP_LINEAR,
  620. NR_IPIC_INTS,
  621. &ipic_host_ops, 0);
  622. if (ipic->irqhost == NULL) {
  623. of_node_put(node);
  624. return NULL;
  625. }
  626. ret = of_address_to_resource(node, 0, &res);
  627. if (ret) {
  628. of_node_put(node);
  629. return NULL;
  630. }
  631. ipic->regs = ioremap(res.start, res.end - res.start + 1);
  632. ipic->irqhost->host_data = ipic;
  633. /* init hw */
  634. ipic_write(ipic->regs, IPIC_SICNR, 0x0);
  635. /* default priority scheme is grouped. If spread mode is required
  636. * configure SICFR accordingly */
  637. if (flags & IPIC_SPREADMODE_GRP_A)
  638. temp |= SICFR_IPSA;
  639. if (flags & IPIC_SPREADMODE_GRP_B)
  640. temp |= SICFR_IPSB;
  641. if (flags & IPIC_SPREADMODE_GRP_C)
  642. temp |= SICFR_IPSC;
  643. if (flags & IPIC_SPREADMODE_GRP_D)
  644. temp |= SICFR_IPSD;
  645. if (flags & IPIC_SPREADMODE_MIX_A)
  646. temp |= SICFR_MPSA;
  647. if (flags & IPIC_SPREADMODE_MIX_B)
  648. temp |= SICFR_MPSB;
  649. ipic_write(ipic->regs, IPIC_SICFR, temp);
  650. /* handle MCP route */
  651. temp = 0;
  652. if (flags & IPIC_DISABLE_MCP_OUT)
  653. temp = SERCR_MCPR;
  654. ipic_write(ipic->regs, IPIC_SERCR, temp);
  655. /* handle routing of IRQ0 to MCP */
  656. temp = ipic_read(ipic->regs, IPIC_SEMSR);
  657. if (flags & IPIC_IRQ0_MCP)
  658. temp |= SEMSR_SIRQ0;
  659. else
  660. temp &= ~SEMSR_SIRQ0;
  661. ipic_write(ipic->regs, IPIC_SEMSR, temp);
  662. primary_ipic = ipic;
  663. irq_set_default_host(primary_ipic->irqhost);
  664. printk ("IPIC (%d IRQ sources) at %p\n", NR_IPIC_INTS,
  665. primary_ipic->regs);
  666. return ipic;
  667. }
  668. int ipic_set_priority(unsigned int virq, unsigned int priority)
  669. {
  670. struct ipic *ipic = ipic_from_irq(virq);
  671. unsigned int src = ipic_irq_to_hw(virq);
  672. u32 temp;
  673. if (priority > 7)
  674. return -EINVAL;
  675. if (src > 127)
  676. return -EINVAL;
  677. if (ipic_info[src].prio == 0)
  678. return -EINVAL;
  679. temp = ipic_read(ipic->regs, ipic_info[src].prio);
  680. if (priority < 4) {
  681. temp &= ~(0x7 << (20 + (3 - priority) * 3));
  682. temp |= ipic_info[src].prio_mask << (20 + (3 - priority) * 3);
  683. } else {
  684. temp &= ~(0x7 << (4 + (7 - priority) * 3));
  685. temp |= ipic_info[src].prio_mask << (4 + (7 - priority) * 3);
  686. }
  687. ipic_write(ipic->regs, ipic_info[src].prio, temp);
  688. return 0;
  689. }
  690. void ipic_set_highest_priority(unsigned int virq)
  691. {
  692. struct ipic *ipic = ipic_from_irq(virq);
  693. unsigned int src = ipic_irq_to_hw(virq);
  694. u32 temp;
  695. temp = ipic_read(ipic->regs, IPIC_SICFR);
  696. /* clear and set HPI */
  697. temp &= 0x7f000000;
  698. temp |= (src & 0x7f) << 24;
  699. ipic_write(ipic->regs, IPIC_SICFR, temp);
  700. }
  701. void ipic_set_default_priority(void)
  702. {
  703. ipic_write(primary_ipic->regs, IPIC_SIPRR_A, IPIC_PRIORITY_DEFAULT);
  704. ipic_write(primary_ipic->regs, IPIC_SIPRR_B, IPIC_PRIORITY_DEFAULT);
  705. ipic_write(primary_ipic->regs, IPIC_SIPRR_C, IPIC_PRIORITY_DEFAULT);
  706. ipic_write(primary_ipic->regs, IPIC_SIPRR_D, IPIC_PRIORITY_DEFAULT);
  707. ipic_write(primary_ipic->regs, IPIC_SMPRR_A, IPIC_PRIORITY_DEFAULT);
  708. ipic_write(primary_ipic->regs, IPIC_SMPRR_B, IPIC_PRIORITY_DEFAULT);
  709. }
  710. void ipic_enable_mcp(enum ipic_mcp_irq mcp_irq)
  711. {
  712. struct ipic *ipic = primary_ipic;
  713. u32 temp;
  714. temp = ipic_read(ipic->regs, IPIC_SERMR);
  715. temp |= (1 << (31 - mcp_irq));
  716. ipic_write(ipic->regs, IPIC_SERMR, temp);
  717. }
  718. void ipic_disable_mcp(enum ipic_mcp_irq mcp_irq)
  719. {
  720. struct ipic *ipic = primary_ipic;
  721. u32 temp;
  722. temp = ipic_read(ipic->regs, IPIC_SERMR);
  723. temp &= (1 << (31 - mcp_irq));
  724. ipic_write(ipic->regs, IPIC_SERMR, temp);
  725. }
  726. u32 ipic_get_mcp_status(void)
  727. {
  728. return ipic_read(primary_ipic->regs, IPIC_SERMR);
  729. }
  730. void ipic_clear_mcp_status(u32 mask)
  731. {
  732. ipic_write(primary_ipic->regs, IPIC_SERMR, mask);
  733. }
  734. /* Return an interrupt vector or NO_IRQ if no interrupt is pending. */
  735. unsigned int ipic_get_irq(void)
  736. {
  737. int irq;
  738. BUG_ON(primary_ipic == NULL);
  739. #define IPIC_SIVCR_VECTOR_MASK 0x7f
  740. irq = ipic_read(primary_ipic->regs, IPIC_SIVCR) & IPIC_SIVCR_VECTOR_MASK;
  741. if (irq == 0) /* 0 --> no irq is pending */
  742. return NO_IRQ;
  743. return irq_linear_revmap(primary_ipic->irqhost, irq);
  744. }
  745. static struct sysdev_class ipic_sysclass = {
  746. set_kset_name("ipic"),
  747. };
  748. static struct sys_device device_ipic = {
  749. .id = 0,
  750. .cls = &ipic_sysclass,
  751. };
  752. static int __init init_ipic_sysfs(void)
  753. {
  754. int rc;
  755. if (!primary_ipic->regs)
  756. return -ENODEV;
  757. printk(KERN_DEBUG "Registering ipic with sysfs...\n");
  758. rc = sysdev_class_register(&ipic_sysclass);
  759. if (rc) {
  760. printk(KERN_ERR "Failed registering ipic sys class\n");
  761. return -ENODEV;
  762. }
  763. rc = sysdev_register(&device_ipic);
  764. if (rc) {
  765. printk(KERN_ERR "Failed registering ipic sys device\n");
  766. return -ENODEV;
  767. }
  768. return 0;
  769. }
  770. subsys_initcall(init_ipic_sysfs);