i915_irq.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. /* For display hotplug interrupt */
  37. static void
  38. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  39. {
  40. if ((dev_priv->irq_mask & mask) != 0) {
  41. dev_priv->irq_mask &= ~mask;
  42. I915_WRITE(DEIMR, dev_priv->irq_mask);
  43. POSTING_READ(DEIMR);
  44. }
  45. }
  46. static inline void
  47. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  48. {
  49. if ((dev_priv->irq_mask & mask) != mask) {
  50. dev_priv->irq_mask |= mask;
  51. I915_WRITE(DEIMR, dev_priv->irq_mask);
  52. POSTING_READ(DEIMR);
  53. }
  54. }
  55. void
  56. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  57. {
  58. u32 reg = PIPESTAT(pipe);
  59. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  60. if ((pipestat & mask) == mask)
  61. return;
  62. /* Enable the interrupt, clear any pending status */
  63. pipestat |= mask | (mask >> 16);
  64. I915_WRITE(reg, pipestat);
  65. POSTING_READ(reg);
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. u32 reg = PIPESTAT(pipe);
  71. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  72. if ((pipestat & mask) == 0)
  73. return;
  74. pipestat &= ~mask;
  75. I915_WRITE(reg, pipestat);
  76. POSTING_READ(reg);
  77. }
  78. /**
  79. * intel_enable_asle - enable ASLE interrupt for OpRegion
  80. */
  81. void intel_enable_asle(struct drm_device *dev)
  82. {
  83. drm_i915_private_t *dev_priv = dev->dev_private;
  84. unsigned long irqflags;
  85. /* FIXME: opregion/asle for VLV */
  86. if (IS_VALLEYVIEW(dev))
  87. return;
  88. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  89. if (HAS_PCH_SPLIT(dev))
  90. ironlake_enable_display_irq(dev_priv, DE_GSE);
  91. else {
  92. i915_enable_pipestat(dev_priv, 1,
  93. PIPE_LEGACY_BLC_EVENT_ENABLE);
  94. if (INTEL_INFO(dev)->gen >= 4)
  95. i915_enable_pipestat(dev_priv, 0,
  96. PIPE_LEGACY_BLC_EVENT_ENABLE);
  97. }
  98. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  99. }
  100. /**
  101. * i915_pipe_enabled - check if a pipe is enabled
  102. * @dev: DRM device
  103. * @pipe: pipe to check
  104. *
  105. * Reading certain registers when the pipe is disabled can hang the chip.
  106. * Use this routine to make sure the PLL is running and the pipe is active
  107. * before reading such registers if unsure.
  108. */
  109. static int
  110. i915_pipe_enabled(struct drm_device *dev, int pipe)
  111. {
  112. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  113. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  114. pipe);
  115. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  116. }
  117. /* Called from drm generic code, passed a 'crtc', which
  118. * we use as a pipe index
  119. */
  120. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  121. {
  122. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  123. unsigned long high_frame;
  124. unsigned long low_frame;
  125. u32 high1, high2, low;
  126. if (!i915_pipe_enabled(dev, pipe)) {
  127. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  128. "pipe %c\n", pipe_name(pipe));
  129. return 0;
  130. }
  131. high_frame = PIPEFRAME(pipe);
  132. low_frame = PIPEFRAMEPIXEL(pipe);
  133. /*
  134. * High & low register fields aren't synchronized, so make sure
  135. * we get a low value that's stable across two reads of the high
  136. * register.
  137. */
  138. do {
  139. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  140. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  141. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  142. } while (high1 != high2);
  143. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  144. low >>= PIPE_FRAME_LOW_SHIFT;
  145. return (high1 << 8) | low;
  146. }
  147. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. int reg = PIPE_FRMCOUNT_GM45(pipe);
  151. if (!i915_pipe_enabled(dev, pipe)) {
  152. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  153. "pipe %c\n", pipe_name(pipe));
  154. return 0;
  155. }
  156. return I915_READ(reg);
  157. }
  158. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  159. int *vpos, int *hpos)
  160. {
  161. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  162. u32 vbl = 0, position = 0;
  163. int vbl_start, vbl_end, htotal, vtotal;
  164. bool in_vbl = true;
  165. int ret = 0;
  166. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  167. pipe);
  168. if (!i915_pipe_enabled(dev, pipe)) {
  169. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  170. "pipe %c\n", pipe_name(pipe));
  171. return 0;
  172. }
  173. /* Get vtotal. */
  174. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  175. if (INTEL_INFO(dev)->gen >= 4) {
  176. /* No obvious pixelcount register. Only query vertical
  177. * scanout position from Display scan line register.
  178. */
  179. position = I915_READ(PIPEDSL(pipe));
  180. /* Decode into vertical scanout position. Don't have
  181. * horizontal scanout position.
  182. */
  183. *vpos = position & 0x1fff;
  184. *hpos = 0;
  185. } else {
  186. /* Have access to pixelcount since start of frame.
  187. * We can split this into vertical and horizontal
  188. * scanout position.
  189. */
  190. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  191. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  192. *vpos = position / htotal;
  193. *hpos = position - (*vpos * htotal);
  194. }
  195. /* Query vblank area. */
  196. vbl = I915_READ(VBLANK(cpu_transcoder));
  197. /* Test position against vblank region. */
  198. vbl_start = vbl & 0x1fff;
  199. vbl_end = (vbl >> 16) & 0x1fff;
  200. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  201. in_vbl = false;
  202. /* Inside "upper part" of vblank area? Apply corrective offset: */
  203. if (in_vbl && (*vpos >= vbl_start))
  204. *vpos = *vpos - vtotal;
  205. /* Readouts valid? */
  206. if (vbl > 0)
  207. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  208. /* In vblank? */
  209. if (in_vbl)
  210. ret |= DRM_SCANOUTPOS_INVBL;
  211. return ret;
  212. }
  213. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  214. int *max_error,
  215. struct timeval *vblank_time,
  216. unsigned flags)
  217. {
  218. struct drm_crtc *crtc;
  219. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  220. DRM_ERROR("Invalid crtc %d\n", pipe);
  221. return -EINVAL;
  222. }
  223. /* Get drm_crtc to timestamp: */
  224. crtc = intel_get_crtc_for_pipe(dev, pipe);
  225. if (crtc == NULL) {
  226. DRM_ERROR("Invalid crtc %d\n", pipe);
  227. return -EINVAL;
  228. }
  229. if (!crtc->enabled) {
  230. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  231. return -EBUSY;
  232. }
  233. /* Helper routine in DRM core does all the work: */
  234. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  235. vblank_time, flags,
  236. crtc);
  237. }
  238. /*
  239. * Handle hotplug events outside the interrupt handler proper.
  240. */
  241. static void i915_hotplug_work_func(struct work_struct *work)
  242. {
  243. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  244. hotplug_work);
  245. struct drm_device *dev = dev_priv->dev;
  246. struct drm_mode_config *mode_config = &dev->mode_config;
  247. struct intel_encoder *encoder;
  248. /* HPD irq before everything is fully set up. */
  249. if (!dev_priv->enable_hotplug_processing)
  250. return;
  251. mutex_lock(&mode_config->mutex);
  252. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  253. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  254. if (encoder->hot_plug)
  255. encoder->hot_plug(encoder);
  256. mutex_unlock(&mode_config->mutex);
  257. /* Just fire off a uevent and let userspace tell us what to do */
  258. drm_helper_hpd_irq_event(dev);
  259. }
  260. static void ironlake_handle_rps_change(struct drm_device *dev)
  261. {
  262. drm_i915_private_t *dev_priv = dev->dev_private;
  263. u32 busy_up, busy_down, max_avg, min_avg;
  264. u8 new_delay;
  265. unsigned long flags;
  266. spin_lock_irqsave(&mchdev_lock, flags);
  267. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  268. new_delay = dev_priv->ips.cur_delay;
  269. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  270. busy_up = I915_READ(RCPREVBSYTUPAVG);
  271. busy_down = I915_READ(RCPREVBSYTDNAVG);
  272. max_avg = I915_READ(RCBMAXAVG);
  273. min_avg = I915_READ(RCBMINAVG);
  274. /* Handle RCS change request from hw */
  275. if (busy_up > max_avg) {
  276. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  277. new_delay = dev_priv->ips.cur_delay - 1;
  278. if (new_delay < dev_priv->ips.max_delay)
  279. new_delay = dev_priv->ips.max_delay;
  280. } else if (busy_down < min_avg) {
  281. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  282. new_delay = dev_priv->ips.cur_delay + 1;
  283. if (new_delay > dev_priv->ips.min_delay)
  284. new_delay = dev_priv->ips.min_delay;
  285. }
  286. if (ironlake_set_drps(dev, new_delay))
  287. dev_priv->ips.cur_delay = new_delay;
  288. spin_unlock_irqrestore(&mchdev_lock, flags);
  289. return;
  290. }
  291. static void notify_ring(struct drm_device *dev,
  292. struct intel_ring_buffer *ring)
  293. {
  294. struct drm_i915_private *dev_priv = dev->dev_private;
  295. if (ring->obj == NULL)
  296. return;
  297. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  298. wake_up_all(&ring->irq_queue);
  299. if (i915_enable_hangcheck) {
  300. dev_priv->gpu_error.hangcheck_count = 0;
  301. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  302. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  303. }
  304. }
  305. static void gen6_pm_rps_work(struct work_struct *work)
  306. {
  307. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  308. rps.work);
  309. u32 pm_iir, pm_imr;
  310. u8 new_delay;
  311. spin_lock_irq(&dev_priv->rps.lock);
  312. pm_iir = dev_priv->rps.pm_iir;
  313. dev_priv->rps.pm_iir = 0;
  314. pm_imr = I915_READ(GEN6_PMIMR);
  315. I915_WRITE(GEN6_PMIMR, 0);
  316. spin_unlock_irq(&dev_priv->rps.lock);
  317. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  318. return;
  319. mutex_lock(&dev_priv->rps.hw_lock);
  320. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  321. new_delay = dev_priv->rps.cur_delay + 1;
  322. else
  323. new_delay = dev_priv->rps.cur_delay - 1;
  324. /* sysfs frequency interfaces may have snuck in while servicing the
  325. * interrupt
  326. */
  327. if (!(new_delay > dev_priv->rps.max_delay ||
  328. new_delay < dev_priv->rps.min_delay)) {
  329. gen6_set_rps(dev_priv->dev, new_delay);
  330. }
  331. mutex_unlock(&dev_priv->rps.hw_lock);
  332. }
  333. /**
  334. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  335. * occurred.
  336. * @work: workqueue struct
  337. *
  338. * Doesn't actually do anything except notify userspace. As a consequence of
  339. * this event, userspace should try to remap the bad rows since statistically
  340. * it is likely the same row is more likely to go bad again.
  341. */
  342. static void ivybridge_parity_work(struct work_struct *work)
  343. {
  344. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  345. l3_parity.error_work);
  346. u32 error_status, row, bank, subbank;
  347. char *parity_event[5];
  348. uint32_t misccpctl;
  349. unsigned long flags;
  350. /* We must turn off DOP level clock gating to access the L3 registers.
  351. * In order to prevent a get/put style interface, acquire struct mutex
  352. * any time we access those registers.
  353. */
  354. mutex_lock(&dev_priv->dev->struct_mutex);
  355. misccpctl = I915_READ(GEN7_MISCCPCTL);
  356. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  357. POSTING_READ(GEN7_MISCCPCTL);
  358. error_status = I915_READ(GEN7_L3CDERRST1);
  359. row = GEN7_PARITY_ERROR_ROW(error_status);
  360. bank = GEN7_PARITY_ERROR_BANK(error_status);
  361. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  362. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  363. GEN7_L3CDERRST1_ENABLE);
  364. POSTING_READ(GEN7_L3CDERRST1);
  365. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  366. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  367. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  368. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  369. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  370. mutex_unlock(&dev_priv->dev->struct_mutex);
  371. parity_event[0] = "L3_PARITY_ERROR=1";
  372. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  373. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  374. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  375. parity_event[4] = NULL;
  376. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  377. KOBJ_CHANGE, parity_event);
  378. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  379. row, bank, subbank);
  380. kfree(parity_event[3]);
  381. kfree(parity_event[2]);
  382. kfree(parity_event[1]);
  383. }
  384. static void ivybridge_handle_parity_error(struct drm_device *dev)
  385. {
  386. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  387. unsigned long flags;
  388. if (!HAS_L3_GPU_CACHE(dev))
  389. return;
  390. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  391. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  392. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  393. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  394. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  395. }
  396. static void snb_gt_irq_handler(struct drm_device *dev,
  397. struct drm_i915_private *dev_priv,
  398. u32 gt_iir)
  399. {
  400. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  401. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  402. notify_ring(dev, &dev_priv->ring[RCS]);
  403. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  404. notify_ring(dev, &dev_priv->ring[VCS]);
  405. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  406. notify_ring(dev, &dev_priv->ring[BCS]);
  407. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  408. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  409. GT_RENDER_CS_ERROR_INTERRUPT)) {
  410. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  411. i915_handle_error(dev, false);
  412. }
  413. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  414. ivybridge_handle_parity_error(dev);
  415. }
  416. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  417. u32 pm_iir)
  418. {
  419. unsigned long flags;
  420. /*
  421. * IIR bits should never already be set because IMR should
  422. * prevent an interrupt from being shown in IIR. The warning
  423. * displays a case where we've unsafely cleared
  424. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  425. * type is not a problem, it displays a problem in the logic.
  426. *
  427. * The mask bit in IMR is cleared by dev_priv->rps.work.
  428. */
  429. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  430. dev_priv->rps.pm_iir |= pm_iir;
  431. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  432. POSTING_READ(GEN6_PMIMR);
  433. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  434. queue_work(dev_priv->wq, &dev_priv->rps.work);
  435. }
  436. static void gmbus_irq_handler(struct drm_device *dev)
  437. {
  438. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  439. wake_up_all(&dev_priv->gmbus_wait_queue);
  440. }
  441. static void dp_aux_irq_handler(struct drm_device *dev)
  442. {
  443. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  444. wake_up_all(&dev_priv->gmbus_wait_queue);
  445. }
  446. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  447. {
  448. struct drm_device *dev = (struct drm_device *) arg;
  449. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  450. u32 iir, gt_iir, pm_iir;
  451. irqreturn_t ret = IRQ_NONE;
  452. unsigned long irqflags;
  453. int pipe;
  454. u32 pipe_stats[I915_MAX_PIPES];
  455. atomic_inc(&dev_priv->irq_received);
  456. while (true) {
  457. iir = I915_READ(VLV_IIR);
  458. gt_iir = I915_READ(GTIIR);
  459. pm_iir = I915_READ(GEN6_PMIIR);
  460. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  461. goto out;
  462. ret = IRQ_HANDLED;
  463. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  464. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  465. for_each_pipe(pipe) {
  466. int reg = PIPESTAT(pipe);
  467. pipe_stats[pipe] = I915_READ(reg);
  468. /*
  469. * Clear the PIPE*STAT regs before the IIR
  470. */
  471. if (pipe_stats[pipe] & 0x8000ffff) {
  472. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  473. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  474. pipe_name(pipe));
  475. I915_WRITE(reg, pipe_stats[pipe]);
  476. }
  477. }
  478. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  479. for_each_pipe(pipe) {
  480. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  481. drm_handle_vblank(dev, pipe);
  482. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  483. intel_prepare_page_flip(dev, pipe);
  484. intel_finish_page_flip(dev, pipe);
  485. }
  486. }
  487. /* Consume port. Then clear IIR or we'll miss events */
  488. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  489. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  490. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  491. hotplug_status);
  492. if (hotplug_status & dev_priv->hotplug_supported_mask)
  493. queue_work(dev_priv->wq,
  494. &dev_priv->hotplug_work);
  495. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  496. I915_READ(PORT_HOTPLUG_STAT);
  497. }
  498. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  499. gmbus_irq_handler(dev);
  500. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  501. gen6_queue_rps_work(dev_priv, pm_iir);
  502. I915_WRITE(GTIIR, gt_iir);
  503. I915_WRITE(GEN6_PMIIR, pm_iir);
  504. I915_WRITE(VLV_IIR, iir);
  505. }
  506. out:
  507. return ret;
  508. }
  509. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  510. {
  511. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  512. int pipe;
  513. if (pch_iir & SDE_HOTPLUG_MASK)
  514. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  515. if (pch_iir & SDE_AUDIO_POWER_MASK)
  516. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  517. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  518. SDE_AUDIO_POWER_SHIFT);
  519. if (pch_iir & SDE_AUX_MASK)
  520. dp_aux_irq_handler(dev);
  521. if (pch_iir & SDE_GMBUS)
  522. gmbus_irq_handler(dev);
  523. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  524. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  525. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  526. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  527. if (pch_iir & SDE_POISON)
  528. DRM_ERROR("PCH poison interrupt\n");
  529. if (pch_iir & SDE_FDI_MASK)
  530. for_each_pipe(pipe)
  531. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  532. pipe_name(pipe),
  533. I915_READ(FDI_RX_IIR(pipe)));
  534. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  535. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  536. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  537. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  538. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  539. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  540. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  541. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  542. }
  543. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  544. {
  545. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  546. int pipe;
  547. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  548. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  549. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  550. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  551. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  552. SDE_AUDIO_POWER_SHIFT_CPT);
  553. if (pch_iir & SDE_AUX_MASK_CPT)
  554. dp_aux_irq_handler(dev);
  555. if (pch_iir & SDE_GMBUS_CPT)
  556. gmbus_irq_handler(dev);
  557. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  558. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  559. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  560. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  561. if (pch_iir & SDE_FDI_MASK_CPT)
  562. for_each_pipe(pipe)
  563. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  564. pipe_name(pipe),
  565. I915_READ(FDI_RX_IIR(pipe)));
  566. }
  567. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  568. {
  569. struct drm_device *dev = (struct drm_device *) arg;
  570. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  571. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  572. irqreturn_t ret = IRQ_NONE;
  573. int i;
  574. atomic_inc(&dev_priv->irq_received);
  575. /* disable master interrupt before clearing iir */
  576. de_ier = I915_READ(DEIER);
  577. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  578. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  579. * interrupts will will be stored on its back queue, and then we'll be
  580. * able to process them after we restore SDEIER (as soon as we restore
  581. * it, we'll get an interrupt if SDEIIR still has something to process
  582. * due to its back queue). */
  583. sde_ier = I915_READ(SDEIER);
  584. I915_WRITE(SDEIER, 0);
  585. POSTING_READ(SDEIER);
  586. gt_iir = I915_READ(GTIIR);
  587. if (gt_iir) {
  588. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  589. I915_WRITE(GTIIR, gt_iir);
  590. ret = IRQ_HANDLED;
  591. }
  592. de_iir = I915_READ(DEIIR);
  593. if (de_iir) {
  594. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  595. dp_aux_irq_handler(dev);
  596. if (de_iir & DE_GSE_IVB)
  597. intel_opregion_gse_intr(dev);
  598. for (i = 0; i < 3; i++) {
  599. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  600. drm_handle_vblank(dev, i);
  601. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  602. intel_prepare_page_flip(dev, i);
  603. intel_finish_page_flip_plane(dev, i);
  604. }
  605. }
  606. /* check event from PCH */
  607. if (de_iir & DE_PCH_EVENT_IVB) {
  608. u32 pch_iir = I915_READ(SDEIIR);
  609. cpt_irq_handler(dev, pch_iir);
  610. /* clear PCH hotplug event before clear CPU irq */
  611. I915_WRITE(SDEIIR, pch_iir);
  612. }
  613. I915_WRITE(DEIIR, de_iir);
  614. ret = IRQ_HANDLED;
  615. }
  616. pm_iir = I915_READ(GEN6_PMIIR);
  617. if (pm_iir) {
  618. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  619. gen6_queue_rps_work(dev_priv, pm_iir);
  620. I915_WRITE(GEN6_PMIIR, pm_iir);
  621. ret = IRQ_HANDLED;
  622. }
  623. I915_WRITE(DEIER, de_ier);
  624. POSTING_READ(DEIER);
  625. I915_WRITE(SDEIER, sde_ier);
  626. POSTING_READ(SDEIER);
  627. return ret;
  628. }
  629. static void ilk_gt_irq_handler(struct drm_device *dev,
  630. struct drm_i915_private *dev_priv,
  631. u32 gt_iir)
  632. {
  633. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  634. notify_ring(dev, &dev_priv->ring[RCS]);
  635. if (gt_iir & GT_BSD_USER_INTERRUPT)
  636. notify_ring(dev, &dev_priv->ring[VCS]);
  637. }
  638. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  639. {
  640. struct drm_device *dev = (struct drm_device *) arg;
  641. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  642. int ret = IRQ_NONE;
  643. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  644. atomic_inc(&dev_priv->irq_received);
  645. /* disable master interrupt before clearing iir */
  646. de_ier = I915_READ(DEIER);
  647. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  648. POSTING_READ(DEIER);
  649. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  650. * interrupts will will be stored on its back queue, and then we'll be
  651. * able to process them after we restore SDEIER (as soon as we restore
  652. * it, we'll get an interrupt if SDEIIR still has something to process
  653. * due to its back queue). */
  654. sde_ier = I915_READ(SDEIER);
  655. I915_WRITE(SDEIER, 0);
  656. POSTING_READ(SDEIER);
  657. de_iir = I915_READ(DEIIR);
  658. gt_iir = I915_READ(GTIIR);
  659. pm_iir = I915_READ(GEN6_PMIIR);
  660. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  661. goto done;
  662. ret = IRQ_HANDLED;
  663. if (IS_GEN5(dev))
  664. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  665. else
  666. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  667. if (de_iir & DE_AUX_CHANNEL_A)
  668. dp_aux_irq_handler(dev);
  669. if (de_iir & DE_GSE)
  670. intel_opregion_gse_intr(dev);
  671. if (de_iir & DE_PIPEA_VBLANK)
  672. drm_handle_vblank(dev, 0);
  673. if (de_iir & DE_PIPEB_VBLANK)
  674. drm_handle_vblank(dev, 1);
  675. if (de_iir & DE_PLANEA_FLIP_DONE) {
  676. intel_prepare_page_flip(dev, 0);
  677. intel_finish_page_flip_plane(dev, 0);
  678. }
  679. if (de_iir & DE_PLANEB_FLIP_DONE) {
  680. intel_prepare_page_flip(dev, 1);
  681. intel_finish_page_flip_plane(dev, 1);
  682. }
  683. /* check event from PCH */
  684. if (de_iir & DE_PCH_EVENT) {
  685. u32 pch_iir = I915_READ(SDEIIR);
  686. if (HAS_PCH_CPT(dev))
  687. cpt_irq_handler(dev, pch_iir);
  688. else
  689. ibx_irq_handler(dev, pch_iir);
  690. /* should clear PCH hotplug event before clear CPU irq */
  691. I915_WRITE(SDEIIR, pch_iir);
  692. }
  693. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  694. ironlake_handle_rps_change(dev);
  695. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  696. gen6_queue_rps_work(dev_priv, pm_iir);
  697. I915_WRITE(GTIIR, gt_iir);
  698. I915_WRITE(DEIIR, de_iir);
  699. I915_WRITE(GEN6_PMIIR, pm_iir);
  700. done:
  701. I915_WRITE(DEIER, de_ier);
  702. POSTING_READ(DEIER);
  703. I915_WRITE(SDEIER, sde_ier);
  704. POSTING_READ(SDEIER);
  705. return ret;
  706. }
  707. /**
  708. * i915_error_work_func - do process context error handling work
  709. * @work: work struct
  710. *
  711. * Fire an error uevent so userspace can see that a hang or error
  712. * was detected.
  713. */
  714. static void i915_error_work_func(struct work_struct *work)
  715. {
  716. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  717. work);
  718. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  719. gpu_error);
  720. struct drm_device *dev = dev_priv->dev;
  721. struct intel_ring_buffer *ring;
  722. char *error_event[] = { "ERROR=1", NULL };
  723. char *reset_event[] = { "RESET=1", NULL };
  724. char *reset_done_event[] = { "ERROR=0", NULL };
  725. int i, ret;
  726. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  727. /*
  728. * Note that there's only one work item which does gpu resets, so we
  729. * need not worry about concurrent gpu resets potentially incrementing
  730. * error->reset_counter twice. We only need to take care of another
  731. * racing irq/hangcheck declaring the gpu dead for a second time. A
  732. * quick check for that is good enough: schedule_work ensures the
  733. * correct ordering between hang detection and this work item, and since
  734. * the reset in-progress bit is only ever set by code outside of this
  735. * work we don't need to worry about any other races.
  736. */
  737. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  738. DRM_DEBUG_DRIVER("resetting chip\n");
  739. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  740. reset_event);
  741. ret = i915_reset(dev);
  742. if (ret == 0) {
  743. /*
  744. * After all the gem state is reset, increment the reset
  745. * counter and wake up everyone waiting for the reset to
  746. * complete.
  747. *
  748. * Since unlock operations are a one-sided barrier only,
  749. * we need to insert a barrier here to order any seqno
  750. * updates before
  751. * the counter increment.
  752. */
  753. smp_mb__before_atomic_inc();
  754. atomic_inc(&dev_priv->gpu_error.reset_counter);
  755. kobject_uevent_env(&dev->primary->kdev.kobj,
  756. KOBJ_CHANGE, reset_done_event);
  757. } else {
  758. atomic_set(&error->reset_counter, I915_WEDGED);
  759. }
  760. for_each_ring(ring, dev_priv, i)
  761. wake_up_all(&ring->irq_queue);
  762. intel_display_handle_reset(dev);
  763. wake_up_all(&dev_priv->gpu_error.reset_queue);
  764. }
  765. }
  766. /* NB: please notice the memset */
  767. static void i915_get_extra_instdone(struct drm_device *dev,
  768. uint32_t *instdone)
  769. {
  770. struct drm_i915_private *dev_priv = dev->dev_private;
  771. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  772. switch(INTEL_INFO(dev)->gen) {
  773. case 2:
  774. case 3:
  775. instdone[0] = I915_READ(INSTDONE);
  776. break;
  777. case 4:
  778. case 5:
  779. case 6:
  780. instdone[0] = I915_READ(INSTDONE_I965);
  781. instdone[1] = I915_READ(INSTDONE1);
  782. break;
  783. default:
  784. WARN_ONCE(1, "Unsupported platform\n");
  785. case 7:
  786. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  787. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  788. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  789. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  790. break;
  791. }
  792. }
  793. #ifdef CONFIG_DEBUG_FS
  794. static struct drm_i915_error_object *
  795. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  796. struct drm_i915_gem_object *src,
  797. const int num_pages)
  798. {
  799. struct drm_i915_error_object *dst;
  800. int i;
  801. u32 reloc_offset;
  802. if (src == NULL || src->pages == NULL)
  803. return NULL;
  804. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  805. if (dst == NULL)
  806. return NULL;
  807. reloc_offset = src->gtt_offset;
  808. for (i = 0; i < num_pages; i++) {
  809. unsigned long flags;
  810. void *d;
  811. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  812. if (d == NULL)
  813. goto unwind;
  814. local_irq_save(flags);
  815. if (reloc_offset < dev_priv->gtt.mappable_end &&
  816. src->has_global_gtt_mapping) {
  817. void __iomem *s;
  818. /* Simply ignore tiling or any overlapping fence.
  819. * It's part of the error state, and this hopefully
  820. * captures what the GPU read.
  821. */
  822. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  823. reloc_offset);
  824. memcpy_fromio(d, s, PAGE_SIZE);
  825. io_mapping_unmap_atomic(s);
  826. } else if (src->stolen) {
  827. unsigned long offset;
  828. offset = dev_priv->mm.stolen_base;
  829. offset += src->stolen->start;
  830. offset += i << PAGE_SHIFT;
  831. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  832. } else {
  833. struct page *page;
  834. void *s;
  835. page = i915_gem_object_get_page(src, i);
  836. drm_clflush_pages(&page, 1);
  837. s = kmap_atomic(page);
  838. memcpy(d, s, PAGE_SIZE);
  839. kunmap_atomic(s);
  840. drm_clflush_pages(&page, 1);
  841. }
  842. local_irq_restore(flags);
  843. dst->pages[i] = d;
  844. reloc_offset += PAGE_SIZE;
  845. }
  846. dst->page_count = num_pages;
  847. dst->gtt_offset = src->gtt_offset;
  848. return dst;
  849. unwind:
  850. while (i--)
  851. kfree(dst->pages[i]);
  852. kfree(dst);
  853. return NULL;
  854. }
  855. #define i915_error_object_create(dev_priv, src) \
  856. i915_error_object_create_sized((dev_priv), (src), \
  857. (src)->base.size>>PAGE_SHIFT)
  858. static void
  859. i915_error_object_free(struct drm_i915_error_object *obj)
  860. {
  861. int page;
  862. if (obj == NULL)
  863. return;
  864. for (page = 0; page < obj->page_count; page++)
  865. kfree(obj->pages[page]);
  866. kfree(obj);
  867. }
  868. void
  869. i915_error_state_free(struct kref *error_ref)
  870. {
  871. struct drm_i915_error_state *error = container_of(error_ref,
  872. typeof(*error), ref);
  873. int i;
  874. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  875. i915_error_object_free(error->ring[i].batchbuffer);
  876. i915_error_object_free(error->ring[i].ringbuffer);
  877. kfree(error->ring[i].requests);
  878. }
  879. kfree(error->active_bo);
  880. kfree(error->overlay);
  881. kfree(error);
  882. }
  883. static void capture_bo(struct drm_i915_error_buffer *err,
  884. struct drm_i915_gem_object *obj)
  885. {
  886. err->size = obj->base.size;
  887. err->name = obj->base.name;
  888. err->rseqno = obj->last_read_seqno;
  889. err->wseqno = obj->last_write_seqno;
  890. err->gtt_offset = obj->gtt_offset;
  891. err->read_domains = obj->base.read_domains;
  892. err->write_domain = obj->base.write_domain;
  893. err->fence_reg = obj->fence_reg;
  894. err->pinned = 0;
  895. if (obj->pin_count > 0)
  896. err->pinned = 1;
  897. if (obj->user_pin_count > 0)
  898. err->pinned = -1;
  899. err->tiling = obj->tiling_mode;
  900. err->dirty = obj->dirty;
  901. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  902. err->ring = obj->ring ? obj->ring->id : -1;
  903. err->cache_level = obj->cache_level;
  904. }
  905. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  906. int count, struct list_head *head)
  907. {
  908. struct drm_i915_gem_object *obj;
  909. int i = 0;
  910. list_for_each_entry(obj, head, mm_list) {
  911. capture_bo(err++, obj);
  912. if (++i == count)
  913. break;
  914. }
  915. return i;
  916. }
  917. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  918. int count, struct list_head *head)
  919. {
  920. struct drm_i915_gem_object *obj;
  921. int i = 0;
  922. list_for_each_entry(obj, head, gtt_list) {
  923. if (obj->pin_count == 0)
  924. continue;
  925. capture_bo(err++, obj);
  926. if (++i == count)
  927. break;
  928. }
  929. return i;
  930. }
  931. static void i915_gem_record_fences(struct drm_device *dev,
  932. struct drm_i915_error_state *error)
  933. {
  934. struct drm_i915_private *dev_priv = dev->dev_private;
  935. int i;
  936. /* Fences */
  937. switch (INTEL_INFO(dev)->gen) {
  938. case 7:
  939. case 6:
  940. for (i = 0; i < 16; i++)
  941. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  942. break;
  943. case 5:
  944. case 4:
  945. for (i = 0; i < 16; i++)
  946. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  947. break;
  948. case 3:
  949. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  950. for (i = 0; i < 8; i++)
  951. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  952. case 2:
  953. for (i = 0; i < 8; i++)
  954. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  955. break;
  956. default:
  957. BUG();
  958. }
  959. }
  960. static struct drm_i915_error_object *
  961. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  962. struct intel_ring_buffer *ring)
  963. {
  964. struct drm_i915_gem_object *obj;
  965. u32 seqno;
  966. if (!ring->get_seqno)
  967. return NULL;
  968. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  969. u32 acthd = I915_READ(ACTHD);
  970. if (WARN_ON(ring->id != RCS))
  971. return NULL;
  972. obj = ring->private;
  973. if (acthd >= obj->gtt_offset &&
  974. acthd < obj->gtt_offset + obj->base.size)
  975. return i915_error_object_create(dev_priv, obj);
  976. }
  977. seqno = ring->get_seqno(ring, false);
  978. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  979. if (obj->ring != ring)
  980. continue;
  981. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  982. continue;
  983. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  984. continue;
  985. /* We need to copy these to an anonymous buffer as the simplest
  986. * method to avoid being overwritten by userspace.
  987. */
  988. return i915_error_object_create(dev_priv, obj);
  989. }
  990. return NULL;
  991. }
  992. static void i915_record_ring_state(struct drm_device *dev,
  993. struct drm_i915_error_state *error,
  994. struct intel_ring_buffer *ring)
  995. {
  996. struct drm_i915_private *dev_priv = dev->dev_private;
  997. if (INTEL_INFO(dev)->gen >= 6) {
  998. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  999. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1000. error->semaphore_mboxes[ring->id][0]
  1001. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1002. error->semaphore_mboxes[ring->id][1]
  1003. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1004. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1005. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1006. }
  1007. if (INTEL_INFO(dev)->gen >= 4) {
  1008. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1009. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1010. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1011. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1012. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1013. if (ring->id == RCS)
  1014. error->bbaddr = I915_READ64(BB_ADDR);
  1015. } else {
  1016. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1017. error->ipeir[ring->id] = I915_READ(IPEIR);
  1018. error->ipehr[ring->id] = I915_READ(IPEHR);
  1019. error->instdone[ring->id] = I915_READ(INSTDONE);
  1020. }
  1021. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1022. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1023. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1024. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1025. error->head[ring->id] = I915_READ_HEAD(ring);
  1026. error->tail[ring->id] = I915_READ_TAIL(ring);
  1027. error->ctl[ring->id] = I915_READ_CTL(ring);
  1028. error->cpu_ring_head[ring->id] = ring->head;
  1029. error->cpu_ring_tail[ring->id] = ring->tail;
  1030. }
  1031. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1032. struct drm_i915_error_state *error,
  1033. struct drm_i915_error_ring *ering)
  1034. {
  1035. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1036. struct drm_i915_gem_object *obj;
  1037. /* Currently render ring is the only HW context user */
  1038. if (ring->id != RCS || !error->ccid)
  1039. return;
  1040. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  1041. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1042. ering->ctx = i915_error_object_create_sized(dev_priv,
  1043. obj, 1);
  1044. }
  1045. }
  1046. }
  1047. static void i915_gem_record_rings(struct drm_device *dev,
  1048. struct drm_i915_error_state *error)
  1049. {
  1050. struct drm_i915_private *dev_priv = dev->dev_private;
  1051. struct intel_ring_buffer *ring;
  1052. struct drm_i915_gem_request *request;
  1053. int i, count;
  1054. for_each_ring(ring, dev_priv, i) {
  1055. i915_record_ring_state(dev, error, ring);
  1056. error->ring[i].batchbuffer =
  1057. i915_error_first_batchbuffer(dev_priv, ring);
  1058. error->ring[i].ringbuffer =
  1059. i915_error_object_create(dev_priv, ring->obj);
  1060. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1061. count = 0;
  1062. list_for_each_entry(request, &ring->request_list, list)
  1063. count++;
  1064. error->ring[i].num_requests = count;
  1065. error->ring[i].requests =
  1066. kmalloc(count*sizeof(struct drm_i915_error_request),
  1067. GFP_ATOMIC);
  1068. if (error->ring[i].requests == NULL) {
  1069. error->ring[i].num_requests = 0;
  1070. continue;
  1071. }
  1072. count = 0;
  1073. list_for_each_entry(request, &ring->request_list, list) {
  1074. struct drm_i915_error_request *erq;
  1075. erq = &error->ring[i].requests[count++];
  1076. erq->seqno = request->seqno;
  1077. erq->jiffies = request->emitted_jiffies;
  1078. erq->tail = request->tail;
  1079. }
  1080. }
  1081. }
  1082. /**
  1083. * i915_capture_error_state - capture an error record for later analysis
  1084. * @dev: drm device
  1085. *
  1086. * Should be called when an error is detected (either a hang or an error
  1087. * interrupt) to capture error state from the time of the error. Fills
  1088. * out a structure which becomes available in debugfs for user level tools
  1089. * to pick up.
  1090. */
  1091. static void i915_capture_error_state(struct drm_device *dev)
  1092. {
  1093. struct drm_i915_private *dev_priv = dev->dev_private;
  1094. struct drm_i915_gem_object *obj;
  1095. struct drm_i915_error_state *error;
  1096. unsigned long flags;
  1097. int i, pipe;
  1098. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1099. error = dev_priv->gpu_error.first_error;
  1100. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1101. if (error)
  1102. return;
  1103. /* Account for pipe specific data like PIPE*STAT */
  1104. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1105. if (!error) {
  1106. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1107. return;
  1108. }
  1109. DRM_INFO("capturing error event; look for more information in "
  1110. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1111. dev->primary->index);
  1112. kref_init(&error->ref);
  1113. error->eir = I915_READ(EIR);
  1114. error->pgtbl_er = I915_READ(PGTBL_ER);
  1115. if (HAS_HW_CONTEXTS(dev))
  1116. error->ccid = I915_READ(CCID);
  1117. if (HAS_PCH_SPLIT(dev))
  1118. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1119. else if (IS_VALLEYVIEW(dev))
  1120. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1121. else if (IS_GEN2(dev))
  1122. error->ier = I915_READ16(IER);
  1123. else
  1124. error->ier = I915_READ(IER);
  1125. if (INTEL_INFO(dev)->gen >= 6)
  1126. error->derrmr = I915_READ(DERRMR);
  1127. if (IS_VALLEYVIEW(dev))
  1128. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1129. else if (INTEL_INFO(dev)->gen >= 7)
  1130. error->forcewake = I915_READ(FORCEWAKE_MT);
  1131. else if (INTEL_INFO(dev)->gen == 6)
  1132. error->forcewake = I915_READ(FORCEWAKE);
  1133. if (!HAS_PCH_SPLIT(dev))
  1134. for_each_pipe(pipe)
  1135. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1136. if (INTEL_INFO(dev)->gen >= 6) {
  1137. error->error = I915_READ(ERROR_GEN6);
  1138. error->done_reg = I915_READ(DONE_REG);
  1139. }
  1140. if (INTEL_INFO(dev)->gen == 7)
  1141. error->err_int = I915_READ(GEN7_ERR_INT);
  1142. i915_get_extra_instdone(dev, error->extra_instdone);
  1143. i915_gem_record_fences(dev, error);
  1144. i915_gem_record_rings(dev, error);
  1145. /* Record buffers on the active and pinned lists. */
  1146. error->active_bo = NULL;
  1147. error->pinned_bo = NULL;
  1148. i = 0;
  1149. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1150. i++;
  1151. error->active_bo_count = i;
  1152. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1153. if (obj->pin_count)
  1154. i++;
  1155. error->pinned_bo_count = i - error->active_bo_count;
  1156. error->active_bo = NULL;
  1157. error->pinned_bo = NULL;
  1158. if (i) {
  1159. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1160. GFP_ATOMIC);
  1161. if (error->active_bo)
  1162. error->pinned_bo =
  1163. error->active_bo + error->active_bo_count;
  1164. }
  1165. if (error->active_bo)
  1166. error->active_bo_count =
  1167. capture_active_bo(error->active_bo,
  1168. error->active_bo_count,
  1169. &dev_priv->mm.active_list);
  1170. if (error->pinned_bo)
  1171. error->pinned_bo_count =
  1172. capture_pinned_bo(error->pinned_bo,
  1173. error->pinned_bo_count,
  1174. &dev_priv->mm.bound_list);
  1175. do_gettimeofday(&error->time);
  1176. error->overlay = intel_overlay_capture_error_state(dev);
  1177. error->display = intel_display_capture_error_state(dev);
  1178. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1179. if (dev_priv->gpu_error.first_error == NULL) {
  1180. dev_priv->gpu_error.first_error = error;
  1181. error = NULL;
  1182. }
  1183. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1184. if (error)
  1185. i915_error_state_free(&error->ref);
  1186. }
  1187. void i915_destroy_error_state(struct drm_device *dev)
  1188. {
  1189. struct drm_i915_private *dev_priv = dev->dev_private;
  1190. struct drm_i915_error_state *error;
  1191. unsigned long flags;
  1192. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1193. error = dev_priv->gpu_error.first_error;
  1194. dev_priv->gpu_error.first_error = NULL;
  1195. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1196. if (error)
  1197. kref_put(&error->ref, i915_error_state_free);
  1198. }
  1199. #else
  1200. #define i915_capture_error_state(x)
  1201. #endif
  1202. static void i915_report_and_clear_eir(struct drm_device *dev)
  1203. {
  1204. struct drm_i915_private *dev_priv = dev->dev_private;
  1205. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1206. u32 eir = I915_READ(EIR);
  1207. int pipe, i;
  1208. if (!eir)
  1209. return;
  1210. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1211. i915_get_extra_instdone(dev, instdone);
  1212. if (IS_G4X(dev)) {
  1213. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1214. u32 ipeir = I915_READ(IPEIR_I965);
  1215. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1216. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1217. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1218. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1219. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1220. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1221. I915_WRITE(IPEIR_I965, ipeir);
  1222. POSTING_READ(IPEIR_I965);
  1223. }
  1224. if (eir & GM45_ERROR_PAGE_TABLE) {
  1225. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1226. pr_err("page table error\n");
  1227. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1228. I915_WRITE(PGTBL_ER, pgtbl_err);
  1229. POSTING_READ(PGTBL_ER);
  1230. }
  1231. }
  1232. if (!IS_GEN2(dev)) {
  1233. if (eir & I915_ERROR_PAGE_TABLE) {
  1234. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1235. pr_err("page table error\n");
  1236. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1237. I915_WRITE(PGTBL_ER, pgtbl_err);
  1238. POSTING_READ(PGTBL_ER);
  1239. }
  1240. }
  1241. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1242. pr_err("memory refresh error:\n");
  1243. for_each_pipe(pipe)
  1244. pr_err("pipe %c stat: 0x%08x\n",
  1245. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1246. /* pipestat has already been acked */
  1247. }
  1248. if (eir & I915_ERROR_INSTRUCTION) {
  1249. pr_err("instruction error\n");
  1250. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1251. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1252. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1253. if (INTEL_INFO(dev)->gen < 4) {
  1254. u32 ipeir = I915_READ(IPEIR);
  1255. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1256. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1257. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1258. I915_WRITE(IPEIR, ipeir);
  1259. POSTING_READ(IPEIR);
  1260. } else {
  1261. u32 ipeir = I915_READ(IPEIR_I965);
  1262. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1263. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1264. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1265. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1266. I915_WRITE(IPEIR_I965, ipeir);
  1267. POSTING_READ(IPEIR_I965);
  1268. }
  1269. }
  1270. I915_WRITE(EIR, eir);
  1271. POSTING_READ(EIR);
  1272. eir = I915_READ(EIR);
  1273. if (eir) {
  1274. /*
  1275. * some errors might have become stuck,
  1276. * mask them.
  1277. */
  1278. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1279. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1280. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1281. }
  1282. }
  1283. /**
  1284. * i915_handle_error - handle an error interrupt
  1285. * @dev: drm device
  1286. *
  1287. * Do some basic checking of regsiter state at error interrupt time and
  1288. * dump it to the syslog. Also call i915_capture_error_state() to make
  1289. * sure we get a record and make it available in debugfs. Fire a uevent
  1290. * so userspace knows something bad happened (should trigger collection
  1291. * of a ring dump etc.).
  1292. */
  1293. void i915_handle_error(struct drm_device *dev, bool wedged)
  1294. {
  1295. struct drm_i915_private *dev_priv = dev->dev_private;
  1296. struct intel_ring_buffer *ring;
  1297. int i;
  1298. i915_capture_error_state(dev);
  1299. i915_report_and_clear_eir(dev);
  1300. if (wedged) {
  1301. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1302. &dev_priv->gpu_error.reset_counter);
  1303. /*
  1304. * Wakeup waiting processes so that the reset work item
  1305. * doesn't deadlock trying to grab various locks.
  1306. */
  1307. for_each_ring(ring, dev_priv, i)
  1308. wake_up_all(&ring->irq_queue);
  1309. }
  1310. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1311. }
  1312. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1313. {
  1314. drm_i915_private_t *dev_priv = dev->dev_private;
  1315. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1316. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1317. struct drm_i915_gem_object *obj;
  1318. struct intel_unpin_work *work;
  1319. unsigned long flags;
  1320. bool stall_detected;
  1321. /* Ignore early vblank irqs */
  1322. if (intel_crtc == NULL)
  1323. return;
  1324. spin_lock_irqsave(&dev->event_lock, flags);
  1325. work = intel_crtc->unpin_work;
  1326. if (work == NULL ||
  1327. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1328. !work->enable_stall_check) {
  1329. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1330. spin_unlock_irqrestore(&dev->event_lock, flags);
  1331. return;
  1332. }
  1333. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1334. obj = work->pending_flip_obj;
  1335. if (INTEL_INFO(dev)->gen >= 4) {
  1336. int dspsurf = DSPSURF(intel_crtc->plane);
  1337. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1338. obj->gtt_offset;
  1339. } else {
  1340. int dspaddr = DSPADDR(intel_crtc->plane);
  1341. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1342. crtc->y * crtc->fb->pitches[0] +
  1343. crtc->x * crtc->fb->bits_per_pixel/8);
  1344. }
  1345. spin_unlock_irqrestore(&dev->event_lock, flags);
  1346. if (stall_detected) {
  1347. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1348. intel_prepare_page_flip(dev, intel_crtc->plane);
  1349. }
  1350. }
  1351. /* Called from drm generic code, passed 'crtc' which
  1352. * we use as a pipe index
  1353. */
  1354. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1355. {
  1356. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1357. unsigned long irqflags;
  1358. if (!i915_pipe_enabled(dev, pipe))
  1359. return -EINVAL;
  1360. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1361. if (INTEL_INFO(dev)->gen >= 4)
  1362. i915_enable_pipestat(dev_priv, pipe,
  1363. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1364. else
  1365. i915_enable_pipestat(dev_priv, pipe,
  1366. PIPE_VBLANK_INTERRUPT_ENABLE);
  1367. /* maintain vblank delivery even in deep C-states */
  1368. if (dev_priv->info->gen == 3)
  1369. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1370. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1371. return 0;
  1372. }
  1373. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1374. {
  1375. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1376. unsigned long irqflags;
  1377. if (!i915_pipe_enabled(dev, pipe))
  1378. return -EINVAL;
  1379. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1380. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1381. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1382. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1383. return 0;
  1384. }
  1385. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1386. {
  1387. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1388. unsigned long irqflags;
  1389. if (!i915_pipe_enabled(dev, pipe))
  1390. return -EINVAL;
  1391. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1392. ironlake_enable_display_irq(dev_priv,
  1393. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1394. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1395. return 0;
  1396. }
  1397. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1398. {
  1399. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1400. unsigned long irqflags;
  1401. u32 imr;
  1402. if (!i915_pipe_enabled(dev, pipe))
  1403. return -EINVAL;
  1404. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1405. imr = I915_READ(VLV_IMR);
  1406. if (pipe == 0)
  1407. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1408. else
  1409. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1410. I915_WRITE(VLV_IMR, imr);
  1411. i915_enable_pipestat(dev_priv, pipe,
  1412. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1413. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1414. return 0;
  1415. }
  1416. /* Called from drm generic code, passed 'crtc' which
  1417. * we use as a pipe index
  1418. */
  1419. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1420. {
  1421. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1422. unsigned long irqflags;
  1423. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1424. if (dev_priv->info->gen == 3)
  1425. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1426. i915_disable_pipestat(dev_priv, pipe,
  1427. PIPE_VBLANK_INTERRUPT_ENABLE |
  1428. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1429. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1430. }
  1431. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1432. {
  1433. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1434. unsigned long irqflags;
  1435. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1436. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1437. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1438. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1439. }
  1440. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1441. {
  1442. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1443. unsigned long irqflags;
  1444. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1445. ironlake_disable_display_irq(dev_priv,
  1446. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1447. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1448. }
  1449. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1450. {
  1451. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1452. unsigned long irqflags;
  1453. u32 imr;
  1454. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1455. i915_disable_pipestat(dev_priv, pipe,
  1456. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1457. imr = I915_READ(VLV_IMR);
  1458. if (pipe == 0)
  1459. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1460. else
  1461. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1462. I915_WRITE(VLV_IMR, imr);
  1463. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1464. }
  1465. static u32
  1466. ring_last_seqno(struct intel_ring_buffer *ring)
  1467. {
  1468. return list_entry(ring->request_list.prev,
  1469. struct drm_i915_gem_request, list)->seqno;
  1470. }
  1471. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1472. {
  1473. if (list_empty(&ring->request_list) ||
  1474. i915_seqno_passed(ring->get_seqno(ring, false),
  1475. ring_last_seqno(ring))) {
  1476. /* Issue a wake-up to catch stuck h/w. */
  1477. if (waitqueue_active(&ring->irq_queue)) {
  1478. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1479. ring->name);
  1480. wake_up_all(&ring->irq_queue);
  1481. *err = true;
  1482. }
  1483. return true;
  1484. }
  1485. return false;
  1486. }
  1487. static bool semaphore_passed(struct intel_ring_buffer *ring)
  1488. {
  1489. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1490. u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1491. struct intel_ring_buffer *signaller;
  1492. u32 cmd, ipehr, acthd_min;
  1493. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1494. if ((ipehr & ~(0x3 << 16)) !=
  1495. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1496. return false;
  1497. /* ACTHD is likely pointing to the dword after the actual command,
  1498. * so scan backwards until we find the MBOX.
  1499. */
  1500. acthd_min = max((int)acthd - 3 * 4, 0);
  1501. do {
  1502. cmd = ioread32(ring->virtual_start + acthd);
  1503. if (cmd == ipehr)
  1504. break;
  1505. acthd -= 4;
  1506. if (acthd < acthd_min)
  1507. return false;
  1508. } while (1);
  1509. signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1510. return i915_seqno_passed(signaller->get_seqno(signaller, false),
  1511. ioread32(ring->virtual_start+acthd+4)+1);
  1512. }
  1513. static bool kick_ring(struct intel_ring_buffer *ring)
  1514. {
  1515. struct drm_device *dev = ring->dev;
  1516. struct drm_i915_private *dev_priv = dev->dev_private;
  1517. u32 tmp = I915_READ_CTL(ring);
  1518. if (tmp & RING_WAIT) {
  1519. DRM_ERROR("Kicking stuck wait on %s\n",
  1520. ring->name);
  1521. I915_WRITE_CTL(ring, tmp);
  1522. return true;
  1523. }
  1524. if (INTEL_INFO(dev)->gen >= 6 &&
  1525. tmp & RING_WAIT_SEMAPHORE &&
  1526. semaphore_passed(ring)) {
  1527. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1528. ring->name);
  1529. I915_WRITE_CTL(ring, tmp);
  1530. return true;
  1531. }
  1532. return false;
  1533. }
  1534. static bool i915_hangcheck_hung(struct drm_device *dev)
  1535. {
  1536. drm_i915_private_t *dev_priv = dev->dev_private;
  1537. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1538. bool hung = true;
  1539. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1540. i915_handle_error(dev, true);
  1541. if (!IS_GEN2(dev)) {
  1542. struct intel_ring_buffer *ring;
  1543. int i;
  1544. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1545. * If so we can simply poke the RB_WAIT bit
  1546. * and break the hang. This should work on
  1547. * all but the second generation chipsets.
  1548. */
  1549. for_each_ring(ring, dev_priv, i)
  1550. hung &= !kick_ring(ring);
  1551. }
  1552. return hung;
  1553. }
  1554. return false;
  1555. }
  1556. /**
  1557. * This is called when the chip hasn't reported back with completed
  1558. * batchbuffers in a long time. The first time this is called we simply record
  1559. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1560. * again, we assume the chip is wedged and try to fix it.
  1561. */
  1562. void i915_hangcheck_elapsed(unsigned long data)
  1563. {
  1564. struct drm_device *dev = (struct drm_device *)data;
  1565. drm_i915_private_t *dev_priv = dev->dev_private;
  1566. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1567. struct intel_ring_buffer *ring;
  1568. bool err = false, idle;
  1569. int i;
  1570. if (!i915_enable_hangcheck)
  1571. return;
  1572. memset(acthd, 0, sizeof(acthd));
  1573. idle = true;
  1574. for_each_ring(ring, dev_priv, i) {
  1575. idle &= i915_hangcheck_ring_idle(ring, &err);
  1576. acthd[i] = intel_ring_get_active_head(ring);
  1577. }
  1578. /* If all work is done then ACTHD clearly hasn't advanced. */
  1579. if (idle) {
  1580. if (err) {
  1581. if (i915_hangcheck_hung(dev))
  1582. return;
  1583. goto repeat;
  1584. }
  1585. dev_priv->gpu_error.hangcheck_count = 0;
  1586. return;
  1587. }
  1588. i915_get_extra_instdone(dev, instdone);
  1589. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1590. sizeof(acthd)) == 0 &&
  1591. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1592. sizeof(instdone)) == 0) {
  1593. if (i915_hangcheck_hung(dev))
  1594. return;
  1595. } else {
  1596. dev_priv->gpu_error.hangcheck_count = 0;
  1597. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1598. sizeof(acthd));
  1599. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1600. sizeof(instdone));
  1601. }
  1602. repeat:
  1603. /* Reset timer case chip hangs without another request being added */
  1604. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1605. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1606. }
  1607. /* drm_dma.h hooks
  1608. */
  1609. static void ironlake_irq_preinstall(struct drm_device *dev)
  1610. {
  1611. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1612. atomic_set(&dev_priv->irq_received, 0);
  1613. I915_WRITE(HWSTAM, 0xeffe);
  1614. /* XXX hotplug from PCH */
  1615. I915_WRITE(DEIMR, 0xffffffff);
  1616. I915_WRITE(DEIER, 0x0);
  1617. POSTING_READ(DEIER);
  1618. /* and GT */
  1619. I915_WRITE(GTIMR, 0xffffffff);
  1620. I915_WRITE(GTIER, 0x0);
  1621. POSTING_READ(GTIER);
  1622. /* south display irq */
  1623. I915_WRITE(SDEIMR, 0xffffffff);
  1624. I915_WRITE(SDEIER, 0x0);
  1625. POSTING_READ(SDEIER);
  1626. }
  1627. static void valleyview_irq_preinstall(struct drm_device *dev)
  1628. {
  1629. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1630. int pipe;
  1631. atomic_set(&dev_priv->irq_received, 0);
  1632. /* VLV magic */
  1633. I915_WRITE(VLV_IMR, 0);
  1634. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1635. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1636. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1637. /* and GT */
  1638. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1639. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1640. I915_WRITE(GTIMR, 0xffffffff);
  1641. I915_WRITE(GTIER, 0x0);
  1642. POSTING_READ(GTIER);
  1643. I915_WRITE(DPINVGTT, 0xff);
  1644. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1645. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1646. for_each_pipe(pipe)
  1647. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1648. I915_WRITE(VLV_IIR, 0xffffffff);
  1649. I915_WRITE(VLV_IMR, 0xffffffff);
  1650. I915_WRITE(VLV_IER, 0x0);
  1651. POSTING_READ(VLV_IER);
  1652. }
  1653. /*
  1654. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1655. * duration to 2ms (which is the minimum in the Display Port spec)
  1656. *
  1657. * This register is the same on all known PCH chips.
  1658. */
  1659. static void ibx_enable_hotplug(struct drm_device *dev)
  1660. {
  1661. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1662. u32 hotplug;
  1663. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1664. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1665. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1666. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1667. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1668. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1669. }
  1670. static void ibx_irq_postinstall(struct drm_device *dev)
  1671. {
  1672. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1673. u32 mask;
  1674. if (HAS_PCH_IBX(dev))
  1675. mask = SDE_HOTPLUG_MASK |
  1676. SDE_GMBUS |
  1677. SDE_AUX_MASK;
  1678. else
  1679. mask = SDE_HOTPLUG_MASK_CPT |
  1680. SDE_GMBUS_CPT |
  1681. SDE_AUX_MASK_CPT;
  1682. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1683. I915_WRITE(SDEIMR, ~mask);
  1684. I915_WRITE(SDEIER, mask);
  1685. POSTING_READ(SDEIER);
  1686. ibx_enable_hotplug(dev);
  1687. }
  1688. static int ironlake_irq_postinstall(struct drm_device *dev)
  1689. {
  1690. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1691. /* enable kind of interrupts always enabled */
  1692. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1693. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1694. DE_AUX_CHANNEL_A;
  1695. u32 render_irqs;
  1696. dev_priv->irq_mask = ~display_mask;
  1697. /* should always can generate irq */
  1698. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1699. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1700. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1701. POSTING_READ(DEIER);
  1702. dev_priv->gt_irq_mask = ~0;
  1703. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1704. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1705. if (IS_GEN6(dev))
  1706. render_irqs =
  1707. GT_USER_INTERRUPT |
  1708. GEN6_BSD_USER_INTERRUPT |
  1709. GEN6_BLITTER_USER_INTERRUPT;
  1710. else
  1711. render_irqs =
  1712. GT_USER_INTERRUPT |
  1713. GT_PIPE_NOTIFY |
  1714. GT_BSD_USER_INTERRUPT;
  1715. I915_WRITE(GTIER, render_irqs);
  1716. POSTING_READ(GTIER);
  1717. ibx_irq_postinstall(dev);
  1718. if (IS_IRONLAKE_M(dev)) {
  1719. /* Clear & enable PCU event interrupts */
  1720. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1721. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1722. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1723. }
  1724. return 0;
  1725. }
  1726. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1727. {
  1728. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1729. /* enable kind of interrupts always enabled */
  1730. u32 display_mask =
  1731. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1732. DE_PLANEC_FLIP_DONE_IVB |
  1733. DE_PLANEB_FLIP_DONE_IVB |
  1734. DE_PLANEA_FLIP_DONE_IVB |
  1735. DE_AUX_CHANNEL_A_IVB;
  1736. u32 render_irqs;
  1737. dev_priv->irq_mask = ~display_mask;
  1738. /* should always can generate irq */
  1739. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1740. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1741. I915_WRITE(DEIER,
  1742. display_mask |
  1743. DE_PIPEC_VBLANK_IVB |
  1744. DE_PIPEB_VBLANK_IVB |
  1745. DE_PIPEA_VBLANK_IVB);
  1746. POSTING_READ(DEIER);
  1747. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1748. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1749. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1750. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1751. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1752. I915_WRITE(GTIER, render_irqs);
  1753. POSTING_READ(GTIER);
  1754. ibx_irq_postinstall(dev);
  1755. return 0;
  1756. }
  1757. static int valleyview_irq_postinstall(struct drm_device *dev)
  1758. {
  1759. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1760. u32 enable_mask;
  1761. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1762. u32 render_irqs;
  1763. u16 msid;
  1764. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1765. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1766. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1767. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1768. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1769. /*
  1770. *Leave vblank interrupts masked initially. enable/disable will
  1771. * toggle them based on usage.
  1772. */
  1773. dev_priv->irq_mask = (~enable_mask) |
  1774. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1775. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1776. /* Hack for broken MSIs on VLV */
  1777. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1778. pci_read_config_word(dev->pdev, 0x98, &msid);
  1779. msid &= 0xff; /* mask out delivery bits */
  1780. msid |= (1<<14);
  1781. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1782. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1783. POSTING_READ(PORT_HOTPLUG_EN);
  1784. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1785. I915_WRITE(VLV_IER, enable_mask);
  1786. I915_WRITE(VLV_IIR, 0xffffffff);
  1787. I915_WRITE(PIPESTAT(0), 0xffff);
  1788. I915_WRITE(PIPESTAT(1), 0xffff);
  1789. POSTING_READ(VLV_IER);
  1790. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1791. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1792. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1793. I915_WRITE(VLV_IIR, 0xffffffff);
  1794. I915_WRITE(VLV_IIR, 0xffffffff);
  1795. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1796. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1797. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1798. GEN6_BLITTER_USER_INTERRUPT;
  1799. I915_WRITE(GTIER, render_irqs);
  1800. POSTING_READ(GTIER);
  1801. /* ack & enable invalid PTE error interrupts */
  1802. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1803. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1804. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1805. #endif
  1806. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1807. return 0;
  1808. }
  1809. static void valleyview_hpd_irq_setup(struct drm_device *dev)
  1810. {
  1811. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1812. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1813. /* Note HDMI and DP share bits */
  1814. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  1815. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  1816. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  1817. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  1818. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  1819. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  1820. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1821. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1822. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1823. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1824. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1825. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1826. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1827. }
  1828. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1829. }
  1830. static void valleyview_irq_uninstall(struct drm_device *dev)
  1831. {
  1832. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1833. int pipe;
  1834. if (!dev_priv)
  1835. return;
  1836. for_each_pipe(pipe)
  1837. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1838. I915_WRITE(HWSTAM, 0xffffffff);
  1839. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1840. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1841. for_each_pipe(pipe)
  1842. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1843. I915_WRITE(VLV_IIR, 0xffffffff);
  1844. I915_WRITE(VLV_IMR, 0xffffffff);
  1845. I915_WRITE(VLV_IER, 0x0);
  1846. POSTING_READ(VLV_IER);
  1847. }
  1848. static void ironlake_irq_uninstall(struct drm_device *dev)
  1849. {
  1850. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1851. if (!dev_priv)
  1852. return;
  1853. I915_WRITE(HWSTAM, 0xffffffff);
  1854. I915_WRITE(DEIMR, 0xffffffff);
  1855. I915_WRITE(DEIER, 0x0);
  1856. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1857. I915_WRITE(GTIMR, 0xffffffff);
  1858. I915_WRITE(GTIER, 0x0);
  1859. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1860. I915_WRITE(SDEIMR, 0xffffffff);
  1861. I915_WRITE(SDEIER, 0x0);
  1862. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1863. }
  1864. static void i8xx_irq_preinstall(struct drm_device * dev)
  1865. {
  1866. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1867. int pipe;
  1868. atomic_set(&dev_priv->irq_received, 0);
  1869. for_each_pipe(pipe)
  1870. I915_WRITE(PIPESTAT(pipe), 0);
  1871. I915_WRITE16(IMR, 0xffff);
  1872. I915_WRITE16(IER, 0x0);
  1873. POSTING_READ16(IER);
  1874. }
  1875. static int i8xx_irq_postinstall(struct drm_device *dev)
  1876. {
  1877. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1878. I915_WRITE16(EMR,
  1879. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1880. /* Unmask the interrupts that we always want on. */
  1881. dev_priv->irq_mask =
  1882. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1883. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1884. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1885. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1886. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1887. I915_WRITE16(IMR, dev_priv->irq_mask);
  1888. I915_WRITE16(IER,
  1889. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1890. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1891. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1892. I915_USER_INTERRUPT);
  1893. POSTING_READ16(IER);
  1894. return 0;
  1895. }
  1896. /*
  1897. * Returns true when a page flip has completed.
  1898. */
  1899. static bool i8xx_handle_vblank(struct drm_device *dev,
  1900. int pipe, u16 iir)
  1901. {
  1902. drm_i915_private_t *dev_priv = dev->dev_private;
  1903. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  1904. if (!drm_handle_vblank(dev, pipe))
  1905. return false;
  1906. if ((iir & flip_pending) == 0)
  1907. return false;
  1908. intel_prepare_page_flip(dev, pipe);
  1909. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  1910. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  1911. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  1912. * the flip is completed (no longer pending). Since this doesn't raise
  1913. * an interrupt per se, we watch for the change at vblank.
  1914. */
  1915. if (I915_READ16(ISR) & flip_pending)
  1916. return false;
  1917. intel_finish_page_flip(dev, pipe);
  1918. return true;
  1919. }
  1920. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  1921. {
  1922. struct drm_device *dev = (struct drm_device *) arg;
  1923. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1924. u16 iir, new_iir;
  1925. u32 pipe_stats[2];
  1926. unsigned long irqflags;
  1927. int irq_received;
  1928. int pipe;
  1929. u16 flip_mask =
  1930. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1931. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1932. atomic_inc(&dev_priv->irq_received);
  1933. iir = I915_READ16(IIR);
  1934. if (iir == 0)
  1935. return IRQ_NONE;
  1936. while (iir & ~flip_mask) {
  1937. /* Can't rely on pipestat interrupt bit in iir as it might
  1938. * have been cleared after the pipestat interrupt was received.
  1939. * It doesn't set the bit in iir again, but it still produces
  1940. * interrupts (for non-MSI).
  1941. */
  1942. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1943. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1944. i915_handle_error(dev, false);
  1945. for_each_pipe(pipe) {
  1946. int reg = PIPESTAT(pipe);
  1947. pipe_stats[pipe] = I915_READ(reg);
  1948. /*
  1949. * Clear the PIPE*STAT regs before the IIR
  1950. */
  1951. if (pipe_stats[pipe] & 0x8000ffff) {
  1952. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1953. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1954. pipe_name(pipe));
  1955. I915_WRITE(reg, pipe_stats[pipe]);
  1956. irq_received = 1;
  1957. }
  1958. }
  1959. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1960. I915_WRITE16(IIR, iir & ~flip_mask);
  1961. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1962. i915_update_dri1_breadcrumb(dev);
  1963. if (iir & I915_USER_INTERRUPT)
  1964. notify_ring(dev, &dev_priv->ring[RCS]);
  1965. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1966. i8xx_handle_vblank(dev, 0, iir))
  1967. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  1968. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1969. i8xx_handle_vblank(dev, 1, iir))
  1970. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  1971. iir = new_iir;
  1972. }
  1973. return IRQ_HANDLED;
  1974. }
  1975. static void i8xx_irq_uninstall(struct drm_device * dev)
  1976. {
  1977. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1978. int pipe;
  1979. for_each_pipe(pipe) {
  1980. /* Clear enable bits; then clear status bits */
  1981. I915_WRITE(PIPESTAT(pipe), 0);
  1982. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1983. }
  1984. I915_WRITE16(IMR, 0xffff);
  1985. I915_WRITE16(IER, 0x0);
  1986. I915_WRITE16(IIR, I915_READ16(IIR));
  1987. }
  1988. static void i915_irq_preinstall(struct drm_device * dev)
  1989. {
  1990. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1991. int pipe;
  1992. atomic_set(&dev_priv->irq_received, 0);
  1993. if (I915_HAS_HOTPLUG(dev)) {
  1994. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1995. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1996. }
  1997. I915_WRITE16(HWSTAM, 0xeffe);
  1998. for_each_pipe(pipe)
  1999. I915_WRITE(PIPESTAT(pipe), 0);
  2000. I915_WRITE(IMR, 0xffffffff);
  2001. I915_WRITE(IER, 0x0);
  2002. POSTING_READ(IER);
  2003. }
  2004. static int i915_irq_postinstall(struct drm_device *dev)
  2005. {
  2006. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2007. u32 enable_mask;
  2008. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2009. /* Unmask the interrupts that we always want on. */
  2010. dev_priv->irq_mask =
  2011. ~(I915_ASLE_INTERRUPT |
  2012. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2013. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2014. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2015. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2016. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2017. enable_mask =
  2018. I915_ASLE_INTERRUPT |
  2019. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2020. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2021. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2022. I915_USER_INTERRUPT;
  2023. if (I915_HAS_HOTPLUG(dev)) {
  2024. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2025. POSTING_READ(PORT_HOTPLUG_EN);
  2026. /* Enable in IER... */
  2027. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2028. /* and unmask in IMR */
  2029. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2030. }
  2031. I915_WRITE(IMR, dev_priv->irq_mask);
  2032. I915_WRITE(IER, enable_mask);
  2033. POSTING_READ(IER);
  2034. intel_opregion_enable_asle(dev);
  2035. return 0;
  2036. }
  2037. static void i915_hpd_irq_setup(struct drm_device *dev)
  2038. {
  2039. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2040. u32 hotplug_en;
  2041. if (I915_HAS_HOTPLUG(dev)) {
  2042. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2043. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  2044. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  2045. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  2046. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  2047. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  2048. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  2049. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  2050. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2051. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  2052. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2053. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2054. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2055. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2056. }
  2057. /* Ignore TV since it's buggy */
  2058. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2059. }
  2060. }
  2061. /*
  2062. * Returns true when a page flip has completed.
  2063. */
  2064. static bool i915_handle_vblank(struct drm_device *dev,
  2065. int plane, int pipe, u32 iir)
  2066. {
  2067. drm_i915_private_t *dev_priv = dev->dev_private;
  2068. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2069. if (!drm_handle_vblank(dev, pipe))
  2070. return false;
  2071. if ((iir & flip_pending) == 0)
  2072. return false;
  2073. intel_prepare_page_flip(dev, plane);
  2074. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2075. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2076. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2077. * the flip is completed (no longer pending). Since this doesn't raise
  2078. * an interrupt per se, we watch for the change at vblank.
  2079. */
  2080. if (I915_READ(ISR) & flip_pending)
  2081. return false;
  2082. intel_finish_page_flip(dev, pipe);
  2083. return true;
  2084. }
  2085. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2086. {
  2087. struct drm_device *dev = (struct drm_device *) arg;
  2088. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2089. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2090. unsigned long irqflags;
  2091. u32 flip_mask =
  2092. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2093. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2094. int pipe, ret = IRQ_NONE;
  2095. atomic_inc(&dev_priv->irq_received);
  2096. iir = I915_READ(IIR);
  2097. do {
  2098. bool irq_received = (iir & ~flip_mask) != 0;
  2099. bool blc_event = false;
  2100. /* Can't rely on pipestat interrupt bit in iir as it might
  2101. * have been cleared after the pipestat interrupt was received.
  2102. * It doesn't set the bit in iir again, but it still produces
  2103. * interrupts (for non-MSI).
  2104. */
  2105. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2106. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2107. i915_handle_error(dev, false);
  2108. for_each_pipe(pipe) {
  2109. int reg = PIPESTAT(pipe);
  2110. pipe_stats[pipe] = I915_READ(reg);
  2111. /* Clear the PIPE*STAT regs before the IIR */
  2112. if (pipe_stats[pipe] & 0x8000ffff) {
  2113. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2114. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2115. pipe_name(pipe));
  2116. I915_WRITE(reg, pipe_stats[pipe]);
  2117. irq_received = true;
  2118. }
  2119. }
  2120. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2121. if (!irq_received)
  2122. break;
  2123. /* Consume port. Then clear IIR or we'll miss events */
  2124. if ((I915_HAS_HOTPLUG(dev)) &&
  2125. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2126. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2127. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2128. hotplug_status);
  2129. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2130. queue_work(dev_priv->wq,
  2131. &dev_priv->hotplug_work);
  2132. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2133. POSTING_READ(PORT_HOTPLUG_STAT);
  2134. }
  2135. I915_WRITE(IIR, iir & ~flip_mask);
  2136. new_iir = I915_READ(IIR); /* Flush posted writes */
  2137. if (iir & I915_USER_INTERRUPT)
  2138. notify_ring(dev, &dev_priv->ring[RCS]);
  2139. for_each_pipe(pipe) {
  2140. int plane = pipe;
  2141. if (IS_MOBILE(dev))
  2142. plane = !plane;
  2143. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2144. i915_handle_vblank(dev, plane, pipe, iir))
  2145. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2146. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2147. blc_event = true;
  2148. }
  2149. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2150. intel_opregion_asle_intr(dev);
  2151. /* With MSI, interrupts are only generated when iir
  2152. * transitions from zero to nonzero. If another bit got
  2153. * set while we were handling the existing iir bits, then
  2154. * we would never get another interrupt.
  2155. *
  2156. * This is fine on non-MSI as well, as if we hit this path
  2157. * we avoid exiting the interrupt handler only to generate
  2158. * another one.
  2159. *
  2160. * Note that for MSI this could cause a stray interrupt report
  2161. * if an interrupt landed in the time between writing IIR and
  2162. * the posting read. This should be rare enough to never
  2163. * trigger the 99% of 100,000 interrupts test for disabling
  2164. * stray interrupts.
  2165. */
  2166. ret = IRQ_HANDLED;
  2167. iir = new_iir;
  2168. } while (iir & ~flip_mask);
  2169. i915_update_dri1_breadcrumb(dev);
  2170. return ret;
  2171. }
  2172. static void i915_irq_uninstall(struct drm_device * dev)
  2173. {
  2174. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2175. int pipe;
  2176. if (I915_HAS_HOTPLUG(dev)) {
  2177. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2178. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2179. }
  2180. I915_WRITE16(HWSTAM, 0xffff);
  2181. for_each_pipe(pipe) {
  2182. /* Clear enable bits; then clear status bits */
  2183. I915_WRITE(PIPESTAT(pipe), 0);
  2184. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2185. }
  2186. I915_WRITE(IMR, 0xffffffff);
  2187. I915_WRITE(IER, 0x0);
  2188. I915_WRITE(IIR, I915_READ(IIR));
  2189. }
  2190. static void i965_irq_preinstall(struct drm_device * dev)
  2191. {
  2192. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2193. int pipe;
  2194. atomic_set(&dev_priv->irq_received, 0);
  2195. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2196. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2197. I915_WRITE(HWSTAM, 0xeffe);
  2198. for_each_pipe(pipe)
  2199. I915_WRITE(PIPESTAT(pipe), 0);
  2200. I915_WRITE(IMR, 0xffffffff);
  2201. I915_WRITE(IER, 0x0);
  2202. POSTING_READ(IER);
  2203. }
  2204. static int i965_irq_postinstall(struct drm_device *dev)
  2205. {
  2206. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2207. u32 enable_mask;
  2208. u32 error_mask;
  2209. /* Unmask the interrupts that we always want on. */
  2210. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2211. I915_DISPLAY_PORT_INTERRUPT |
  2212. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2213. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2214. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2215. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2216. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2217. enable_mask = ~dev_priv->irq_mask;
  2218. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2219. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2220. enable_mask |= I915_USER_INTERRUPT;
  2221. if (IS_G4X(dev))
  2222. enable_mask |= I915_BSD_USER_INTERRUPT;
  2223. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2224. /*
  2225. * Enable some error detection, note the instruction error mask
  2226. * bit is reserved, so we leave it masked.
  2227. */
  2228. if (IS_G4X(dev)) {
  2229. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2230. GM45_ERROR_MEM_PRIV |
  2231. GM45_ERROR_CP_PRIV |
  2232. I915_ERROR_MEMORY_REFRESH);
  2233. } else {
  2234. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2235. I915_ERROR_MEMORY_REFRESH);
  2236. }
  2237. I915_WRITE(EMR, error_mask);
  2238. I915_WRITE(IMR, dev_priv->irq_mask);
  2239. I915_WRITE(IER, enable_mask);
  2240. POSTING_READ(IER);
  2241. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2242. POSTING_READ(PORT_HOTPLUG_EN);
  2243. intel_opregion_enable_asle(dev);
  2244. return 0;
  2245. }
  2246. static void i965_hpd_irq_setup(struct drm_device *dev)
  2247. {
  2248. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2249. u32 hotplug_en;
  2250. /* Note HDMI and DP share hotplug bits */
  2251. hotplug_en = 0;
  2252. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  2253. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  2254. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  2255. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  2256. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  2257. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  2258. if (IS_G4X(dev)) {
  2259. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2260. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2261. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2262. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2263. } else {
  2264. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2265. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2266. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2267. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2268. }
  2269. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2270. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2271. /* Programming the CRT detection parameters tends
  2272. to generate a spurious hotplug event about three
  2273. seconds later. So just do it once.
  2274. */
  2275. if (IS_G4X(dev))
  2276. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2277. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2278. }
  2279. /* Ignore TV since it's buggy */
  2280. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2281. }
  2282. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2283. {
  2284. struct drm_device *dev = (struct drm_device *) arg;
  2285. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2286. u32 iir, new_iir;
  2287. u32 pipe_stats[I915_MAX_PIPES];
  2288. unsigned long irqflags;
  2289. int irq_received;
  2290. int ret = IRQ_NONE, pipe;
  2291. u32 flip_mask =
  2292. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2293. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2294. atomic_inc(&dev_priv->irq_received);
  2295. iir = I915_READ(IIR);
  2296. for (;;) {
  2297. bool blc_event = false;
  2298. irq_received = (iir & ~flip_mask) != 0;
  2299. /* Can't rely on pipestat interrupt bit in iir as it might
  2300. * have been cleared after the pipestat interrupt was received.
  2301. * It doesn't set the bit in iir again, but it still produces
  2302. * interrupts (for non-MSI).
  2303. */
  2304. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2305. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2306. i915_handle_error(dev, false);
  2307. for_each_pipe(pipe) {
  2308. int reg = PIPESTAT(pipe);
  2309. pipe_stats[pipe] = I915_READ(reg);
  2310. /*
  2311. * Clear the PIPE*STAT regs before the IIR
  2312. */
  2313. if (pipe_stats[pipe] & 0x8000ffff) {
  2314. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2315. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2316. pipe_name(pipe));
  2317. I915_WRITE(reg, pipe_stats[pipe]);
  2318. irq_received = 1;
  2319. }
  2320. }
  2321. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2322. if (!irq_received)
  2323. break;
  2324. ret = IRQ_HANDLED;
  2325. /* Consume port. Then clear IIR or we'll miss events */
  2326. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2327. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2328. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2329. hotplug_status);
  2330. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2331. queue_work(dev_priv->wq,
  2332. &dev_priv->hotplug_work);
  2333. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2334. I915_READ(PORT_HOTPLUG_STAT);
  2335. }
  2336. I915_WRITE(IIR, iir & ~flip_mask);
  2337. new_iir = I915_READ(IIR); /* Flush posted writes */
  2338. if (iir & I915_USER_INTERRUPT)
  2339. notify_ring(dev, &dev_priv->ring[RCS]);
  2340. if (iir & I915_BSD_USER_INTERRUPT)
  2341. notify_ring(dev, &dev_priv->ring[VCS]);
  2342. for_each_pipe(pipe) {
  2343. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2344. i915_handle_vblank(dev, pipe, pipe, iir))
  2345. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2346. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2347. blc_event = true;
  2348. }
  2349. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2350. intel_opregion_asle_intr(dev);
  2351. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2352. gmbus_irq_handler(dev);
  2353. /* With MSI, interrupts are only generated when iir
  2354. * transitions from zero to nonzero. If another bit got
  2355. * set while we were handling the existing iir bits, then
  2356. * we would never get another interrupt.
  2357. *
  2358. * This is fine on non-MSI as well, as if we hit this path
  2359. * we avoid exiting the interrupt handler only to generate
  2360. * another one.
  2361. *
  2362. * Note that for MSI this could cause a stray interrupt report
  2363. * if an interrupt landed in the time between writing IIR and
  2364. * the posting read. This should be rare enough to never
  2365. * trigger the 99% of 100,000 interrupts test for disabling
  2366. * stray interrupts.
  2367. */
  2368. iir = new_iir;
  2369. }
  2370. i915_update_dri1_breadcrumb(dev);
  2371. return ret;
  2372. }
  2373. static void i965_irq_uninstall(struct drm_device * dev)
  2374. {
  2375. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2376. int pipe;
  2377. if (!dev_priv)
  2378. return;
  2379. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2380. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2381. I915_WRITE(HWSTAM, 0xffffffff);
  2382. for_each_pipe(pipe)
  2383. I915_WRITE(PIPESTAT(pipe), 0);
  2384. I915_WRITE(IMR, 0xffffffff);
  2385. I915_WRITE(IER, 0x0);
  2386. for_each_pipe(pipe)
  2387. I915_WRITE(PIPESTAT(pipe),
  2388. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2389. I915_WRITE(IIR, I915_READ(IIR));
  2390. }
  2391. void intel_irq_init(struct drm_device *dev)
  2392. {
  2393. struct drm_i915_private *dev_priv = dev->dev_private;
  2394. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2395. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2396. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2397. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2398. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2399. i915_hangcheck_elapsed,
  2400. (unsigned long) dev);
  2401. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2402. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2403. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2404. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2405. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2406. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2407. }
  2408. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2409. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2410. else
  2411. dev->driver->get_vblank_timestamp = NULL;
  2412. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2413. if (IS_VALLEYVIEW(dev)) {
  2414. dev->driver->irq_handler = valleyview_irq_handler;
  2415. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2416. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2417. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2418. dev->driver->enable_vblank = valleyview_enable_vblank;
  2419. dev->driver->disable_vblank = valleyview_disable_vblank;
  2420. dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
  2421. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2422. /* Share pre & uninstall handlers with ILK/SNB */
  2423. dev->driver->irq_handler = ivybridge_irq_handler;
  2424. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2425. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2426. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2427. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2428. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2429. } else if (HAS_PCH_SPLIT(dev)) {
  2430. dev->driver->irq_handler = ironlake_irq_handler;
  2431. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2432. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2433. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2434. dev->driver->enable_vblank = ironlake_enable_vblank;
  2435. dev->driver->disable_vblank = ironlake_disable_vblank;
  2436. } else {
  2437. if (INTEL_INFO(dev)->gen == 2) {
  2438. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2439. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2440. dev->driver->irq_handler = i8xx_irq_handler;
  2441. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2442. } else if (INTEL_INFO(dev)->gen == 3) {
  2443. dev->driver->irq_preinstall = i915_irq_preinstall;
  2444. dev->driver->irq_postinstall = i915_irq_postinstall;
  2445. dev->driver->irq_uninstall = i915_irq_uninstall;
  2446. dev->driver->irq_handler = i915_irq_handler;
  2447. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2448. } else {
  2449. dev->driver->irq_preinstall = i965_irq_preinstall;
  2450. dev->driver->irq_postinstall = i965_irq_postinstall;
  2451. dev->driver->irq_uninstall = i965_irq_uninstall;
  2452. dev->driver->irq_handler = i965_irq_handler;
  2453. dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
  2454. }
  2455. dev->driver->enable_vblank = i915_enable_vblank;
  2456. dev->driver->disable_vblank = i915_disable_vblank;
  2457. }
  2458. }
  2459. void intel_hpd_init(struct drm_device *dev)
  2460. {
  2461. struct drm_i915_private *dev_priv = dev->dev_private;
  2462. if (dev_priv->display.hpd_irq_setup)
  2463. dev_priv->display.hpd_irq_setup(dev);
  2464. }