radeon_pm.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_idle_work_handler(struct work_struct *work);
  31. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  32. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  33. {
  34. struct radeon_bo *bo, *n;
  35. if (list_empty(&rdev->gem.objects))
  36. return;
  37. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  38. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  39. ttm_bo_unmap_virtual(&bo->tbo);
  40. }
  41. if (rdev->gart.table.vram.robj)
  42. ttm_bo_unmap_virtual(&rdev->gart.table.vram.robj->tbo);
  43. if (rdev->stollen_vga_memory)
  44. ttm_bo_unmap_virtual(&rdev->stollen_vga_memory->tbo);
  45. if (rdev->r600_blit.shader_obj)
  46. ttm_bo_unmap_virtual(&rdev->r600_blit.shader_obj->tbo);
  47. }
  48. static void radeon_pm_set_clocks(struct radeon_device *rdev, int static_switch)
  49. {
  50. int i;
  51. if (!static_switch)
  52. radeon_get_power_state(rdev, rdev->pm.planned_action);
  53. mutex_lock(&rdev->ddev->struct_mutex);
  54. mutex_lock(&rdev->vram_mutex);
  55. mutex_lock(&rdev->cp.mutex);
  56. /* gui idle int has issues on older chips it seems */
  57. if (rdev->family >= CHIP_R600) {
  58. /* wait for GPU idle */
  59. rdev->pm.gui_idle = false;
  60. rdev->irq.gui_idle = true;
  61. radeon_irq_set(rdev);
  62. wait_event_interruptible_timeout(
  63. rdev->irq.idle_queue, rdev->pm.gui_idle,
  64. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  65. rdev->irq.gui_idle = false;
  66. radeon_irq_set(rdev);
  67. }
  68. radeon_unmap_vram_bos(rdev);
  69. if (!static_switch) {
  70. for (i = 0; i < rdev->num_crtc; i++) {
  71. if (rdev->pm.active_crtcs & (1 << i)) {
  72. rdev->pm.req_vblank |= (1 << i);
  73. drm_vblank_get(rdev->ddev, i);
  74. }
  75. }
  76. }
  77. radeon_set_power_state(rdev, static_switch);
  78. if (!static_switch) {
  79. for (i = 0; i < rdev->num_crtc; i++) {
  80. if (rdev->pm.req_vblank & (1 << i)) {
  81. rdev->pm.req_vblank &= ~(1 << i);
  82. drm_vblank_put(rdev->ddev, i);
  83. }
  84. }
  85. }
  86. /* update display watermarks based on new power state */
  87. radeon_update_bandwidth_info(rdev);
  88. if (rdev->pm.active_crtc_count)
  89. radeon_bandwidth_update(rdev);
  90. rdev->pm.planned_action = PM_ACTION_NONE;
  91. mutex_unlock(&rdev->cp.mutex);
  92. mutex_unlock(&rdev->vram_mutex);
  93. mutex_unlock(&rdev->ddev->struct_mutex);
  94. }
  95. static ssize_t radeon_get_power_state_static(struct device *dev,
  96. struct device_attribute *attr,
  97. char *buf)
  98. {
  99. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  100. struct radeon_device *rdev = ddev->dev_private;
  101. return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index,
  102. rdev->pm.current_clock_mode_index);
  103. }
  104. static ssize_t radeon_set_power_state_static(struct device *dev,
  105. struct device_attribute *attr,
  106. const char *buf,
  107. size_t count)
  108. {
  109. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  110. struct radeon_device *rdev = ddev->dev_private;
  111. int ps, cm;
  112. if (sscanf(buf, "%u.%u", &ps, &cm) != 2) {
  113. DRM_ERROR("Invalid power state!\n");
  114. return count;
  115. }
  116. mutex_lock(&rdev->pm.mutex);
  117. if ((ps >= 0) && (ps < rdev->pm.num_power_states) &&
  118. (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) {
  119. if ((rdev->pm.active_crtc_count > 1) &&
  120. (rdev->pm.power_state[ps].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)) {
  121. DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm);
  122. } else {
  123. /* disable dynpm */
  124. rdev->pm.state = PM_STATE_DISABLED;
  125. rdev->pm.planned_action = PM_ACTION_NONE;
  126. rdev->pm.requested_power_state_index = ps;
  127. rdev->pm.requested_clock_mode_index = cm;
  128. radeon_pm_set_clocks(rdev, true);
  129. }
  130. } else
  131. DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm);
  132. mutex_unlock(&rdev->pm.mutex);
  133. return count;
  134. }
  135. static ssize_t radeon_get_dynpm(struct device *dev,
  136. struct device_attribute *attr,
  137. char *buf)
  138. {
  139. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  140. struct radeon_device *rdev = ddev->dev_private;
  141. return snprintf(buf, PAGE_SIZE, "%s\n",
  142. (rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled");
  143. }
  144. static ssize_t radeon_set_dynpm(struct device *dev,
  145. struct device_attribute *attr,
  146. const char *buf,
  147. size_t count)
  148. {
  149. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  150. struct radeon_device *rdev = ddev->dev_private;
  151. int tmp = simple_strtoul(buf, NULL, 10);
  152. if (tmp == 0) {
  153. /* update power mode info */
  154. radeon_pm_compute_clocks(rdev);
  155. /* disable dynpm */
  156. mutex_lock(&rdev->pm.mutex);
  157. rdev->pm.state = PM_STATE_DISABLED;
  158. rdev->pm.planned_action = PM_ACTION_NONE;
  159. mutex_unlock(&rdev->pm.mutex);
  160. DRM_INFO("radeon: dynamic power management disabled\n");
  161. } else if (tmp == 1) {
  162. if (rdev->pm.num_power_states > 1) {
  163. /* enable dynpm */
  164. mutex_lock(&rdev->pm.mutex);
  165. rdev->pm.state = PM_STATE_PAUSED;
  166. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  167. radeon_get_power_state(rdev, rdev->pm.planned_action);
  168. mutex_unlock(&rdev->pm.mutex);
  169. /* update power mode info */
  170. radeon_pm_compute_clocks(rdev);
  171. DRM_INFO("radeon: dynamic power management enabled\n");
  172. } else
  173. DRM_ERROR("dynpm not valid on this system\n");
  174. } else
  175. DRM_ERROR("Invalid setting: %d\n", tmp);
  176. return count;
  177. }
  178. static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static);
  179. static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm);
  180. static const char *pm_state_names[4] = {
  181. "PM_STATE_DISABLED",
  182. "PM_STATE_MINIMUM",
  183. "PM_STATE_PAUSED",
  184. "PM_STATE_ACTIVE"
  185. };
  186. static const char *pm_state_types[5] = {
  187. "",
  188. "Powersave",
  189. "Battery",
  190. "Balanced",
  191. "Performance",
  192. };
  193. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  194. {
  195. int i, j;
  196. bool is_default;
  197. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  198. for (i = 0; i < rdev->pm.num_power_states; i++) {
  199. if (rdev->pm.default_power_state_index == i)
  200. is_default = true;
  201. else
  202. is_default = false;
  203. DRM_INFO("State %d %s %s\n", i,
  204. pm_state_types[rdev->pm.power_state[i].type],
  205. is_default ? "(default)" : "");
  206. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  207. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes);
  208. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  209. DRM_INFO("\tSingle display only\n");
  210. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  211. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  212. if (rdev->flags & RADEON_IS_IGP)
  213. DRM_INFO("\t\t%d engine: %d\n",
  214. j,
  215. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  216. else
  217. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  218. j,
  219. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  220. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  221. }
  222. }
  223. }
  224. void radeon_sync_with_vblank(struct radeon_device *rdev)
  225. {
  226. if (rdev->pm.active_crtcs) {
  227. rdev->pm.vblank_sync = false;
  228. wait_event_timeout(
  229. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  230. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  231. }
  232. }
  233. int radeon_pm_init(struct radeon_device *rdev)
  234. {
  235. rdev->pm.state = PM_STATE_DISABLED;
  236. rdev->pm.planned_action = PM_ACTION_NONE;
  237. rdev->pm.can_upclock = true;
  238. rdev->pm.can_downclock = true;
  239. if (rdev->bios) {
  240. if (rdev->is_atom_bios)
  241. radeon_atombios_get_power_modes(rdev);
  242. else
  243. radeon_combios_get_power_modes(rdev);
  244. radeon_print_power_mode_info(rdev);
  245. }
  246. if (radeon_debugfs_pm_init(rdev)) {
  247. DRM_ERROR("Failed to register debugfs file for PM!\n");
  248. }
  249. /* where's the best place to put this? */
  250. device_create_file(rdev->dev, &dev_attr_power_state);
  251. device_create_file(rdev->dev, &dev_attr_dynpm);
  252. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  253. if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
  254. rdev->pm.state = PM_STATE_PAUSED;
  255. DRM_INFO("radeon: dynamic power management enabled\n");
  256. }
  257. DRM_INFO("radeon: power management initialized\n");
  258. return 0;
  259. }
  260. void radeon_pm_fini(struct radeon_device *rdev)
  261. {
  262. if (rdev->pm.state != PM_STATE_DISABLED) {
  263. /* cancel work */
  264. cancel_delayed_work_sync(&rdev->pm.idle_work);
  265. /* reset default clocks */
  266. rdev->pm.state = PM_STATE_DISABLED;
  267. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  268. radeon_pm_set_clocks(rdev, false);
  269. } else if ((rdev->pm.current_power_state_index !=
  270. rdev->pm.default_power_state_index) ||
  271. (rdev->pm.current_clock_mode_index != 0)) {
  272. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  273. rdev->pm.requested_clock_mode_index = 0;
  274. mutex_lock(&rdev->pm.mutex);
  275. radeon_pm_set_clocks(rdev, true);
  276. mutex_unlock(&rdev->pm.mutex);
  277. }
  278. device_remove_file(rdev->dev, &dev_attr_power_state);
  279. device_remove_file(rdev->dev, &dev_attr_dynpm);
  280. if (rdev->pm.i2c_bus)
  281. radeon_i2c_destroy(rdev->pm.i2c_bus);
  282. }
  283. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  284. {
  285. struct drm_device *ddev = rdev->ddev;
  286. struct drm_crtc *crtc;
  287. struct radeon_crtc *radeon_crtc;
  288. if (rdev->pm.state == PM_STATE_DISABLED)
  289. return;
  290. mutex_lock(&rdev->pm.mutex);
  291. rdev->pm.active_crtcs = 0;
  292. rdev->pm.active_crtc_count = 0;
  293. list_for_each_entry(crtc,
  294. &ddev->mode_config.crtc_list, head) {
  295. radeon_crtc = to_radeon_crtc(crtc);
  296. if (radeon_crtc->enabled) {
  297. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  298. rdev->pm.active_crtc_count++;
  299. }
  300. }
  301. if (rdev->pm.active_crtc_count > 1) {
  302. if (rdev->pm.state == PM_STATE_ACTIVE) {
  303. cancel_delayed_work(&rdev->pm.idle_work);
  304. rdev->pm.state = PM_STATE_PAUSED;
  305. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  306. radeon_pm_set_clocks(rdev, false);
  307. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  308. }
  309. } else if (rdev->pm.active_crtc_count == 1) {
  310. /* TODO: Increase clocks if needed for current mode */
  311. if (rdev->pm.state == PM_STATE_MINIMUM) {
  312. rdev->pm.state = PM_STATE_ACTIVE;
  313. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  314. radeon_pm_set_clocks(rdev, false);
  315. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  316. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  317. } else if (rdev->pm.state == PM_STATE_PAUSED) {
  318. rdev->pm.state = PM_STATE_ACTIVE;
  319. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  320. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  321. DRM_DEBUG("radeon: dynamic power management activated\n");
  322. }
  323. } else { /* count == 0 */
  324. if (rdev->pm.state != PM_STATE_MINIMUM) {
  325. cancel_delayed_work(&rdev->pm.idle_work);
  326. rdev->pm.state = PM_STATE_MINIMUM;
  327. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  328. radeon_pm_set_clocks(rdev, false);
  329. }
  330. }
  331. mutex_unlock(&rdev->pm.mutex);
  332. }
  333. bool radeon_pm_in_vbl(struct radeon_device *rdev)
  334. {
  335. u32 stat_crtc = 0, vbl = 0, position = 0;
  336. bool in_vbl = true;
  337. if (ASIC_IS_DCE4(rdev)) {
  338. if (rdev->pm.active_crtcs & (1 << 0)) {
  339. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  340. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  341. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  342. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  343. }
  344. if (rdev->pm.active_crtcs & (1 << 1)) {
  345. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  346. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  347. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  348. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  349. }
  350. if (rdev->pm.active_crtcs & (1 << 2)) {
  351. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  352. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  353. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  354. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  355. }
  356. if (rdev->pm.active_crtcs & (1 << 3)) {
  357. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  358. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  359. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  360. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  361. }
  362. if (rdev->pm.active_crtcs & (1 << 4)) {
  363. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  364. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  365. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  366. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  367. }
  368. if (rdev->pm.active_crtcs & (1 << 5)) {
  369. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  370. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  371. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  372. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  373. }
  374. } else if (ASIC_IS_AVIVO(rdev)) {
  375. if (rdev->pm.active_crtcs & (1 << 0)) {
  376. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
  377. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
  378. }
  379. if (rdev->pm.active_crtcs & (1 << 1)) {
  380. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
  381. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
  382. }
  383. if (position < vbl && position > 1)
  384. in_vbl = false;
  385. } else {
  386. if (rdev->pm.active_crtcs & (1 << 0)) {
  387. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  388. if (!(stat_crtc & 1))
  389. in_vbl = false;
  390. }
  391. if (rdev->pm.active_crtcs & (1 << 1)) {
  392. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  393. if (!(stat_crtc & 1))
  394. in_vbl = false;
  395. }
  396. }
  397. if (position < vbl && position > 1)
  398. in_vbl = false;
  399. return in_vbl;
  400. }
  401. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  402. {
  403. u32 stat_crtc = 0;
  404. bool in_vbl = radeon_pm_in_vbl(rdev);
  405. if (in_vbl == false)
  406. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  407. finish ? "exit" : "entry");
  408. return in_vbl;
  409. }
  410. static void radeon_pm_idle_work_handler(struct work_struct *work)
  411. {
  412. struct radeon_device *rdev;
  413. int resched;
  414. rdev = container_of(work, struct radeon_device,
  415. pm.idle_work.work);
  416. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  417. mutex_lock(&rdev->pm.mutex);
  418. if (rdev->pm.state == PM_STATE_ACTIVE) {
  419. unsigned long irq_flags;
  420. int not_processed = 0;
  421. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  422. if (!list_empty(&rdev->fence_drv.emited)) {
  423. struct list_head *ptr;
  424. list_for_each(ptr, &rdev->fence_drv.emited) {
  425. /* count up to 3, that's enought info */
  426. if (++not_processed >= 3)
  427. break;
  428. }
  429. }
  430. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  431. if (not_processed >= 3) { /* should upclock */
  432. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  433. rdev->pm.planned_action = PM_ACTION_NONE;
  434. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  435. rdev->pm.can_upclock) {
  436. rdev->pm.planned_action =
  437. PM_ACTION_UPCLOCK;
  438. rdev->pm.action_timeout = jiffies +
  439. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  440. }
  441. } else if (not_processed == 0) { /* should downclock */
  442. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  443. rdev->pm.planned_action = PM_ACTION_NONE;
  444. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  445. rdev->pm.can_downclock) {
  446. rdev->pm.planned_action =
  447. PM_ACTION_DOWNCLOCK;
  448. rdev->pm.action_timeout = jiffies +
  449. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  450. }
  451. }
  452. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  453. jiffies > rdev->pm.action_timeout) {
  454. radeon_pm_set_clocks(rdev, false);
  455. }
  456. }
  457. mutex_unlock(&rdev->pm.mutex);
  458. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  459. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  460. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  461. }
  462. /*
  463. * Debugfs info
  464. */
  465. #if defined(CONFIG_DEBUG_FS)
  466. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  467. {
  468. struct drm_info_node *node = (struct drm_info_node *) m->private;
  469. struct drm_device *dev = node->minor->dev;
  470. struct radeon_device *rdev = dev->dev_private;
  471. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  472. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  473. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  474. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  475. if (rdev->asic->get_memory_clock)
  476. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  477. if (rdev->asic->get_pcie_lanes)
  478. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  479. return 0;
  480. }
  481. static struct drm_info_list radeon_pm_info_list[] = {
  482. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  483. };
  484. #endif
  485. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  486. {
  487. #if defined(CONFIG_DEBUG_FS)
  488. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  489. #else
  490. return 0;
  491. #endif
  492. }