exynos_drm_fimc.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/pm_runtime.h>
  19. #include <plat/map-base.h>
  20. #include <drm/drmP.h>
  21. #include <drm/exynos_drm.h>
  22. #include "regs-fimc.h"
  23. #include "exynos_drm_ipp.h"
  24. #include "exynos_drm_fimc.h"
  25. /*
  26. * FIMC is stand for Fully Interactive Mobile Camera and
  27. * supports image scaler/rotator and input/output DMA operations.
  28. * input DMA reads image data from the memory.
  29. * output DMA writes image data to memory.
  30. * FIMC supports image rotation and image effect functions.
  31. *
  32. * M2M operation : supports crop/scale/rotation/csc so on.
  33. * Memory ----> FIMC H/W ----> Memory.
  34. * Writeback operation : supports cloned screen with FIMD.
  35. * FIMD ----> FIMC H/W ----> Memory.
  36. * Output operation : supports direct display using local path.
  37. * Memory ----> FIMC H/W ----> FIMD.
  38. */
  39. /*
  40. * TODO
  41. * 1. check suspend/resume api if needed.
  42. * 2. need to check use case platform_device_id.
  43. * 3. check src/dst size with, height.
  44. * 4. added check_prepare api for right register.
  45. * 5. need to add supported list in prop_list.
  46. * 6. check prescaler/scaler optimization.
  47. */
  48. #define FIMC_MAX_DEVS 4
  49. #define FIMC_MAX_SRC 2
  50. #define FIMC_MAX_DST 32
  51. #define FIMC_SHFACTOR 10
  52. #define FIMC_BUF_STOP 1
  53. #define FIMC_BUF_START 2
  54. #define FIMC_REG_SZ 32
  55. #define FIMC_WIDTH_ITU_709 1280
  56. #define FIMC_REFRESH_MAX 60
  57. #define FIMC_REFRESH_MIN 12
  58. #define FIMC_CROP_MAX 8192
  59. #define FIMC_CROP_MIN 32
  60. #define FIMC_SCALE_MAX 4224
  61. #define FIMC_SCALE_MIN 32
  62. #define get_fimc_context(dev) platform_get_drvdata(to_platform_device(dev))
  63. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  64. struct fimc_context, ippdrv);
  65. #define fimc_read(offset) readl(ctx->regs + (offset))
  66. #define fimc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
  67. enum fimc_wb {
  68. FIMC_WB_NONE,
  69. FIMC_WB_A,
  70. FIMC_WB_B,
  71. };
  72. /*
  73. * A structure of scaler.
  74. *
  75. * @range: narrow, wide.
  76. * @bypass: unused scaler path.
  77. * @up_h: horizontal scale up.
  78. * @up_v: vertical scale up.
  79. * @hratio: horizontal ratio.
  80. * @vratio: vertical ratio.
  81. */
  82. struct fimc_scaler {
  83. bool range;
  84. bool bypass;
  85. bool up_h;
  86. bool up_v;
  87. u32 hratio;
  88. u32 vratio;
  89. };
  90. /*
  91. * A structure of scaler capability.
  92. *
  93. * find user manual table 43-1.
  94. * @in_hori: scaler input horizontal size.
  95. * @bypass: scaler bypass mode.
  96. * @dst_h_wo_rot: target horizontal size without output rotation.
  97. * @dst_h_rot: target horizontal size with output rotation.
  98. * @rl_w_wo_rot: real width without input rotation.
  99. * @rl_h_rot: real height without output rotation.
  100. */
  101. struct fimc_capability {
  102. /* scaler */
  103. u32 in_hori;
  104. u32 bypass;
  105. /* output rotator */
  106. u32 dst_h_wo_rot;
  107. u32 dst_h_rot;
  108. /* input rotator */
  109. u32 rl_w_wo_rot;
  110. u32 rl_h_rot;
  111. };
  112. /*
  113. * A structure of fimc driver data.
  114. *
  115. * @parent_clk: name of parent clock.
  116. */
  117. struct fimc_driverdata {
  118. char *parent_clk;
  119. };
  120. /*
  121. * A structure of fimc context.
  122. *
  123. * @ippdrv: prepare initialization using ippdrv.
  124. * @regs_res: register resources.
  125. * @regs: memory mapped io registers.
  126. * @lock: locking of operations.
  127. * @sclk_fimc_clk: fimc source clock.
  128. * @fimc_clk: fimc clock.
  129. * @wb_clk: writeback a clock.
  130. * @wb_b_clk: writeback b clock.
  131. * @sc: scaler infomations.
  132. * @odr: ordering of YUV.
  133. * @ver: fimc version.
  134. * @pol: porarity of writeback.
  135. * @id: fimc id.
  136. * @irq: irq number.
  137. * @suspended: qos operations.
  138. */
  139. struct fimc_context {
  140. struct exynos_drm_ippdrv ippdrv;
  141. struct resource *regs_res;
  142. void __iomem *regs;
  143. struct mutex lock;
  144. struct clk *sclk_fimc_clk;
  145. struct clk *fimc_clk;
  146. struct clk *wb_clk;
  147. struct clk *wb_b_clk;
  148. struct fimc_scaler sc;
  149. struct fimc_driverdata *ddata;
  150. struct exynos_drm_ipp_pol pol;
  151. int id;
  152. int irq;
  153. bool suspended;
  154. };
  155. static void fimc_sw_reset(struct fimc_context *ctx, bool pattern)
  156. {
  157. u32 cfg;
  158. DRM_DEBUG_KMS("%s:pattern[%d]\n", __func__, pattern);
  159. cfg = fimc_read(EXYNOS_CISRCFMT);
  160. cfg |= EXYNOS_CISRCFMT_ITU601_8BIT;
  161. if (pattern)
  162. cfg |= EXYNOS_CIGCTRL_TESTPATTERN_COLOR_BAR;
  163. fimc_write(cfg, EXYNOS_CISRCFMT);
  164. /* s/w reset */
  165. cfg = fimc_read(EXYNOS_CIGCTRL);
  166. cfg |= (EXYNOS_CIGCTRL_SWRST);
  167. fimc_write(cfg, EXYNOS_CIGCTRL);
  168. /* s/w reset complete */
  169. cfg = fimc_read(EXYNOS_CIGCTRL);
  170. cfg &= ~EXYNOS_CIGCTRL_SWRST;
  171. fimc_write(cfg, EXYNOS_CIGCTRL);
  172. /* reset sequence */
  173. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  174. }
  175. static void fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
  176. {
  177. u32 camblk_cfg;
  178. DRM_DEBUG_KMS("%s\n", __func__);
  179. camblk_cfg = readl(SYSREG_CAMERA_BLK);
  180. camblk_cfg &= ~(SYSREG_FIMD0WB_DEST_MASK);
  181. camblk_cfg |= ctx->id << (SYSREG_FIMD0WB_DEST_SHIFT);
  182. writel(camblk_cfg, SYSREG_CAMERA_BLK);
  183. }
  184. static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
  185. {
  186. u32 cfg;
  187. DRM_DEBUG_KMS("%s:wb[%d]\n", __func__, wb);
  188. cfg = fimc_read(EXYNOS_CIGCTRL);
  189. cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
  190. EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
  191. EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
  192. EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
  193. EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
  194. EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
  195. switch (wb) {
  196. case FIMC_WB_A:
  197. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
  198. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  199. break;
  200. case FIMC_WB_B:
  201. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
  202. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  203. break;
  204. case FIMC_WB_NONE:
  205. default:
  206. cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
  207. EXYNOS_CIGCTRL_SELWRITEBACK_A |
  208. EXYNOS_CIGCTRL_SELCAM_MIPI_A |
  209. EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
  210. break;
  211. }
  212. fimc_write(cfg, EXYNOS_CIGCTRL);
  213. }
  214. static void fimc_set_polarity(struct fimc_context *ctx,
  215. struct exynos_drm_ipp_pol *pol)
  216. {
  217. u32 cfg;
  218. DRM_DEBUG_KMS("%s:inv_pclk[%d]inv_vsync[%d]\n",
  219. __func__, pol->inv_pclk, pol->inv_vsync);
  220. DRM_DEBUG_KMS("%s:inv_href[%d]inv_hsync[%d]\n",
  221. __func__, pol->inv_href, pol->inv_hsync);
  222. cfg = fimc_read(EXYNOS_CIGCTRL);
  223. cfg &= ~(EXYNOS_CIGCTRL_INVPOLPCLK | EXYNOS_CIGCTRL_INVPOLVSYNC |
  224. EXYNOS_CIGCTRL_INVPOLHREF | EXYNOS_CIGCTRL_INVPOLHSYNC);
  225. if (pol->inv_pclk)
  226. cfg |= EXYNOS_CIGCTRL_INVPOLPCLK;
  227. if (pol->inv_vsync)
  228. cfg |= EXYNOS_CIGCTRL_INVPOLVSYNC;
  229. if (pol->inv_href)
  230. cfg |= EXYNOS_CIGCTRL_INVPOLHREF;
  231. if (pol->inv_hsync)
  232. cfg |= EXYNOS_CIGCTRL_INVPOLHSYNC;
  233. fimc_write(cfg, EXYNOS_CIGCTRL);
  234. }
  235. static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
  236. {
  237. u32 cfg;
  238. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  239. cfg = fimc_read(EXYNOS_CIGCTRL);
  240. if (enable)
  241. cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
  242. else
  243. cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
  244. fimc_write(cfg, EXYNOS_CIGCTRL);
  245. }
  246. static void fimc_handle_irq(struct fimc_context *ctx, bool enable,
  247. bool overflow, bool level)
  248. {
  249. u32 cfg;
  250. DRM_DEBUG_KMS("%s:enable[%d]overflow[%d]level[%d]\n", __func__,
  251. enable, overflow, level);
  252. cfg = fimc_read(EXYNOS_CIGCTRL);
  253. if (enable) {
  254. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_LEVEL);
  255. cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE;
  256. if (overflow)
  257. cfg |= EXYNOS_CIGCTRL_IRQ_OVFEN;
  258. if (level)
  259. cfg |= EXYNOS_CIGCTRL_IRQ_LEVEL;
  260. } else
  261. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_ENABLE);
  262. fimc_write(cfg, EXYNOS_CIGCTRL);
  263. }
  264. static void fimc_clear_irq(struct fimc_context *ctx)
  265. {
  266. u32 cfg;
  267. DRM_DEBUG_KMS("%s\n", __func__);
  268. cfg = fimc_read(EXYNOS_CIGCTRL);
  269. cfg |= EXYNOS_CIGCTRL_IRQ_CLR;
  270. fimc_write(cfg, EXYNOS_CIGCTRL);
  271. }
  272. static bool fimc_check_ovf(struct fimc_context *ctx)
  273. {
  274. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  275. u32 cfg, status, flag;
  276. status = fimc_read(EXYNOS_CISTATUS);
  277. flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
  278. EXYNOS_CISTATUS_OVFICR;
  279. DRM_DEBUG_KMS("%s:flag[0x%x]\n", __func__, flag);
  280. if (status & flag) {
  281. cfg = fimc_read(EXYNOS_CIWDOFST);
  282. cfg |= (EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  283. EXYNOS_CIWDOFST_CLROVFICR);
  284. fimc_write(cfg, EXYNOS_CIWDOFST);
  285. cfg = fimc_read(EXYNOS_CIWDOFST);
  286. cfg &= ~(EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  287. EXYNOS_CIWDOFST_CLROVFICR);
  288. fimc_write(cfg, EXYNOS_CIWDOFST);
  289. dev_err(ippdrv->dev, "occured overflow at %d, status 0x%x.\n",
  290. ctx->id, status);
  291. return true;
  292. }
  293. return false;
  294. }
  295. static bool fimc_check_frame_end(struct fimc_context *ctx)
  296. {
  297. u32 cfg;
  298. cfg = fimc_read(EXYNOS_CISTATUS);
  299. DRM_DEBUG_KMS("%s:cfg[0x%x]\n", __func__, cfg);
  300. if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
  301. return false;
  302. cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
  303. fimc_write(cfg, EXYNOS_CISTATUS);
  304. return true;
  305. }
  306. static int fimc_get_buf_id(struct fimc_context *ctx)
  307. {
  308. u32 cfg;
  309. int frame_cnt, buf_id;
  310. DRM_DEBUG_KMS("%s\n", __func__);
  311. cfg = fimc_read(EXYNOS_CISTATUS2);
  312. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
  313. if (frame_cnt == 0)
  314. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
  315. DRM_DEBUG_KMS("%s:present[%d]before[%d]\n", __func__,
  316. EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
  317. EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
  318. if (frame_cnt == 0) {
  319. DRM_ERROR("failed to get frame count.\n");
  320. return -EIO;
  321. }
  322. buf_id = frame_cnt - 1;
  323. DRM_DEBUG_KMS("%s:buf_id[%d]\n", __func__, buf_id);
  324. return buf_id;
  325. }
  326. static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
  327. {
  328. u32 cfg;
  329. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  330. cfg = fimc_read(EXYNOS_CIOCTRL);
  331. if (enable)
  332. cfg |= EXYNOS_CIOCTRL_LASTENDEN;
  333. else
  334. cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
  335. fimc_write(cfg, EXYNOS_CIOCTRL);
  336. }
  337. static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  338. {
  339. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  340. u32 cfg;
  341. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  342. /* RGB */
  343. cfg = fimc_read(EXYNOS_CISCCTRL);
  344. cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
  345. switch (fmt) {
  346. case DRM_FORMAT_RGB565:
  347. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
  348. fimc_write(cfg, EXYNOS_CISCCTRL);
  349. return 0;
  350. case DRM_FORMAT_RGB888:
  351. case DRM_FORMAT_XRGB8888:
  352. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
  353. fimc_write(cfg, EXYNOS_CISCCTRL);
  354. return 0;
  355. default:
  356. /* bypass */
  357. break;
  358. }
  359. /* YUV */
  360. cfg = fimc_read(EXYNOS_MSCTRL);
  361. cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
  362. EXYNOS_MSCTRL_C_INT_IN_2PLANE |
  363. EXYNOS_MSCTRL_ORDER422_YCBYCR);
  364. switch (fmt) {
  365. case DRM_FORMAT_YUYV:
  366. cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
  367. break;
  368. case DRM_FORMAT_YVYU:
  369. cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
  370. break;
  371. case DRM_FORMAT_UYVY:
  372. cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
  373. break;
  374. case DRM_FORMAT_VYUY:
  375. case DRM_FORMAT_YUV444:
  376. cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
  377. break;
  378. case DRM_FORMAT_NV21:
  379. case DRM_FORMAT_NV61:
  380. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
  381. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  382. break;
  383. case DRM_FORMAT_YUV422:
  384. case DRM_FORMAT_YUV420:
  385. case DRM_FORMAT_YVU420:
  386. cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
  387. break;
  388. case DRM_FORMAT_NV12:
  389. case DRM_FORMAT_NV12MT:
  390. case DRM_FORMAT_NV16:
  391. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
  392. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  393. break;
  394. default:
  395. dev_err(ippdrv->dev, "inavlid source yuv order 0x%x.\n", fmt);
  396. return -EINVAL;
  397. }
  398. fimc_write(cfg, EXYNOS_MSCTRL);
  399. return 0;
  400. }
  401. static int fimc_src_set_fmt(struct device *dev, u32 fmt)
  402. {
  403. struct fimc_context *ctx = get_fimc_context(dev);
  404. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  405. u32 cfg;
  406. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  407. cfg = fimc_read(EXYNOS_MSCTRL);
  408. cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
  409. switch (fmt) {
  410. case DRM_FORMAT_RGB565:
  411. case DRM_FORMAT_RGB888:
  412. case DRM_FORMAT_XRGB8888:
  413. cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
  414. break;
  415. case DRM_FORMAT_YUV444:
  416. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  417. break;
  418. case DRM_FORMAT_YUYV:
  419. case DRM_FORMAT_YVYU:
  420. case DRM_FORMAT_UYVY:
  421. case DRM_FORMAT_VYUY:
  422. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
  423. break;
  424. case DRM_FORMAT_NV16:
  425. case DRM_FORMAT_NV61:
  426. case DRM_FORMAT_YUV422:
  427. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
  428. break;
  429. case DRM_FORMAT_YUV420:
  430. case DRM_FORMAT_YVU420:
  431. case DRM_FORMAT_NV12:
  432. case DRM_FORMAT_NV21:
  433. case DRM_FORMAT_NV12MT:
  434. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  435. break;
  436. default:
  437. dev_err(ippdrv->dev, "inavlid source format 0x%x.\n", fmt);
  438. return -EINVAL;
  439. }
  440. fimc_write(cfg, EXYNOS_MSCTRL);
  441. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  442. cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
  443. if (fmt == DRM_FORMAT_NV12MT)
  444. cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
  445. else
  446. cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
  447. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  448. return fimc_src_set_fmt_order(ctx, fmt);
  449. }
  450. static int fimc_src_set_transf(struct device *dev,
  451. enum drm_exynos_degree degree,
  452. enum drm_exynos_flip flip, bool *swap)
  453. {
  454. struct fimc_context *ctx = get_fimc_context(dev);
  455. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  456. u32 cfg1, cfg2;
  457. DRM_DEBUG_KMS("%s:degree[%d]flip[0x%x]\n", __func__,
  458. degree, flip);
  459. cfg1 = fimc_read(EXYNOS_MSCTRL);
  460. cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
  461. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  462. cfg2 = fimc_read(EXYNOS_CITRGFMT);
  463. cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  464. switch (degree) {
  465. case EXYNOS_DRM_DEGREE_0:
  466. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  467. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  468. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  469. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  470. break;
  471. case EXYNOS_DRM_DEGREE_90:
  472. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  473. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  474. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  475. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  476. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  477. break;
  478. case EXYNOS_DRM_DEGREE_180:
  479. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  480. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  481. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  482. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  483. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  484. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  485. break;
  486. case EXYNOS_DRM_DEGREE_270:
  487. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  488. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  489. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  490. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  491. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  492. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  493. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  494. break;
  495. default:
  496. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  497. return -EINVAL;
  498. }
  499. fimc_write(cfg1, EXYNOS_MSCTRL);
  500. fimc_write(cfg2, EXYNOS_CITRGFMT);
  501. *swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;
  502. return 0;
  503. }
  504. static int fimc_set_window(struct fimc_context *ctx,
  505. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  506. {
  507. u32 cfg, h1, h2, v1, v2;
  508. /* cropped image */
  509. h1 = pos->x;
  510. h2 = sz->hsize - pos->w - pos->x;
  511. v1 = pos->y;
  512. v2 = sz->vsize - pos->h - pos->y;
  513. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
  514. __func__, pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
  515. DRM_DEBUG_KMS("%s:h1[%d]h2[%d]v1[%d]v2[%d]\n", __func__,
  516. h1, h2, v1, v2);
  517. /*
  518. * set window offset 1, 2 size
  519. * check figure 43-21 in user manual
  520. */
  521. cfg = fimc_read(EXYNOS_CIWDOFST);
  522. cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
  523. EXYNOS_CIWDOFST_WINVEROFST_MASK);
  524. cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
  525. EXYNOS_CIWDOFST_WINVEROFST(v1));
  526. cfg |= EXYNOS_CIWDOFST_WINOFSEN;
  527. fimc_write(cfg, EXYNOS_CIWDOFST);
  528. cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
  529. EXYNOS_CIWDOFST2_WINVEROFST2(v2));
  530. fimc_write(cfg, EXYNOS_CIWDOFST2);
  531. return 0;
  532. }
  533. static int fimc_src_set_size(struct device *dev, int swap,
  534. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  535. {
  536. struct fimc_context *ctx = get_fimc_context(dev);
  537. struct drm_exynos_pos img_pos = *pos;
  538. struct drm_exynos_sz img_sz = *sz;
  539. u32 cfg;
  540. DRM_DEBUG_KMS("%s:swap[%d]hsize[%d]vsize[%d]\n",
  541. __func__, swap, sz->hsize, sz->vsize);
  542. /* original size */
  543. cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
  544. EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));
  545. fimc_write(cfg, EXYNOS_ORGISIZE);
  546. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]\n", __func__,
  547. pos->x, pos->y, pos->w, pos->h);
  548. if (swap) {
  549. img_pos.w = pos->h;
  550. img_pos.h = pos->w;
  551. img_sz.hsize = sz->vsize;
  552. img_sz.vsize = sz->hsize;
  553. }
  554. /* set input DMA image size */
  555. cfg = fimc_read(EXYNOS_CIREAL_ISIZE);
  556. cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
  557. EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
  558. cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
  559. EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
  560. fimc_write(cfg, EXYNOS_CIREAL_ISIZE);
  561. /*
  562. * set input FIFO image size
  563. * for now, we support only ITU601 8 bit mode
  564. */
  565. cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
  566. EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
  567. EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
  568. fimc_write(cfg, EXYNOS_CISRCFMT);
  569. /* offset Y(RGB), Cb, Cr */
  570. cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
  571. EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
  572. fimc_write(cfg, EXYNOS_CIIYOFF);
  573. cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
  574. EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
  575. fimc_write(cfg, EXYNOS_CIICBOFF);
  576. cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
  577. EXYNOS_CIICROFF_VERTICAL(img_pos.y));
  578. fimc_write(cfg, EXYNOS_CIICROFF);
  579. return fimc_set_window(ctx, &img_pos, &img_sz);
  580. }
  581. static int fimc_src_set_addr(struct device *dev,
  582. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  583. enum drm_exynos_ipp_buf_type buf_type)
  584. {
  585. struct fimc_context *ctx = get_fimc_context(dev);
  586. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  587. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  588. struct drm_exynos_ipp_property *property;
  589. struct drm_exynos_ipp_config *config;
  590. if (!c_node) {
  591. DRM_ERROR("failed to get c_node.\n");
  592. return -EINVAL;
  593. }
  594. property = &c_node->property;
  595. DRM_DEBUG_KMS("%s:prop_id[%d]buf_id[%d]buf_type[%d]\n", __func__,
  596. property->prop_id, buf_id, buf_type);
  597. if (buf_id > FIMC_MAX_SRC) {
  598. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  599. return -ENOMEM;
  600. }
  601. /* address register set */
  602. switch (buf_type) {
  603. case IPP_BUF_ENQUEUE:
  604. config = &property->config[EXYNOS_DRM_OPS_SRC];
  605. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  606. EXYNOS_CIIYSA(buf_id));
  607. if (config->fmt == DRM_FORMAT_YVU420) {
  608. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  609. EXYNOS_CIICBSA(buf_id));
  610. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  611. EXYNOS_CIICRSA(buf_id));
  612. } else {
  613. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  614. EXYNOS_CIICBSA(buf_id));
  615. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  616. EXYNOS_CIICRSA(buf_id));
  617. }
  618. break;
  619. case IPP_BUF_DEQUEUE:
  620. fimc_write(0x0, EXYNOS_CIIYSA(buf_id));
  621. fimc_write(0x0, EXYNOS_CIICBSA(buf_id));
  622. fimc_write(0x0, EXYNOS_CIICRSA(buf_id));
  623. break;
  624. default:
  625. /* bypass */
  626. break;
  627. }
  628. return 0;
  629. }
  630. static struct exynos_drm_ipp_ops fimc_src_ops = {
  631. .set_fmt = fimc_src_set_fmt,
  632. .set_transf = fimc_src_set_transf,
  633. .set_size = fimc_src_set_size,
  634. .set_addr = fimc_src_set_addr,
  635. };
  636. static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  637. {
  638. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  639. u32 cfg;
  640. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  641. /* RGB */
  642. cfg = fimc_read(EXYNOS_CISCCTRL);
  643. cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
  644. switch (fmt) {
  645. case DRM_FORMAT_RGB565:
  646. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
  647. fimc_write(cfg, EXYNOS_CISCCTRL);
  648. return 0;
  649. case DRM_FORMAT_RGB888:
  650. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
  651. fimc_write(cfg, EXYNOS_CISCCTRL);
  652. return 0;
  653. case DRM_FORMAT_XRGB8888:
  654. cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
  655. EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
  656. fimc_write(cfg, EXYNOS_CISCCTRL);
  657. break;
  658. default:
  659. /* bypass */
  660. break;
  661. }
  662. /* YUV */
  663. cfg = fimc_read(EXYNOS_CIOCTRL);
  664. cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
  665. EXYNOS_CIOCTRL_ORDER422_MASK |
  666. EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
  667. switch (fmt) {
  668. case DRM_FORMAT_XRGB8888:
  669. cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
  670. break;
  671. case DRM_FORMAT_YUYV:
  672. cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
  673. break;
  674. case DRM_FORMAT_YVYU:
  675. cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
  676. break;
  677. case DRM_FORMAT_UYVY:
  678. cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
  679. break;
  680. case DRM_FORMAT_VYUY:
  681. cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
  682. break;
  683. case DRM_FORMAT_NV21:
  684. case DRM_FORMAT_NV61:
  685. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
  686. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  687. break;
  688. case DRM_FORMAT_YUV422:
  689. case DRM_FORMAT_YUV420:
  690. case DRM_FORMAT_YVU420:
  691. cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
  692. break;
  693. case DRM_FORMAT_NV12:
  694. case DRM_FORMAT_NV12MT:
  695. case DRM_FORMAT_NV16:
  696. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
  697. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  698. break;
  699. default:
  700. dev_err(ippdrv->dev, "inavlid target yuv order 0x%x.\n", fmt);
  701. return -EINVAL;
  702. }
  703. fimc_write(cfg, EXYNOS_CIOCTRL);
  704. return 0;
  705. }
  706. static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
  707. {
  708. struct fimc_context *ctx = get_fimc_context(dev);
  709. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  710. u32 cfg;
  711. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  712. cfg = fimc_read(EXYNOS_CIEXTEN);
  713. if (fmt == DRM_FORMAT_AYUV) {
  714. cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
  715. fimc_write(cfg, EXYNOS_CIEXTEN);
  716. } else {
  717. cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
  718. fimc_write(cfg, EXYNOS_CIEXTEN);
  719. cfg = fimc_read(EXYNOS_CITRGFMT);
  720. cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
  721. switch (fmt) {
  722. case DRM_FORMAT_RGB565:
  723. case DRM_FORMAT_RGB888:
  724. case DRM_FORMAT_XRGB8888:
  725. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
  726. break;
  727. case DRM_FORMAT_YUYV:
  728. case DRM_FORMAT_YVYU:
  729. case DRM_FORMAT_UYVY:
  730. case DRM_FORMAT_VYUY:
  731. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
  732. break;
  733. case DRM_FORMAT_NV16:
  734. case DRM_FORMAT_NV61:
  735. case DRM_FORMAT_YUV422:
  736. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
  737. break;
  738. case DRM_FORMAT_YUV420:
  739. case DRM_FORMAT_YVU420:
  740. case DRM_FORMAT_NV12:
  741. case DRM_FORMAT_NV12MT:
  742. case DRM_FORMAT_NV21:
  743. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
  744. break;
  745. default:
  746. dev_err(ippdrv->dev, "inavlid target format 0x%x.\n",
  747. fmt);
  748. return -EINVAL;
  749. }
  750. fimc_write(cfg, EXYNOS_CITRGFMT);
  751. }
  752. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  753. cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
  754. if (fmt == DRM_FORMAT_NV12MT)
  755. cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
  756. else
  757. cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
  758. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  759. return fimc_dst_set_fmt_order(ctx, fmt);
  760. }
  761. static int fimc_dst_set_transf(struct device *dev,
  762. enum drm_exynos_degree degree,
  763. enum drm_exynos_flip flip, bool *swap)
  764. {
  765. struct fimc_context *ctx = get_fimc_context(dev);
  766. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  767. u32 cfg;
  768. DRM_DEBUG_KMS("%s:degree[%d]flip[0x%x]\n", __func__,
  769. degree, flip);
  770. cfg = fimc_read(EXYNOS_CITRGFMT);
  771. cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
  772. cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  773. switch (degree) {
  774. case EXYNOS_DRM_DEGREE_0:
  775. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  776. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  777. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  778. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  779. break;
  780. case EXYNOS_DRM_DEGREE_90:
  781. cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  782. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  783. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  784. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  785. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  786. break;
  787. case EXYNOS_DRM_DEGREE_180:
  788. cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  789. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  790. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  791. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  792. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  793. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  794. break;
  795. case EXYNOS_DRM_DEGREE_270:
  796. cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
  797. EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  798. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  799. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  800. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  801. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  802. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  803. break;
  804. default:
  805. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  806. return -EINVAL;
  807. }
  808. fimc_write(cfg, EXYNOS_CITRGFMT);
  809. *swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;
  810. return 0;
  811. }
  812. static int fimc_get_ratio_shift(u32 src, u32 dst, u32 *ratio, u32 *shift)
  813. {
  814. DRM_DEBUG_KMS("%s:src[%d]dst[%d]\n", __func__, src, dst);
  815. if (src >= dst * 64) {
  816. DRM_ERROR("failed to make ratio and shift.\n");
  817. return -EINVAL;
  818. } else if (src >= dst * 32) {
  819. *ratio = 32;
  820. *shift = 5;
  821. } else if (src >= dst * 16) {
  822. *ratio = 16;
  823. *shift = 4;
  824. } else if (src >= dst * 8) {
  825. *ratio = 8;
  826. *shift = 3;
  827. } else if (src >= dst * 4) {
  828. *ratio = 4;
  829. *shift = 2;
  830. } else if (src >= dst * 2) {
  831. *ratio = 2;
  832. *shift = 1;
  833. } else {
  834. *ratio = 1;
  835. *shift = 0;
  836. }
  837. return 0;
  838. }
  839. static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
  840. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  841. {
  842. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  843. u32 cfg, cfg_ext, shfactor;
  844. u32 pre_dst_width, pre_dst_height;
  845. u32 pre_hratio, hfactor, pre_vratio, vfactor;
  846. int ret = 0;
  847. u32 src_w, src_h, dst_w, dst_h;
  848. cfg_ext = fimc_read(EXYNOS_CITRGFMT);
  849. if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
  850. src_w = src->h;
  851. src_h = src->w;
  852. } else {
  853. src_w = src->w;
  854. src_h = src->h;
  855. }
  856. if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
  857. dst_w = dst->h;
  858. dst_h = dst->w;
  859. } else {
  860. dst_w = dst->w;
  861. dst_h = dst->h;
  862. }
  863. ret = fimc_get_ratio_shift(src_w, dst_w, &pre_hratio, &hfactor);
  864. if (ret) {
  865. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  866. return ret;
  867. }
  868. ret = fimc_get_ratio_shift(src_h, dst_h, &pre_vratio, &vfactor);
  869. if (ret) {
  870. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  871. return ret;
  872. }
  873. pre_dst_width = src_w / pre_hratio;
  874. pre_dst_height = src_h / pre_vratio;
  875. DRM_DEBUG_KMS("%s:pre_dst_width[%d]pre_dst_height[%d]\n", __func__,
  876. pre_dst_width, pre_dst_height);
  877. DRM_DEBUG_KMS("%s:pre_hratio[%d]hfactor[%d]pre_vratio[%d]vfactor[%d]\n",
  878. __func__, pre_hratio, hfactor, pre_vratio, vfactor);
  879. sc->hratio = (src_w << 14) / (dst_w << hfactor);
  880. sc->vratio = (src_h << 14) / (dst_h << vfactor);
  881. sc->up_h = (dst_w >= src_w) ? true : false;
  882. sc->up_v = (dst_h >= src_h) ? true : false;
  883. DRM_DEBUG_KMS("%s:hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
  884. __func__, sc->hratio, sc->vratio, sc->up_h, sc->up_v);
  885. shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
  886. DRM_DEBUG_KMS("%s:shfactor[%d]\n", __func__, shfactor);
  887. cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
  888. EXYNOS_CISCPRERATIO_PREHORRATIO(pre_hratio) |
  889. EXYNOS_CISCPRERATIO_PREVERRATIO(pre_vratio));
  890. fimc_write(cfg, EXYNOS_CISCPRERATIO);
  891. cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
  892. EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
  893. fimc_write(cfg, EXYNOS_CISCPREDST);
  894. return ret;
  895. }
  896. static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
  897. {
  898. u32 cfg, cfg_ext;
  899. DRM_DEBUG_KMS("%s:range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
  900. __func__, sc->range, sc->bypass, sc->up_h, sc->up_v);
  901. DRM_DEBUG_KMS("%s:hratio[%d]vratio[%d]\n",
  902. __func__, sc->hratio, sc->vratio);
  903. cfg = fimc_read(EXYNOS_CISCCTRL);
  904. cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
  905. EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
  906. EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
  907. EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
  908. EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  909. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  910. if (sc->range)
  911. cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  912. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  913. if (sc->bypass)
  914. cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
  915. if (sc->up_h)
  916. cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
  917. if (sc->up_v)
  918. cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
  919. cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
  920. EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
  921. fimc_write(cfg, EXYNOS_CISCCTRL);
  922. cfg_ext = fimc_read(EXYNOS_CIEXTEN);
  923. cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
  924. cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
  925. cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
  926. EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
  927. fimc_write(cfg_ext, EXYNOS_CIEXTEN);
  928. }
  929. static int fimc_dst_set_size(struct device *dev, int swap,
  930. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  931. {
  932. struct fimc_context *ctx = get_fimc_context(dev);
  933. struct drm_exynos_pos img_pos = *pos;
  934. struct drm_exynos_sz img_sz = *sz;
  935. u32 cfg;
  936. DRM_DEBUG_KMS("%s:swap[%d]hsize[%d]vsize[%d]\n",
  937. __func__, swap, sz->hsize, sz->vsize);
  938. /* original size */
  939. cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
  940. EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));
  941. fimc_write(cfg, EXYNOS_ORGOSIZE);
  942. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]\n",
  943. __func__, pos->x, pos->y, pos->w, pos->h);
  944. /* CSC ITU */
  945. cfg = fimc_read(EXYNOS_CIGCTRL);
  946. cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
  947. if (sz->hsize >= FIMC_WIDTH_ITU_709)
  948. cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
  949. else
  950. cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
  951. fimc_write(cfg, EXYNOS_CIGCTRL);
  952. if (swap) {
  953. img_pos.w = pos->h;
  954. img_pos.h = pos->w;
  955. img_sz.hsize = sz->vsize;
  956. img_sz.vsize = sz->hsize;
  957. }
  958. /* target image size */
  959. cfg = fimc_read(EXYNOS_CITRGFMT);
  960. cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
  961. EXYNOS_CITRGFMT_TARGETV_MASK);
  962. cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
  963. EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
  964. fimc_write(cfg, EXYNOS_CITRGFMT);
  965. /* target area */
  966. cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
  967. fimc_write(cfg, EXYNOS_CITAREA);
  968. /* offset Y(RGB), Cb, Cr */
  969. cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
  970. EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
  971. fimc_write(cfg, EXYNOS_CIOYOFF);
  972. cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
  973. EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
  974. fimc_write(cfg, EXYNOS_CIOCBOFF);
  975. cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
  976. EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
  977. fimc_write(cfg, EXYNOS_CIOCROFF);
  978. return 0;
  979. }
  980. static int fimc_dst_get_buf_seq(struct fimc_context *ctx)
  981. {
  982. u32 cfg, i, buf_num = 0;
  983. u32 mask = 0x00000001;
  984. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  985. for (i = 0; i < FIMC_REG_SZ; i++)
  986. if (cfg & (mask << i))
  987. buf_num++;
  988. DRM_DEBUG_KMS("%s:buf_num[%d]\n", __func__, buf_num);
  989. return buf_num;
  990. }
  991. static int fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
  992. enum drm_exynos_ipp_buf_type buf_type)
  993. {
  994. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  995. bool enable;
  996. u32 cfg;
  997. u32 mask = 0x00000001 << buf_id;
  998. int ret = 0;
  999. DRM_DEBUG_KMS("%s:buf_id[%d]buf_type[%d]\n", __func__,
  1000. buf_id, buf_type);
  1001. mutex_lock(&ctx->lock);
  1002. /* mask register set */
  1003. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  1004. switch (buf_type) {
  1005. case IPP_BUF_ENQUEUE:
  1006. enable = true;
  1007. break;
  1008. case IPP_BUF_DEQUEUE:
  1009. enable = false;
  1010. break;
  1011. default:
  1012. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  1013. ret = -EINVAL;
  1014. goto err_unlock;
  1015. }
  1016. /* sequence id */
  1017. cfg &= (~mask);
  1018. cfg |= (enable << buf_id);
  1019. fimc_write(cfg, EXYNOS_CIFCNTSEQ);
  1020. /* interrupt enable */
  1021. if (buf_type == IPP_BUF_ENQUEUE &&
  1022. fimc_dst_get_buf_seq(ctx) >= FIMC_BUF_START)
  1023. fimc_handle_irq(ctx, true, false, true);
  1024. /* interrupt disable */
  1025. if (buf_type == IPP_BUF_DEQUEUE &&
  1026. fimc_dst_get_buf_seq(ctx) <= FIMC_BUF_STOP)
  1027. fimc_handle_irq(ctx, false, false, true);
  1028. err_unlock:
  1029. mutex_unlock(&ctx->lock);
  1030. return ret;
  1031. }
  1032. static int fimc_dst_set_addr(struct device *dev,
  1033. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1034. enum drm_exynos_ipp_buf_type buf_type)
  1035. {
  1036. struct fimc_context *ctx = get_fimc_context(dev);
  1037. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1038. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1039. struct drm_exynos_ipp_property *property;
  1040. struct drm_exynos_ipp_config *config;
  1041. if (!c_node) {
  1042. DRM_ERROR("failed to get c_node.\n");
  1043. return -EINVAL;
  1044. }
  1045. property = &c_node->property;
  1046. DRM_DEBUG_KMS("%s:prop_id[%d]buf_id[%d]buf_type[%d]\n", __func__,
  1047. property->prop_id, buf_id, buf_type);
  1048. if (buf_id > FIMC_MAX_DST) {
  1049. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  1050. return -ENOMEM;
  1051. }
  1052. /* address register set */
  1053. switch (buf_type) {
  1054. case IPP_BUF_ENQUEUE:
  1055. config = &property->config[EXYNOS_DRM_OPS_DST];
  1056. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1057. EXYNOS_CIOYSA(buf_id));
  1058. if (config->fmt == DRM_FORMAT_YVU420) {
  1059. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1060. EXYNOS_CIOCBSA(buf_id));
  1061. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1062. EXYNOS_CIOCRSA(buf_id));
  1063. } else {
  1064. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1065. EXYNOS_CIOCBSA(buf_id));
  1066. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1067. EXYNOS_CIOCRSA(buf_id));
  1068. }
  1069. break;
  1070. case IPP_BUF_DEQUEUE:
  1071. fimc_write(0x0, EXYNOS_CIOYSA(buf_id));
  1072. fimc_write(0x0, EXYNOS_CIOCBSA(buf_id));
  1073. fimc_write(0x0, EXYNOS_CIOCRSA(buf_id));
  1074. break;
  1075. default:
  1076. /* bypass */
  1077. break;
  1078. }
  1079. return fimc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1080. }
  1081. static struct exynos_drm_ipp_ops fimc_dst_ops = {
  1082. .set_fmt = fimc_dst_set_fmt,
  1083. .set_transf = fimc_dst_set_transf,
  1084. .set_size = fimc_dst_set_size,
  1085. .set_addr = fimc_dst_set_addr,
  1086. };
  1087. static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
  1088. {
  1089. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  1090. if (enable) {
  1091. clk_enable(ctx->sclk_fimc_clk);
  1092. clk_enable(ctx->fimc_clk);
  1093. clk_enable(ctx->wb_clk);
  1094. ctx->suspended = false;
  1095. } else {
  1096. clk_disable(ctx->sclk_fimc_clk);
  1097. clk_disable(ctx->fimc_clk);
  1098. clk_disable(ctx->wb_clk);
  1099. ctx->suspended = true;
  1100. }
  1101. return 0;
  1102. }
  1103. static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
  1104. {
  1105. struct fimc_context *ctx = dev_id;
  1106. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1107. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1108. struct drm_exynos_ipp_event_work *event_work =
  1109. c_node->event_work;
  1110. int buf_id;
  1111. DRM_DEBUG_KMS("%s:fimc id[%d]\n", __func__, ctx->id);
  1112. fimc_clear_irq(ctx);
  1113. if (fimc_check_ovf(ctx))
  1114. return IRQ_NONE;
  1115. if (!fimc_check_frame_end(ctx))
  1116. return IRQ_NONE;
  1117. buf_id = fimc_get_buf_id(ctx);
  1118. if (buf_id < 0)
  1119. return IRQ_HANDLED;
  1120. DRM_DEBUG_KMS("%s:buf_id[%d]\n", __func__, buf_id);
  1121. if (fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE) < 0) {
  1122. DRM_ERROR("failed to dequeue.\n");
  1123. return IRQ_HANDLED;
  1124. }
  1125. event_work->ippdrv = ippdrv;
  1126. event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
  1127. queue_work(ippdrv->event_workq, (struct work_struct *)event_work);
  1128. return IRQ_HANDLED;
  1129. }
  1130. static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1131. {
  1132. struct drm_exynos_ipp_prop_list *prop_list;
  1133. DRM_DEBUG_KMS("%s\n", __func__);
  1134. prop_list = devm_kzalloc(ippdrv->dev, sizeof(*prop_list), GFP_KERNEL);
  1135. if (!prop_list) {
  1136. DRM_ERROR("failed to alloc property list.\n");
  1137. return -ENOMEM;
  1138. }
  1139. prop_list->version = 1;
  1140. prop_list->writeback = 1;
  1141. prop_list->refresh_min = FIMC_REFRESH_MIN;
  1142. prop_list->refresh_max = FIMC_REFRESH_MAX;
  1143. prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
  1144. (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1145. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1146. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1147. (1 << EXYNOS_DRM_DEGREE_90) |
  1148. (1 << EXYNOS_DRM_DEGREE_180) |
  1149. (1 << EXYNOS_DRM_DEGREE_270);
  1150. prop_list->csc = 1;
  1151. prop_list->crop = 1;
  1152. prop_list->crop_max.hsize = FIMC_CROP_MAX;
  1153. prop_list->crop_max.vsize = FIMC_CROP_MAX;
  1154. prop_list->crop_min.hsize = FIMC_CROP_MIN;
  1155. prop_list->crop_min.vsize = FIMC_CROP_MIN;
  1156. prop_list->scale = 1;
  1157. prop_list->scale_max.hsize = FIMC_SCALE_MAX;
  1158. prop_list->scale_max.vsize = FIMC_SCALE_MAX;
  1159. prop_list->scale_min.hsize = FIMC_SCALE_MIN;
  1160. prop_list->scale_min.vsize = FIMC_SCALE_MIN;
  1161. ippdrv->prop_list = prop_list;
  1162. return 0;
  1163. }
  1164. static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
  1165. {
  1166. switch (flip) {
  1167. case EXYNOS_DRM_FLIP_NONE:
  1168. case EXYNOS_DRM_FLIP_VERTICAL:
  1169. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1170. case EXYNOS_DRM_FLIP_BOTH:
  1171. return true;
  1172. default:
  1173. DRM_DEBUG_KMS("%s:invalid flip\n", __func__);
  1174. return false;
  1175. }
  1176. }
  1177. static int fimc_ippdrv_check_property(struct device *dev,
  1178. struct drm_exynos_ipp_property *property)
  1179. {
  1180. struct fimc_context *ctx = get_fimc_context(dev);
  1181. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1182. struct drm_exynos_ipp_prop_list *pp = ippdrv->prop_list;
  1183. struct drm_exynos_ipp_config *config;
  1184. struct drm_exynos_pos *pos;
  1185. struct drm_exynos_sz *sz;
  1186. bool swap;
  1187. int i;
  1188. DRM_DEBUG_KMS("%s\n", __func__);
  1189. for_each_ipp_ops(i) {
  1190. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1191. (property->cmd == IPP_CMD_WB))
  1192. continue;
  1193. config = &property->config[i];
  1194. pos = &config->pos;
  1195. sz = &config->sz;
  1196. /* check for flip */
  1197. if (!fimc_check_drm_flip(config->flip)) {
  1198. DRM_ERROR("invalid flip.\n");
  1199. goto err_property;
  1200. }
  1201. /* check for degree */
  1202. switch (config->degree) {
  1203. case EXYNOS_DRM_DEGREE_90:
  1204. case EXYNOS_DRM_DEGREE_270:
  1205. swap = true;
  1206. break;
  1207. case EXYNOS_DRM_DEGREE_0:
  1208. case EXYNOS_DRM_DEGREE_180:
  1209. swap = false;
  1210. break;
  1211. default:
  1212. DRM_ERROR("invalid degree.\n");
  1213. goto err_property;
  1214. }
  1215. /* check for buffer bound */
  1216. if ((pos->x + pos->w > sz->hsize) ||
  1217. (pos->y + pos->h > sz->vsize)) {
  1218. DRM_ERROR("out of buf bound.\n");
  1219. goto err_property;
  1220. }
  1221. /* check for crop */
  1222. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1223. if (swap) {
  1224. if ((pos->h < pp->crop_min.hsize) ||
  1225. (sz->vsize > pp->crop_max.hsize) ||
  1226. (pos->w < pp->crop_min.vsize) ||
  1227. (sz->hsize > pp->crop_max.vsize)) {
  1228. DRM_ERROR("out of crop size.\n");
  1229. goto err_property;
  1230. }
  1231. } else {
  1232. if ((pos->w < pp->crop_min.hsize) ||
  1233. (sz->hsize > pp->crop_max.hsize) ||
  1234. (pos->h < pp->crop_min.vsize) ||
  1235. (sz->vsize > pp->crop_max.vsize)) {
  1236. DRM_ERROR("out of crop size.\n");
  1237. goto err_property;
  1238. }
  1239. }
  1240. }
  1241. /* check for scale */
  1242. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1243. if (swap) {
  1244. if ((pos->h < pp->scale_min.hsize) ||
  1245. (sz->vsize > pp->scale_max.hsize) ||
  1246. (pos->w < pp->scale_min.vsize) ||
  1247. (sz->hsize > pp->scale_max.vsize)) {
  1248. DRM_ERROR("out of scale size.\n");
  1249. goto err_property;
  1250. }
  1251. } else {
  1252. if ((pos->w < pp->scale_min.hsize) ||
  1253. (sz->hsize > pp->scale_max.hsize) ||
  1254. (pos->h < pp->scale_min.vsize) ||
  1255. (sz->vsize > pp->scale_max.vsize)) {
  1256. DRM_ERROR("out of scale size.\n");
  1257. goto err_property;
  1258. }
  1259. }
  1260. }
  1261. }
  1262. return 0;
  1263. err_property:
  1264. for_each_ipp_ops(i) {
  1265. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1266. (property->cmd == IPP_CMD_WB))
  1267. continue;
  1268. config = &property->config[i];
  1269. pos = &config->pos;
  1270. sz = &config->sz;
  1271. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1272. i ? "dst" : "src", config->flip, config->degree,
  1273. pos->x, pos->y, pos->w, pos->h,
  1274. sz->hsize, sz->vsize);
  1275. }
  1276. return -EINVAL;
  1277. }
  1278. static void fimc_clear_addr(struct fimc_context *ctx)
  1279. {
  1280. int i;
  1281. DRM_DEBUG_KMS("%s:\n", __func__);
  1282. for (i = 0; i < FIMC_MAX_SRC; i++) {
  1283. fimc_write(0, EXYNOS_CIIYSA(i));
  1284. fimc_write(0, EXYNOS_CIICBSA(i));
  1285. fimc_write(0, EXYNOS_CIICRSA(i));
  1286. }
  1287. for (i = 0; i < FIMC_MAX_DST; i++) {
  1288. fimc_write(0, EXYNOS_CIOYSA(i));
  1289. fimc_write(0, EXYNOS_CIOCBSA(i));
  1290. fimc_write(0, EXYNOS_CIOCRSA(i));
  1291. }
  1292. }
  1293. static int fimc_ippdrv_reset(struct device *dev)
  1294. {
  1295. struct fimc_context *ctx = get_fimc_context(dev);
  1296. DRM_DEBUG_KMS("%s\n", __func__);
  1297. /* reset h/w block */
  1298. fimc_sw_reset(ctx, false);
  1299. /* reset scaler capability */
  1300. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1301. fimc_clear_addr(ctx);
  1302. return 0;
  1303. }
  1304. static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1305. {
  1306. struct fimc_context *ctx = get_fimc_context(dev);
  1307. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1308. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1309. struct drm_exynos_ipp_property *property;
  1310. struct drm_exynos_ipp_config *config;
  1311. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1312. struct drm_exynos_ipp_set_wb set_wb;
  1313. int ret, i;
  1314. u32 cfg0, cfg1;
  1315. DRM_DEBUG_KMS("%s:cmd[%d]\n", __func__, cmd);
  1316. if (!c_node) {
  1317. DRM_ERROR("failed to get c_node.\n");
  1318. return -EINVAL;
  1319. }
  1320. property = &c_node->property;
  1321. fimc_handle_irq(ctx, true, false, true);
  1322. for_each_ipp_ops(i) {
  1323. config = &property->config[i];
  1324. img_pos[i] = config->pos;
  1325. }
  1326. ret = fimc_set_prescaler(ctx, &ctx->sc,
  1327. &img_pos[EXYNOS_DRM_OPS_SRC],
  1328. &img_pos[EXYNOS_DRM_OPS_DST]);
  1329. if (ret) {
  1330. dev_err(dev, "failed to set precalser.\n");
  1331. return ret;
  1332. }
  1333. /* If set ture, we can save jpeg about screen */
  1334. fimc_handle_jpeg(ctx, false);
  1335. fimc_set_scaler(ctx, &ctx->sc);
  1336. fimc_set_polarity(ctx, &ctx->pol);
  1337. switch (cmd) {
  1338. case IPP_CMD_M2M:
  1339. fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
  1340. fimc_handle_lastend(ctx, false);
  1341. /* setup dma */
  1342. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1343. cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1344. cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
  1345. fimc_write(cfg0, EXYNOS_MSCTRL);
  1346. break;
  1347. case IPP_CMD_WB:
  1348. fimc_set_type_ctrl(ctx, FIMC_WB_A);
  1349. fimc_handle_lastend(ctx, true);
  1350. /* setup FIMD */
  1351. fimc_set_camblk_fimd0_wb(ctx);
  1352. set_wb.enable = 1;
  1353. set_wb.refresh = property->refresh_rate;
  1354. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1355. break;
  1356. case IPP_CMD_OUTPUT:
  1357. default:
  1358. ret = -EINVAL;
  1359. dev_err(dev, "invalid operations.\n");
  1360. return ret;
  1361. }
  1362. /* Reset status */
  1363. fimc_write(0x0, EXYNOS_CISTATUS);
  1364. cfg0 = fimc_read(EXYNOS_CIIMGCPT);
  1365. cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1366. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1367. /* Scaler */
  1368. cfg1 = fimc_read(EXYNOS_CISCCTRL);
  1369. cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
  1370. cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
  1371. EXYNOS_CISCCTRL_SCALERSTART);
  1372. fimc_write(cfg1, EXYNOS_CISCCTRL);
  1373. /* Enable image capture*/
  1374. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
  1375. fimc_write(cfg0, EXYNOS_CIIMGCPT);
  1376. /* Disable frame end irq */
  1377. cfg0 = fimc_read(EXYNOS_CIGCTRL);
  1378. cfg0 &= ~EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1379. fimc_write(cfg0, EXYNOS_CIGCTRL);
  1380. cfg0 = fimc_read(EXYNOS_CIOCTRL);
  1381. cfg0 &= ~EXYNOS_CIOCTRL_WEAVE_MASK;
  1382. fimc_write(cfg0, EXYNOS_CIOCTRL);
  1383. if (cmd == IPP_CMD_M2M) {
  1384. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1385. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1386. fimc_write(cfg0, EXYNOS_MSCTRL);
  1387. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1388. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1389. fimc_write(cfg0, EXYNOS_MSCTRL);
  1390. }
  1391. return 0;
  1392. }
  1393. static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1394. {
  1395. struct fimc_context *ctx = get_fimc_context(dev);
  1396. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1397. u32 cfg;
  1398. DRM_DEBUG_KMS("%s:cmd[%d]\n", __func__, cmd);
  1399. switch (cmd) {
  1400. case IPP_CMD_M2M:
  1401. /* Source clear */
  1402. cfg = fimc_read(EXYNOS_MSCTRL);
  1403. cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1404. cfg &= ~EXYNOS_MSCTRL_ENVID;
  1405. fimc_write(cfg, EXYNOS_MSCTRL);
  1406. break;
  1407. case IPP_CMD_WB:
  1408. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1409. break;
  1410. case IPP_CMD_OUTPUT:
  1411. default:
  1412. dev_err(dev, "invalid operations.\n");
  1413. break;
  1414. }
  1415. fimc_handle_irq(ctx, false, false, true);
  1416. /* reset sequence */
  1417. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  1418. /* Scaler disable */
  1419. cfg = fimc_read(EXYNOS_CISCCTRL);
  1420. cfg &= ~EXYNOS_CISCCTRL_SCALERSTART;
  1421. fimc_write(cfg, EXYNOS_CISCCTRL);
  1422. /* Disable image capture */
  1423. cfg = fimc_read(EXYNOS_CIIMGCPT);
  1424. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  1425. fimc_write(cfg, EXYNOS_CIIMGCPT);
  1426. /* Enable frame end irq */
  1427. cfg = fimc_read(EXYNOS_CIGCTRL);
  1428. cfg |= EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1429. fimc_write(cfg, EXYNOS_CIGCTRL);
  1430. }
  1431. static int __devinit fimc_probe(struct platform_device *pdev)
  1432. {
  1433. struct device *dev = &pdev->dev;
  1434. struct fimc_context *ctx;
  1435. struct clk *parent_clk;
  1436. struct resource *res;
  1437. struct exynos_drm_ippdrv *ippdrv;
  1438. struct exynos_drm_fimc_pdata *pdata;
  1439. struct fimc_driverdata *ddata;
  1440. int ret;
  1441. pdata = pdev->dev.platform_data;
  1442. if (!pdata) {
  1443. dev_err(dev, "no platform data specified.\n");
  1444. return -EINVAL;
  1445. }
  1446. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1447. if (!ctx)
  1448. return -ENOMEM;
  1449. ddata = (struct fimc_driverdata *)
  1450. platform_get_device_id(pdev)->driver_data;
  1451. /* clock control */
  1452. ctx->sclk_fimc_clk = clk_get(dev, "sclk_fimc");
  1453. if (IS_ERR(ctx->sclk_fimc_clk)) {
  1454. dev_err(dev, "failed to get src fimc clock.\n");
  1455. ret = PTR_ERR(ctx->sclk_fimc_clk);
  1456. goto err_ctx;
  1457. }
  1458. clk_enable(ctx->sclk_fimc_clk);
  1459. ctx->fimc_clk = clk_get(dev, "fimc");
  1460. if (IS_ERR(ctx->fimc_clk)) {
  1461. dev_err(dev, "failed to get fimc clock.\n");
  1462. ret = PTR_ERR(ctx->fimc_clk);
  1463. clk_disable(ctx->sclk_fimc_clk);
  1464. clk_put(ctx->sclk_fimc_clk);
  1465. goto err_ctx;
  1466. }
  1467. ctx->wb_clk = clk_get(dev, "pxl_async0");
  1468. if (IS_ERR(ctx->wb_clk)) {
  1469. dev_err(dev, "failed to get writeback a clock.\n");
  1470. ret = PTR_ERR(ctx->wb_clk);
  1471. clk_disable(ctx->sclk_fimc_clk);
  1472. clk_put(ctx->sclk_fimc_clk);
  1473. clk_put(ctx->fimc_clk);
  1474. goto err_ctx;
  1475. }
  1476. ctx->wb_b_clk = clk_get(dev, "pxl_async1");
  1477. if (IS_ERR(ctx->wb_b_clk)) {
  1478. dev_err(dev, "failed to get writeback b clock.\n");
  1479. ret = PTR_ERR(ctx->wb_b_clk);
  1480. clk_disable(ctx->sclk_fimc_clk);
  1481. clk_put(ctx->sclk_fimc_clk);
  1482. clk_put(ctx->fimc_clk);
  1483. clk_put(ctx->wb_clk);
  1484. goto err_ctx;
  1485. }
  1486. parent_clk = clk_get(dev, ddata->parent_clk);
  1487. if (IS_ERR(parent_clk)) {
  1488. dev_err(dev, "failed to get parent clock.\n");
  1489. ret = PTR_ERR(parent_clk);
  1490. clk_disable(ctx->sclk_fimc_clk);
  1491. clk_put(ctx->sclk_fimc_clk);
  1492. clk_put(ctx->fimc_clk);
  1493. clk_put(ctx->wb_clk);
  1494. clk_put(ctx->wb_b_clk);
  1495. goto err_ctx;
  1496. }
  1497. if (clk_set_parent(ctx->sclk_fimc_clk, parent_clk)) {
  1498. dev_err(dev, "failed to set parent.\n");
  1499. ret = -EINVAL;
  1500. clk_put(parent_clk);
  1501. clk_disable(ctx->sclk_fimc_clk);
  1502. clk_put(ctx->sclk_fimc_clk);
  1503. clk_put(ctx->fimc_clk);
  1504. clk_put(ctx->wb_clk);
  1505. clk_put(ctx->wb_b_clk);
  1506. goto err_ctx;
  1507. }
  1508. clk_put(parent_clk);
  1509. clk_set_rate(ctx->sclk_fimc_clk, pdata->clk_rate);
  1510. /* resource memory */
  1511. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1512. if (!ctx->regs_res) {
  1513. dev_err(dev, "failed to find registers.\n");
  1514. ret = -ENOENT;
  1515. goto err_clk;
  1516. }
  1517. ctx->regs = devm_request_and_ioremap(dev, ctx->regs_res);
  1518. if (!ctx->regs) {
  1519. dev_err(dev, "failed to map registers.\n");
  1520. ret = -ENXIO;
  1521. goto err_clk;
  1522. }
  1523. /* resource irq */
  1524. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1525. if (!res) {
  1526. dev_err(dev, "failed to request irq resource.\n");
  1527. ret = -ENOENT;
  1528. goto err_get_regs;
  1529. }
  1530. ctx->irq = res->start;
  1531. ret = request_threaded_irq(ctx->irq, NULL, fimc_irq_handler,
  1532. IRQF_ONESHOT, "drm_fimc", ctx);
  1533. if (ret < 0) {
  1534. dev_err(dev, "failed to request irq.\n");
  1535. goto err_get_regs;
  1536. }
  1537. /* context initailization */
  1538. ctx->id = pdev->id;
  1539. ctx->pol = pdata->pol;
  1540. ctx->ddata = ddata;
  1541. ippdrv = &ctx->ippdrv;
  1542. ippdrv->dev = dev;
  1543. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
  1544. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
  1545. ippdrv->check_property = fimc_ippdrv_check_property;
  1546. ippdrv->reset = fimc_ippdrv_reset;
  1547. ippdrv->start = fimc_ippdrv_start;
  1548. ippdrv->stop = fimc_ippdrv_stop;
  1549. ret = fimc_init_prop_list(ippdrv);
  1550. if (ret < 0) {
  1551. dev_err(dev, "failed to init property list.\n");
  1552. goto err_get_irq;
  1553. }
  1554. DRM_DEBUG_KMS("%s:id[%d]ippdrv[0x%x]\n", __func__, ctx->id,
  1555. (int)ippdrv);
  1556. mutex_init(&ctx->lock);
  1557. platform_set_drvdata(pdev, ctx);
  1558. pm_runtime_set_active(dev);
  1559. pm_runtime_enable(dev);
  1560. ret = exynos_drm_ippdrv_register(ippdrv);
  1561. if (ret < 0) {
  1562. dev_err(dev, "failed to register drm fimc device.\n");
  1563. goto err_ippdrv_register;
  1564. }
  1565. dev_info(&pdev->dev, "drm fimc registered successfully.\n");
  1566. return 0;
  1567. err_ippdrv_register:
  1568. devm_kfree(dev, ippdrv->prop_list);
  1569. pm_runtime_disable(dev);
  1570. err_get_irq:
  1571. free_irq(ctx->irq, ctx);
  1572. err_get_regs:
  1573. devm_iounmap(dev, ctx->regs);
  1574. err_clk:
  1575. clk_put(ctx->sclk_fimc_clk);
  1576. clk_put(ctx->fimc_clk);
  1577. clk_put(ctx->wb_clk);
  1578. clk_put(ctx->wb_b_clk);
  1579. err_ctx:
  1580. devm_kfree(dev, ctx);
  1581. return ret;
  1582. }
  1583. static int __devexit fimc_remove(struct platform_device *pdev)
  1584. {
  1585. struct device *dev = &pdev->dev;
  1586. struct fimc_context *ctx = get_fimc_context(dev);
  1587. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1588. devm_kfree(dev, ippdrv->prop_list);
  1589. exynos_drm_ippdrv_unregister(ippdrv);
  1590. mutex_destroy(&ctx->lock);
  1591. pm_runtime_set_suspended(dev);
  1592. pm_runtime_disable(dev);
  1593. free_irq(ctx->irq, ctx);
  1594. devm_iounmap(dev, ctx->regs);
  1595. clk_put(ctx->sclk_fimc_clk);
  1596. clk_put(ctx->fimc_clk);
  1597. clk_put(ctx->wb_clk);
  1598. clk_put(ctx->wb_b_clk);
  1599. devm_kfree(dev, ctx);
  1600. return 0;
  1601. }
  1602. #ifdef CONFIG_PM_SLEEP
  1603. static int fimc_suspend(struct device *dev)
  1604. {
  1605. struct fimc_context *ctx = get_fimc_context(dev);
  1606. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1607. if (pm_runtime_suspended(dev))
  1608. return 0;
  1609. return fimc_clk_ctrl(ctx, false);
  1610. }
  1611. static int fimc_resume(struct device *dev)
  1612. {
  1613. struct fimc_context *ctx = get_fimc_context(dev);
  1614. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1615. if (!pm_runtime_suspended(dev))
  1616. return fimc_clk_ctrl(ctx, true);
  1617. return 0;
  1618. }
  1619. #endif
  1620. #ifdef CONFIG_PM_RUNTIME
  1621. static int fimc_runtime_suspend(struct device *dev)
  1622. {
  1623. struct fimc_context *ctx = get_fimc_context(dev);
  1624. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1625. return fimc_clk_ctrl(ctx, false);
  1626. }
  1627. static int fimc_runtime_resume(struct device *dev)
  1628. {
  1629. struct fimc_context *ctx = get_fimc_context(dev);
  1630. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1631. return fimc_clk_ctrl(ctx, true);
  1632. }
  1633. #endif
  1634. static struct fimc_driverdata exynos4210_fimc_data = {
  1635. .parent_clk = "mout_mpll",
  1636. };
  1637. static struct fimc_driverdata exynos4410_fimc_data = {
  1638. .parent_clk = "mout_mpll_user",
  1639. };
  1640. static struct platform_device_id fimc_driver_ids[] = {
  1641. {
  1642. .name = "exynos4210-fimc",
  1643. .driver_data = (unsigned long)&exynos4210_fimc_data,
  1644. }, {
  1645. .name = "exynos4412-fimc",
  1646. .driver_data = (unsigned long)&exynos4410_fimc_data,
  1647. },
  1648. {},
  1649. };
  1650. MODULE_DEVICE_TABLE(platform, fimc_driver_ids);
  1651. static const struct dev_pm_ops fimc_pm_ops = {
  1652. SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
  1653. SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
  1654. };
  1655. struct platform_driver fimc_driver = {
  1656. .probe = fimc_probe,
  1657. .remove = __devexit_p(fimc_remove),
  1658. .id_table = fimc_driver_ids,
  1659. .driver = {
  1660. .name = "exynos-drm-fimc",
  1661. .owner = THIS_MODULE,
  1662. .pm = &fimc_pm_ops,
  1663. },
  1664. };