pcnet32.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101
  1. /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
  2. /*
  3. * Copyright 1996-1999 Thomas Bogendoerfer
  4. *
  5. * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
  6. *
  7. * Copyright 1993 United States Government as represented by the
  8. * Director, National Security Agency.
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. * This driver is for PCnet32 and PCnetPCI based ethercards
  14. */
  15. /**************************************************************************
  16. * 23 Oct, 2000.
  17. * Fixed a few bugs, related to running the controller in 32bit mode.
  18. *
  19. * Carsten Langgaard, carstenl@mips.com
  20. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  21. *
  22. *************************************************************************/
  23. #define DRV_NAME "pcnet32"
  24. #ifdef CONFIG_PCNET32_NAPI
  25. #define DRV_VERSION "1.34-NAPI"
  26. #else
  27. #define DRV_VERSION "1.34"
  28. #endif
  29. #define DRV_RELDATE "14.Aug.2007"
  30. #define PFX DRV_NAME ": "
  31. static const char *const version =
  32. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/string.h>
  36. #include <linux/errno.h>
  37. #include <linux/ioport.h>
  38. #include <linux/slab.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/pci.h>
  41. #include <linux/delay.h>
  42. #include <linux/init.h>
  43. #include <linux/ethtool.h>
  44. #include <linux/mii.h>
  45. #include <linux/crc32.h>
  46. #include <linux/netdevice.h>
  47. #include <linux/etherdevice.h>
  48. #include <linux/skbuff.h>
  49. #include <linux/spinlock.h>
  50. #include <linux/moduleparam.h>
  51. #include <linux/bitops.h>
  52. #include <asm/dma.h>
  53. #include <asm/io.h>
  54. #include <asm/uaccess.h>
  55. #include <asm/irq.h>
  56. /*
  57. * PCI device identifiers for "new style" Linux PCI Device Drivers
  58. */
  59. static struct pci_device_id pcnet32_pci_tbl[] = {
  60. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
  61. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
  62. /*
  63. * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
  64. * the incorrect vendor id.
  65. */
  66. { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
  67. .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
  68. { } /* terminate list */
  69. };
  70. MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
  71. static int cards_found;
  72. /*
  73. * VLB I/O addresses
  74. */
  75. static unsigned int pcnet32_portlist[] __initdata =
  76. { 0x300, 0x320, 0x340, 0x360, 0 };
  77. static int pcnet32_debug = 0;
  78. static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
  79. static int pcnet32vlb; /* check for VLB cards ? */
  80. static struct net_device *pcnet32_dev;
  81. static int max_interrupt_work = 2;
  82. static int rx_copybreak = 200;
  83. #define PCNET32_PORT_AUI 0x00
  84. #define PCNET32_PORT_10BT 0x01
  85. #define PCNET32_PORT_GPSI 0x02
  86. #define PCNET32_PORT_MII 0x03
  87. #define PCNET32_PORT_PORTSEL 0x03
  88. #define PCNET32_PORT_ASEL 0x04
  89. #define PCNET32_PORT_100 0x40
  90. #define PCNET32_PORT_FD 0x80
  91. #define PCNET32_DMA_MASK 0xffffffff
  92. #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
  93. #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
  94. /*
  95. * table to translate option values from tulip
  96. * to internal options
  97. */
  98. static const unsigned char options_mapping[] = {
  99. PCNET32_PORT_ASEL, /* 0 Auto-select */
  100. PCNET32_PORT_AUI, /* 1 BNC/AUI */
  101. PCNET32_PORT_AUI, /* 2 AUI/BNC */
  102. PCNET32_PORT_ASEL, /* 3 not supported */
  103. PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
  104. PCNET32_PORT_ASEL, /* 5 not supported */
  105. PCNET32_PORT_ASEL, /* 6 not supported */
  106. PCNET32_PORT_ASEL, /* 7 not supported */
  107. PCNET32_PORT_ASEL, /* 8 not supported */
  108. PCNET32_PORT_MII, /* 9 MII 10baseT */
  109. PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
  110. PCNET32_PORT_MII, /* 11 MII (autosel) */
  111. PCNET32_PORT_10BT, /* 12 10BaseT */
  112. PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
  113. /* 14 MII 100BaseTx-FD */
  114. PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
  115. PCNET32_PORT_ASEL /* 15 not supported */
  116. };
  117. static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
  118. "Loopback test (offline)"
  119. };
  120. #define PCNET32_TEST_LEN (sizeof(pcnet32_gstrings_test) / ETH_GSTRING_LEN)
  121. #define PCNET32_NUM_REGS 136
  122. #define MAX_UNITS 8 /* More are supported, limit only on options */
  123. static int options[MAX_UNITS];
  124. static int full_duplex[MAX_UNITS];
  125. static int homepna[MAX_UNITS];
  126. /*
  127. * Theory of Operation
  128. *
  129. * This driver uses the same software structure as the normal lance
  130. * driver. So look for a verbose description in lance.c. The differences
  131. * to the normal lance driver is the use of the 32bit mode of PCnet32
  132. * and PCnetPCI chips. Because these chips are 32bit chips, there is no
  133. * 16MB limitation and we don't need bounce buffers.
  134. */
  135. /*
  136. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  137. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  138. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  139. */
  140. #ifndef PCNET32_LOG_TX_BUFFERS
  141. #define PCNET32_LOG_TX_BUFFERS 4
  142. #define PCNET32_LOG_RX_BUFFERS 5
  143. #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
  144. #define PCNET32_LOG_MAX_RX_BUFFERS 9
  145. #endif
  146. #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
  147. #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
  148. #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
  149. #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
  150. #define PKT_BUF_SZ 1544
  151. /* Offsets from base I/O address. */
  152. #define PCNET32_WIO_RDP 0x10
  153. #define PCNET32_WIO_RAP 0x12
  154. #define PCNET32_WIO_RESET 0x14
  155. #define PCNET32_WIO_BDP 0x16
  156. #define PCNET32_DWIO_RDP 0x10
  157. #define PCNET32_DWIO_RAP 0x14
  158. #define PCNET32_DWIO_RESET 0x18
  159. #define PCNET32_DWIO_BDP 0x1C
  160. #define PCNET32_TOTAL_SIZE 0x20
  161. #define CSR0 0
  162. #define CSR0_INIT 0x1
  163. #define CSR0_START 0x2
  164. #define CSR0_STOP 0x4
  165. #define CSR0_TXPOLL 0x8
  166. #define CSR0_INTEN 0x40
  167. #define CSR0_IDON 0x0100
  168. #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
  169. #define PCNET32_INIT_LOW 1
  170. #define PCNET32_INIT_HIGH 2
  171. #define CSR3 3
  172. #define CSR4 4
  173. #define CSR5 5
  174. #define CSR5_SUSPEND 0x0001
  175. #define CSR15 15
  176. #define PCNET32_MC_FILTER 8
  177. #define PCNET32_79C970A 0x2621
  178. /* The PCNET32 Rx and Tx ring descriptors. */
  179. struct pcnet32_rx_head {
  180. __le32 base;
  181. __le16 buf_length; /* two`s complement of length */
  182. __le16 status;
  183. __le32 msg_length;
  184. __le32 reserved;
  185. };
  186. struct pcnet32_tx_head {
  187. __le32 base;
  188. __le16 length; /* two`s complement of length */
  189. __le16 status;
  190. __le32 misc;
  191. __le32 reserved;
  192. };
  193. /* The PCNET32 32-Bit initialization block, described in databook. */
  194. struct pcnet32_init_block {
  195. __le16 mode;
  196. __le16 tlen_rlen;
  197. u8 phys_addr[6];
  198. __le16 reserved;
  199. __le32 filter[2];
  200. /* Receive and transmit ring base, along with extra bits. */
  201. __le32 rx_ring;
  202. __le32 tx_ring;
  203. };
  204. /* PCnet32 access functions */
  205. struct pcnet32_access {
  206. u16 (*read_csr) (unsigned long, int);
  207. void (*write_csr) (unsigned long, int, u16);
  208. u16 (*read_bcr) (unsigned long, int);
  209. void (*write_bcr) (unsigned long, int, u16);
  210. u16 (*read_rap) (unsigned long);
  211. void (*write_rap) (unsigned long, u16);
  212. void (*reset) (unsigned long);
  213. };
  214. /*
  215. * The first field of pcnet32_private is read by the ethernet device
  216. * so the structure should be allocated using pci_alloc_consistent().
  217. */
  218. struct pcnet32_private {
  219. struct pcnet32_init_block *init_block;
  220. /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
  221. struct pcnet32_rx_head *rx_ring;
  222. struct pcnet32_tx_head *tx_ring;
  223. dma_addr_t init_dma_addr;/* DMA address of beginning of the init block,
  224. returned by pci_alloc_consistent */
  225. struct pci_dev *pci_dev;
  226. const char *name;
  227. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  228. struct sk_buff **tx_skbuff;
  229. struct sk_buff **rx_skbuff;
  230. dma_addr_t *tx_dma_addr;
  231. dma_addr_t *rx_dma_addr;
  232. struct pcnet32_access a;
  233. spinlock_t lock; /* Guard lock */
  234. unsigned int cur_rx, cur_tx; /* The next free ring entry */
  235. unsigned int rx_ring_size; /* current rx ring size */
  236. unsigned int tx_ring_size; /* current tx ring size */
  237. unsigned int rx_mod_mask; /* rx ring modular mask */
  238. unsigned int tx_mod_mask; /* tx ring modular mask */
  239. unsigned short rx_len_bits;
  240. unsigned short tx_len_bits;
  241. dma_addr_t rx_ring_dma_addr;
  242. dma_addr_t tx_ring_dma_addr;
  243. unsigned int dirty_rx, /* ring entries to be freed. */
  244. dirty_tx;
  245. struct net_device *dev;
  246. struct napi_struct napi;
  247. char tx_full;
  248. char phycount; /* number of phys found */
  249. int options;
  250. unsigned int shared_irq:1, /* shared irq possible */
  251. dxsuflo:1, /* disable transmit stop on uflo */
  252. mii:1; /* mii port available */
  253. struct net_device *next;
  254. struct mii_if_info mii_if;
  255. struct timer_list watchdog_timer;
  256. struct timer_list blink_timer;
  257. u32 msg_enable; /* debug message level */
  258. /* each bit indicates an available PHY */
  259. u32 phymask;
  260. unsigned short chip_version; /* which variant this is */
  261. };
  262. static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
  263. static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
  264. static int pcnet32_open(struct net_device *);
  265. static int pcnet32_init_ring(struct net_device *);
  266. static int pcnet32_start_xmit(struct sk_buff *, struct net_device *);
  267. static void pcnet32_tx_timeout(struct net_device *dev);
  268. static irqreturn_t pcnet32_interrupt(int, void *);
  269. static int pcnet32_close(struct net_device *);
  270. static struct net_device_stats *pcnet32_get_stats(struct net_device *);
  271. static void pcnet32_load_multicast(struct net_device *dev);
  272. static void pcnet32_set_multicast_list(struct net_device *);
  273. static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
  274. static void pcnet32_watchdog(struct net_device *);
  275. static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
  276. static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
  277. int val);
  278. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
  279. static void pcnet32_ethtool_test(struct net_device *dev,
  280. struct ethtool_test *eth_test, u64 * data);
  281. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
  282. static int pcnet32_phys_id(struct net_device *dev, u32 data);
  283. static void pcnet32_led_blink_callback(struct net_device *dev);
  284. static int pcnet32_get_regs_len(struct net_device *dev);
  285. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  286. void *ptr);
  287. static void pcnet32_purge_tx_ring(struct net_device *dev);
  288. static int pcnet32_alloc_ring(struct net_device *dev, char *name);
  289. static void pcnet32_free_ring(struct net_device *dev);
  290. static void pcnet32_check_media(struct net_device *dev, int verbose);
  291. static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
  292. {
  293. outw(index, addr + PCNET32_WIO_RAP);
  294. return inw(addr + PCNET32_WIO_RDP);
  295. }
  296. static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
  297. {
  298. outw(index, addr + PCNET32_WIO_RAP);
  299. outw(val, addr + PCNET32_WIO_RDP);
  300. }
  301. static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
  302. {
  303. outw(index, addr + PCNET32_WIO_RAP);
  304. return inw(addr + PCNET32_WIO_BDP);
  305. }
  306. static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
  307. {
  308. outw(index, addr + PCNET32_WIO_RAP);
  309. outw(val, addr + PCNET32_WIO_BDP);
  310. }
  311. static u16 pcnet32_wio_read_rap(unsigned long addr)
  312. {
  313. return inw(addr + PCNET32_WIO_RAP);
  314. }
  315. static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
  316. {
  317. outw(val, addr + PCNET32_WIO_RAP);
  318. }
  319. static void pcnet32_wio_reset(unsigned long addr)
  320. {
  321. inw(addr + PCNET32_WIO_RESET);
  322. }
  323. static int pcnet32_wio_check(unsigned long addr)
  324. {
  325. outw(88, addr + PCNET32_WIO_RAP);
  326. return (inw(addr + PCNET32_WIO_RAP) == 88);
  327. }
  328. static struct pcnet32_access pcnet32_wio = {
  329. .read_csr = pcnet32_wio_read_csr,
  330. .write_csr = pcnet32_wio_write_csr,
  331. .read_bcr = pcnet32_wio_read_bcr,
  332. .write_bcr = pcnet32_wio_write_bcr,
  333. .read_rap = pcnet32_wio_read_rap,
  334. .write_rap = pcnet32_wio_write_rap,
  335. .reset = pcnet32_wio_reset
  336. };
  337. static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
  338. {
  339. outl(index, addr + PCNET32_DWIO_RAP);
  340. return (inl(addr + PCNET32_DWIO_RDP) & 0xffff);
  341. }
  342. static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
  343. {
  344. outl(index, addr + PCNET32_DWIO_RAP);
  345. outl(val, addr + PCNET32_DWIO_RDP);
  346. }
  347. static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
  348. {
  349. outl(index, addr + PCNET32_DWIO_RAP);
  350. return (inl(addr + PCNET32_DWIO_BDP) & 0xffff);
  351. }
  352. static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
  353. {
  354. outl(index, addr + PCNET32_DWIO_RAP);
  355. outl(val, addr + PCNET32_DWIO_BDP);
  356. }
  357. static u16 pcnet32_dwio_read_rap(unsigned long addr)
  358. {
  359. return (inl(addr + PCNET32_DWIO_RAP) & 0xffff);
  360. }
  361. static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
  362. {
  363. outl(val, addr + PCNET32_DWIO_RAP);
  364. }
  365. static void pcnet32_dwio_reset(unsigned long addr)
  366. {
  367. inl(addr + PCNET32_DWIO_RESET);
  368. }
  369. static int pcnet32_dwio_check(unsigned long addr)
  370. {
  371. outl(88, addr + PCNET32_DWIO_RAP);
  372. return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
  373. }
  374. static struct pcnet32_access pcnet32_dwio = {
  375. .read_csr = pcnet32_dwio_read_csr,
  376. .write_csr = pcnet32_dwio_write_csr,
  377. .read_bcr = pcnet32_dwio_read_bcr,
  378. .write_bcr = pcnet32_dwio_write_bcr,
  379. .read_rap = pcnet32_dwio_read_rap,
  380. .write_rap = pcnet32_dwio_write_rap,
  381. .reset = pcnet32_dwio_reset
  382. };
  383. static void pcnet32_netif_stop(struct net_device *dev)
  384. {
  385. #ifdef CONFIG_PCNET32_NAPI
  386. struct pcnet32_private *lp = netdev_priv(dev);
  387. #endif
  388. dev->trans_start = jiffies;
  389. #ifdef CONFIG_PCNET32_NAPI
  390. napi_disable(&lp->napi);
  391. #endif
  392. netif_tx_disable(dev);
  393. }
  394. static void pcnet32_netif_start(struct net_device *dev)
  395. {
  396. #ifdef CONFIG_PCNET32_NAPI
  397. struct pcnet32_private *lp = netdev_priv(dev);
  398. #endif
  399. netif_wake_queue(dev);
  400. #ifdef CONFIG_PCNET32_NAPI
  401. napi_enable(&lp->napi);
  402. #endif
  403. }
  404. /*
  405. * Allocate space for the new sized tx ring.
  406. * Free old resources
  407. * Save new resources.
  408. * Any failure keeps old resources.
  409. * Must be called with lp->lock held.
  410. */
  411. static void pcnet32_realloc_tx_ring(struct net_device *dev,
  412. struct pcnet32_private *lp,
  413. unsigned int size)
  414. {
  415. dma_addr_t new_ring_dma_addr;
  416. dma_addr_t *new_dma_addr_list;
  417. struct pcnet32_tx_head *new_tx_ring;
  418. struct sk_buff **new_skb_list;
  419. pcnet32_purge_tx_ring(dev);
  420. new_tx_ring = pci_alloc_consistent(lp->pci_dev,
  421. sizeof(struct pcnet32_tx_head) *
  422. (1 << size),
  423. &new_ring_dma_addr);
  424. if (new_tx_ring == NULL) {
  425. if (netif_msg_drv(lp))
  426. printk("\n" KERN_ERR
  427. "%s: Consistent memory allocation failed.\n",
  428. dev->name);
  429. return;
  430. }
  431. memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
  432. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  433. GFP_ATOMIC);
  434. if (!new_dma_addr_list) {
  435. if (netif_msg_drv(lp))
  436. printk("\n" KERN_ERR
  437. "%s: Memory allocation failed.\n", dev->name);
  438. goto free_new_tx_ring;
  439. }
  440. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  441. GFP_ATOMIC);
  442. if (!new_skb_list) {
  443. if (netif_msg_drv(lp))
  444. printk("\n" KERN_ERR
  445. "%s: Memory allocation failed.\n", dev->name);
  446. goto free_new_lists;
  447. }
  448. kfree(lp->tx_skbuff);
  449. kfree(lp->tx_dma_addr);
  450. pci_free_consistent(lp->pci_dev,
  451. sizeof(struct pcnet32_tx_head) *
  452. lp->tx_ring_size, lp->tx_ring,
  453. lp->tx_ring_dma_addr);
  454. lp->tx_ring_size = (1 << size);
  455. lp->tx_mod_mask = lp->tx_ring_size - 1;
  456. lp->tx_len_bits = (size << 12);
  457. lp->tx_ring = new_tx_ring;
  458. lp->tx_ring_dma_addr = new_ring_dma_addr;
  459. lp->tx_dma_addr = new_dma_addr_list;
  460. lp->tx_skbuff = new_skb_list;
  461. return;
  462. free_new_lists:
  463. kfree(new_dma_addr_list);
  464. free_new_tx_ring:
  465. pci_free_consistent(lp->pci_dev,
  466. sizeof(struct pcnet32_tx_head) *
  467. (1 << size),
  468. new_tx_ring,
  469. new_ring_dma_addr);
  470. return;
  471. }
  472. /*
  473. * Allocate space for the new sized rx ring.
  474. * Re-use old receive buffers.
  475. * alloc extra buffers
  476. * free unneeded buffers
  477. * free unneeded buffers
  478. * Save new resources.
  479. * Any failure keeps old resources.
  480. * Must be called with lp->lock held.
  481. */
  482. static void pcnet32_realloc_rx_ring(struct net_device *dev,
  483. struct pcnet32_private *lp,
  484. unsigned int size)
  485. {
  486. dma_addr_t new_ring_dma_addr;
  487. dma_addr_t *new_dma_addr_list;
  488. struct pcnet32_rx_head *new_rx_ring;
  489. struct sk_buff **new_skb_list;
  490. int new, overlap;
  491. new_rx_ring = pci_alloc_consistent(lp->pci_dev,
  492. sizeof(struct pcnet32_rx_head) *
  493. (1 << size),
  494. &new_ring_dma_addr);
  495. if (new_rx_ring == NULL) {
  496. if (netif_msg_drv(lp))
  497. printk("\n" KERN_ERR
  498. "%s: Consistent memory allocation failed.\n",
  499. dev->name);
  500. return;
  501. }
  502. memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
  503. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  504. GFP_ATOMIC);
  505. if (!new_dma_addr_list) {
  506. if (netif_msg_drv(lp))
  507. printk("\n" KERN_ERR
  508. "%s: Memory allocation failed.\n", dev->name);
  509. goto free_new_rx_ring;
  510. }
  511. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  512. GFP_ATOMIC);
  513. if (!new_skb_list) {
  514. if (netif_msg_drv(lp))
  515. printk("\n" KERN_ERR
  516. "%s: Memory allocation failed.\n", dev->name);
  517. goto free_new_lists;
  518. }
  519. /* first copy the current receive buffers */
  520. overlap = min(size, lp->rx_ring_size);
  521. for (new = 0; new < overlap; new++) {
  522. new_rx_ring[new] = lp->rx_ring[new];
  523. new_dma_addr_list[new] = lp->rx_dma_addr[new];
  524. new_skb_list[new] = lp->rx_skbuff[new];
  525. }
  526. /* now allocate any new buffers needed */
  527. for (; new < size; new++ ) {
  528. struct sk_buff *rx_skbuff;
  529. new_skb_list[new] = dev_alloc_skb(PKT_BUF_SZ);
  530. if (!(rx_skbuff = new_skb_list[new])) {
  531. /* keep the original lists and buffers */
  532. if (netif_msg_drv(lp))
  533. printk(KERN_ERR
  534. "%s: pcnet32_realloc_rx_ring dev_alloc_skb failed.\n",
  535. dev->name);
  536. goto free_all_new;
  537. }
  538. skb_reserve(rx_skbuff, 2);
  539. new_dma_addr_list[new] =
  540. pci_map_single(lp->pci_dev, rx_skbuff->data,
  541. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  542. new_rx_ring[new].base = cpu_to_le32(new_dma_addr_list[new]);
  543. new_rx_ring[new].buf_length = cpu_to_le16(2 - PKT_BUF_SZ);
  544. new_rx_ring[new].status = cpu_to_le16(0x8000);
  545. }
  546. /* and free any unneeded buffers */
  547. for (; new < lp->rx_ring_size; new++) {
  548. if (lp->rx_skbuff[new]) {
  549. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
  550. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  551. dev_kfree_skb(lp->rx_skbuff[new]);
  552. }
  553. }
  554. kfree(lp->rx_skbuff);
  555. kfree(lp->rx_dma_addr);
  556. pci_free_consistent(lp->pci_dev,
  557. sizeof(struct pcnet32_rx_head) *
  558. lp->rx_ring_size, lp->rx_ring,
  559. lp->rx_ring_dma_addr);
  560. lp->rx_ring_size = (1 << size);
  561. lp->rx_mod_mask = lp->rx_ring_size - 1;
  562. lp->rx_len_bits = (size << 4);
  563. lp->rx_ring = new_rx_ring;
  564. lp->rx_ring_dma_addr = new_ring_dma_addr;
  565. lp->rx_dma_addr = new_dma_addr_list;
  566. lp->rx_skbuff = new_skb_list;
  567. return;
  568. free_all_new:
  569. for (; --new >= lp->rx_ring_size; ) {
  570. if (new_skb_list[new]) {
  571. pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
  572. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  573. dev_kfree_skb(new_skb_list[new]);
  574. }
  575. }
  576. kfree(new_skb_list);
  577. free_new_lists:
  578. kfree(new_dma_addr_list);
  579. free_new_rx_ring:
  580. pci_free_consistent(lp->pci_dev,
  581. sizeof(struct pcnet32_rx_head) *
  582. (1 << size),
  583. new_rx_ring,
  584. new_ring_dma_addr);
  585. return;
  586. }
  587. static void pcnet32_purge_rx_ring(struct net_device *dev)
  588. {
  589. struct pcnet32_private *lp = netdev_priv(dev);
  590. int i;
  591. /* free all allocated skbuffs */
  592. for (i = 0; i < lp->rx_ring_size; i++) {
  593. lp->rx_ring[i].status = 0; /* CPU owns buffer */
  594. wmb(); /* Make sure adapter sees owner change */
  595. if (lp->rx_skbuff[i]) {
  596. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
  597. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  598. dev_kfree_skb_any(lp->rx_skbuff[i]);
  599. }
  600. lp->rx_skbuff[i] = NULL;
  601. lp->rx_dma_addr[i] = 0;
  602. }
  603. }
  604. #ifdef CONFIG_NET_POLL_CONTROLLER
  605. static void pcnet32_poll_controller(struct net_device *dev)
  606. {
  607. disable_irq(dev->irq);
  608. pcnet32_interrupt(0, dev);
  609. enable_irq(dev->irq);
  610. }
  611. #endif
  612. static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  613. {
  614. struct pcnet32_private *lp = netdev_priv(dev);
  615. unsigned long flags;
  616. int r = -EOPNOTSUPP;
  617. if (lp->mii) {
  618. spin_lock_irqsave(&lp->lock, flags);
  619. mii_ethtool_gset(&lp->mii_if, cmd);
  620. spin_unlock_irqrestore(&lp->lock, flags);
  621. r = 0;
  622. }
  623. return r;
  624. }
  625. static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  626. {
  627. struct pcnet32_private *lp = netdev_priv(dev);
  628. unsigned long flags;
  629. int r = -EOPNOTSUPP;
  630. if (lp->mii) {
  631. spin_lock_irqsave(&lp->lock, flags);
  632. r = mii_ethtool_sset(&lp->mii_if, cmd);
  633. spin_unlock_irqrestore(&lp->lock, flags);
  634. }
  635. return r;
  636. }
  637. static void pcnet32_get_drvinfo(struct net_device *dev,
  638. struct ethtool_drvinfo *info)
  639. {
  640. struct pcnet32_private *lp = netdev_priv(dev);
  641. strcpy(info->driver, DRV_NAME);
  642. strcpy(info->version, DRV_VERSION);
  643. if (lp->pci_dev)
  644. strcpy(info->bus_info, pci_name(lp->pci_dev));
  645. else
  646. sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
  647. }
  648. static u32 pcnet32_get_link(struct net_device *dev)
  649. {
  650. struct pcnet32_private *lp = netdev_priv(dev);
  651. unsigned long flags;
  652. int r;
  653. spin_lock_irqsave(&lp->lock, flags);
  654. if (lp->mii) {
  655. r = mii_link_ok(&lp->mii_if);
  656. } else if (lp->chip_version >= PCNET32_79C970A) {
  657. ulong ioaddr = dev->base_addr; /* card base I/O address */
  658. r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  659. } else { /* can not detect link on really old chips */
  660. r = 1;
  661. }
  662. spin_unlock_irqrestore(&lp->lock, flags);
  663. return r;
  664. }
  665. static u32 pcnet32_get_msglevel(struct net_device *dev)
  666. {
  667. struct pcnet32_private *lp = netdev_priv(dev);
  668. return lp->msg_enable;
  669. }
  670. static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
  671. {
  672. struct pcnet32_private *lp = netdev_priv(dev);
  673. lp->msg_enable = value;
  674. }
  675. static int pcnet32_nway_reset(struct net_device *dev)
  676. {
  677. struct pcnet32_private *lp = netdev_priv(dev);
  678. unsigned long flags;
  679. int r = -EOPNOTSUPP;
  680. if (lp->mii) {
  681. spin_lock_irqsave(&lp->lock, flags);
  682. r = mii_nway_restart(&lp->mii_if);
  683. spin_unlock_irqrestore(&lp->lock, flags);
  684. }
  685. return r;
  686. }
  687. static void pcnet32_get_ringparam(struct net_device *dev,
  688. struct ethtool_ringparam *ering)
  689. {
  690. struct pcnet32_private *lp = netdev_priv(dev);
  691. ering->tx_max_pending = TX_MAX_RING_SIZE;
  692. ering->tx_pending = lp->tx_ring_size;
  693. ering->rx_max_pending = RX_MAX_RING_SIZE;
  694. ering->rx_pending = lp->rx_ring_size;
  695. }
  696. static int pcnet32_set_ringparam(struct net_device *dev,
  697. struct ethtool_ringparam *ering)
  698. {
  699. struct pcnet32_private *lp = netdev_priv(dev);
  700. unsigned long flags;
  701. unsigned int size;
  702. ulong ioaddr = dev->base_addr;
  703. int i;
  704. if (ering->rx_mini_pending || ering->rx_jumbo_pending)
  705. return -EINVAL;
  706. if (netif_running(dev))
  707. pcnet32_netif_stop(dev);
  708. spin_lock_irqsave(&lp->lock, flags);
  709. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  710. size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
  711. /* set the minimum ring size to 4, to allow the loopback test to work
  712. * unchanged.
  713. */
  714. for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
  715. if (size <= (1 << i))
  716. break;
  717. }
  718. if ((1 << i) != lp->tx_ring_size)
  719. pcnet32_realloc_tx_ring(dev, lp, i);
  720. size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
  721. for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
  722. if (size <= (1 << i))
  723. break;
  724. }
  725. if ((1 << i) != lp->rx_ring_size)
  726. pcnet32_realloc_rx_ring(dev, lp, i);
  727. lp->napi.weight = lp->rx_ring_size / 2;
  728. if (netif_running(dev)) {
  729. pcnet32_netif_start(dev);
  730. pcnet32_restart(dev, CSR0_NORMAL);
  731. }
  732. spin_unlock_irqrestore(&lp->lock, flags);
  733. if (netif_msg_drv(lp))
  734. printk(KERN_INFO
  735. "%s: Ring Param Settings: RX: %d, TX: %d\n", dev->name,
  736. lp->rx_ring_size, lp->tx_ring_size);
  737. return 0;
  738. }
  739. static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
  740. u8 * data)
  741. {
  742. memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
  743. }
  744. static int pcnet32_get_sset_count(struct net_device *dev, int sset)
  745. {
  746. switch (sset) {
  747. case ETH_SS_TEST:
  748. return PCNET32_TEST_LEN;
  749. default:
  750. return -EOPNOTSUPP;
  751. }
  752. }
  753. static void pcnet32_ethtool_test(struct net_device *dev,
  754. struct ethtool_test *test, u64 * data)
  755. {
  756. struct pcnet32_private *lp = netdev_priv(dev);
  757. int rc;
  758. if (test->flags == ETH_TEST_FL_OFFLINE) {
  759. rc = pcnet32_loopback_test(dev, data);
  760. if (rc) {
  761. if (netif_msg_hw(lp))
  762. printk(KERN_DEBUG "%s: Loopback test failed.\n",
  763. dev->name);
  764. test->flags |= ETH_TEST_FL_FAILED;
  765. } else if (netif_msg_hw(lp))
  766. printk(KERN_DEBUG "%s: Loopback test passed.\n",
  767. dev->name);
  768. } else if (netif_msg_hw(lp))
  769. printk(KERN_DEBUG
  770. "%s: No tests to run (specify 'Offline' on ethtool).",
  771. dev->name);
  772. } /* end pcnet32_ethtool_test */
  773. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
  774. {
  775. struct pcnet32_private *lp = netdev_priv(dev);
  776. struct pcnet32_access *a = &lp->a; /* access to registers */
  777. ulong ioaddr = dev->base_addr; /* card base I/O address */
  778. struct sk_buff *skb; /* sk buff */
  779. int x, i; /* counters */
  780. int numbuffs = 4; /* number of TX/RX buffers and descs */
  781. u16 status = 0x8300; /* TX ring status */
  782. __le16 teststatus; /* test of ring status */
  783. int rc; /* return code */
  784. int size; /* size of packets */
  785. unsigned char *packet; /* source packet data */
  786. static const int data_len = 60; /* length of source packets */
  787. unsigned long flags;
  788. unsigned long ticks;
  789. rc = 1; /* default to fail */
  790. if (netif_running(dev))
  791. #ifdef CONFIG_PCNET32_NAPI
  792. pcnet32_netif_stop(dev);
  793. #else
  794. pcnet32_close(dev);
  795. #endif
  796. spin_lock_irqsave(&lp->lock, flags);
  797. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  798. numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
  799. /* Reset the PCNET32 */
  800. lp->a.reset(ioaddr);
  801. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  802. /* switch pcnet32 to 32bit mode */
  803. lp->a.write_bcr(ioaddr, 20, 2);
  804. /* purge & init rings but don't actually restart */
  805. pcnet32_restart(dev, 0x0000);
  806. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  807. /* Initialize Transmit buffers. */
  808. size = data_len + 15;
  809. for (x = 0; x < numbuffs; x++) {
  810. if (!(skb = dev_alloc_skb(size))) {
  811. if (netif_msg_hw(lp))
  812. printk(KERN_DEBUG
  813. "%s: Cannot allocate skb at line: %d!\n",
  814. dev->name, __LINE__);
  815. goto clean_up;
  816. } else {
  817. packet = skb->data;
  818. skb_put(skb, size); /* create space for data */
  819. lp->tx_skbuff[x] = skb;
  820. lp->tx_ring[x].length = cpu_to_le16(-skb->len);
  821. lp->tx_ring[x].misc = 0;
  822. /* put DA and SA into the skb */
  823. for (i = 0; i < 6; i++)
  824. *packet++ = dev->dev_addr[i];
  825. for (i = 0; i < 6; i++)
  826. *packet++ = dev->dev_addr[i];
  827. /* type */
  828. *packet++ = 0x08;
  829. *packet++ = 0x06;
  830. /* packet number */
  831. *packet++ = x;
  832. /* fill packet with data */
  833. for (i = 0; i < data_len; i++)
  834. *packet++ = i;
  835. lp->tx_dma_addr[x] =
  836. pci_map_single(lp->pci_dev, skb->data, skb->len,
  837. PCI_DMA_TODEVICE);
  838. lp->tx_ring[x].base = cpu_to_le32(lp->tx_dma_addr[x]);
  839. wmb(); /* Make sure owner changes after all others are visible */
  840. lp->tx_ring[x].status = cpu_to_le16(status);
  841. }
  842. }
  843. x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
  844. a->write_bcr(ioaddr, 32, x | 0x0002);
  845. /* set int loopback in CSR15 */
  846. x = a->read_csr(ioaddr, CSR15) & 0xfffc;
  847. lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
  848. teststatus = cpu_to_le16(0x8000);
  849. lp->a.write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
  850. /* Check status of descriptors */
  851. for (x = 0; x < numbuffs; x++) {
  852. ticks = 0;
  853. rmb();
  854. while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
  855. spin_unlock_irqrestore(&lp->lock, flags);
  856. msleep(1);
  857. spin_lock_irqsave(&lp->lock, flags);
  858. rmb();
  859. ticks++;
  860. }
  861. if (ticks == 200) {
  862. if (netif_msg_hw(lp))
  863. printk("%s: Desc %d failed to reset!\n",
  864. dev->name, x);
  865. break;
  866. }
  867. }
  868. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  869. wmb();
  870. if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
  871. printk(KERN_DEBUG "%s: RX loopback packets:\n", dev->name);
  872. for (x = 0; x < numbuffs; x++) {
  873. printk(KERN_DEBUG "%s: Packet %d:\n", dev->name, x);
  874. skb = lp->rx_skbuff[x];
  875. for (i = 0; i < size; i++) {
  876. printk("%02x ", *(skb->data + i));
  877. }
  878. printk("\n");
  879. }
  880. }
  881. x = 0;
  882. rc = 0;
  883. while (x < numbuffs && !rc) {
  884. skb = lp->rx_skbuff[x];
  885. packet = lp->tx_skbuff[x]->data;
  886. for (i = 0; i < size; i++) {
  887. if (*(skb->data + i) != packet[i]) {
  888. if (netif_msg_hw(lp))
  889. printk(KERN_DEBUG
  890. "%s: Error in compare! %2x - %02x %02x\n",
  891. dev->name, i, *(skb->data + i),
  892. packet[i]);
  893. rc = 1;
  894. break;
  895. }
  896. }
  897. x++;
  898. }
  899. clean_up:
  900. *data1 = rc;
  901. pcnet32_purge_tx_ring(dev);
  902. x = a->read_csr(ioaddr, CSR15);
  903. a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
  904. x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
  905. a->write_bcr(ioaddr, 32, (x & ~0x0002));
  906. #ifdef CONFIG_PCNET32_NAPI
  907. if (netif_running(dev)) {
  908. pcnet32_netif_start(dev);
  909. pcnet32_restart(dev, CSR0_NORMAL);
  910. } else {
  911. pcnet32_purge_rx_ring(dev);
  912. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  913. }
  914. spin_unlock_irqrestore(&lp->lock, flags);
  915. #else
  916. if (netif_running(dev)) {
  917. spin_unlock_irqrestore(&lp->lock, flags);
  918. pcnet32_open(dev);
  919. } else {
  920. pcnet32_purge_rx_ring(dev);
  921. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  922. spin_unlock_irqrestore(&lp->lock, flags);
  923. }
  924. #endif
  925. return (rc);
  926. } /* end pcnet32_loopback_test */
  927. static void pcnet32_led_blink_callback(struct net_device *dev)
  928. {
  929. struct pcnet32_private *lp = netdev_priv(dev);
  930. struct pcnet32_access *a = &lp->a;
  931. ulong ioaddr = dev->base_addr;
  932. unsigned long flags;
  933. int i;
  934. spin_lock_irqsave(&lp->lock, flags);
  935. for (i = 4; i < 8; i++) {
  936. a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
  937. }
  938. spin_unlock_irqrestore(&lp->lock, flags);
  939. mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
  940. }
  941. static int pcnet32_phys_id(struct net_device *dev, u32 data)
  942. {
  943. struct pcnet32_private *lp = netdev_priv(dev);
  944. struct pcnet32_access *a = &lp->a;
  945. ulong ioaddr = dev->base_addr;
  946. unsigned long flags;
  947. int i, regs[4];
  948. if (!lp->blink_timer.function) {
  949. init_timer(&lp->blink_timer);
  950. lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
  951. lp->blink_timer.data = (unsigned long)dev;
  952. }
  953. /* Save the current value of the bcrs */
  954. spin_lock_irqsave(&lp->lock, flags);
  955. for (i = 4; i < 8; i++) {
  956. regs[i - 4] = a->read_bcr(ioaddr, i);
  957. }
  958. spin_unlock_irqrestore(&lp->lock, flags);
  959. mod_timer(&lp->blink_timer, jiffies);
  960. set_current_state(TASK_INTERRUPTIBLE);
  961. /* AV: the limit here makes no sense whatsoever */
  962. if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
  963. data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
  964. msleep_interruptible(data * 1000);
  965. del_timer_sync(&lp->blink_timer);
  966. /* Restore the original value of the bcrs */
  967. spin_lock_irqsave(&lp->lock, flags);
  968. for (i = 4; i < 8; i++) {
  969. a->write_bcr(ioaddr, i, regs[i - 4]);
  970. }
  971. spin_unlock_irqrestore(&lp->lock, flags);
  972. return 0;
  973. }
  974. /*
  975. * lp->lock must be held.
  976. */
  977. static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
  978. int can_sleep)
  979. {
  980. int csr5;
  981. struct pcnet32_private *lp = netdev_priv(dev);
  982. struct pcnet32_access *a = &lp->a;
  983. ulong ioaddr = dev->base_addr;
  984. int ticks;
  985. /* really old chips have to be stopped. */
  986. if (lp->chip_version < PCNET32_79C970A)
  987. return 0;
  988. /* set SUSPEND (SPND) - CSR5 bit 0 */
  989. csr5 = a->read_csr(ioaddr, CSR5);
  990. a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
  991. /* poll waiting for bit to be set */
  992. ticks = 0;
  993. while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
  994. spin_unlock_irqrestore(&lp->lock, *flags);
  995. if (can_sleep)
  996. msleep(1);
  997. else
  998. mdelay(1);
  999. spin_lock_irqsave(&lp->lock, *flags);
  1000. ticks++;
  1001. if (ticks > 200) {
  1002. if (netif_msg_hw(lp))
  1003. printk(KERN_DEBUG
  1004. "%s: Error getting into suspend!\n",
  1005. dev->name);
  1006. return 0;
  1007. }
  1008. }
  1009. return 1;
  1010. }
  1011. /*
  1012. * process one receive descriptor entry
  1013. */
  1014. static void pcnet32_rx_entry(struct net_device *dev,
  1015. struct pcnet32_private *lp,
  1016. struct pcnet32_rx_head *rxp,
  1017. int entry)
  1018. {
  1019. int status = (short)le16_to_cpu(rxp->status) >> 8;
  1020. int rx_in_place = 0;
  1021. struct sk_buff *skb;
  1022. short pkt_len;
  1023. if (status != 0x03) { /* There was an error. */
  1024. /*
  1025. * There is a tricky error noted by John Murphy,
  1026. * <murf@perftech.com> to Russ Nelson: Even with full-sized
  1027. * buffers it's possible for a jabber packet to use two
  1028. * buffers, with only the last correctly noting the error.
  1029. */
  1030. if (status & 0x01) /* Only count a general error at the */
  1031. dev->stats.rx_errors++; /* end of a packet. */
  1032. if (status & 0x20)
  1033. dev->stats.rx_frame_errors++;
  1034. if (status & 0x10)
  1035. dev->stats.rx_over_errors++;
  1036. if (status & 0x08)
  1037. dev->stats.rx_crc_errors++;
  1038. if (status & 0x04)
  1039. dev->stats.rx_fifo_errors++;
  1040. return;
  1041. }
  1042. pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
  1043. /* Discard oversize frames. */
  1044. if (unlikely(pkt_len > PKT_BUF_SZ - 2)) {
  1045. if (netif_msg_drv(lp))
  1046. printk(KERN_ERR "%s: Impossible packet size %d!\n",
  1047. dev->name, pkt_len);
  1048. dev->stats.rx_errors++;
  1049. return;
  1050. }
  1051. if (pkt_len < 60) {
  1052. if (netif_msg_rx_err(lp))
  1053. printk(KERN_ERR "%s: Runt packet!\n", dev->name);
  1054. dev->stats.rx_errors++;
  1055. return;
  1056. }
  1057. if (pkt_len > rx_copybreak) {
  1058. struct sk_buff *newskb;
  1059. if ((newskb = dev_alloc_skb(PKT_BUF_SZ))) {
  1060. skb_reserve(newskb, 2);
  1061. skb = lp->rx_skbuff[entry];
  1062. pci_unmap_single(lp->pci_dev,
  1063. lp->rx_dma_addr[entry],
  1064. PKT_BUF_SZ - 2,
  1065. PCI_DMA_FROMDEVICE);
  1066. skb_put(skb, pkt_len);
  1067. lp->rx_skbuff[entry] = newskb;
  1068. lp->rx_dma_addr[entry] =
  1069. pci_map_single(lp->pci_dev,
  1070. newskb->data,
  1071. PKT_BUF_SZ - 2,
  1072. PCI_DMA_FROMDEVICE);
  1073. rxp->base = cpu_to_le32(lp->rx_dma_addr[entry]);
  1074. rx_in_place = 1;
  1075. } else
  1076. skb = NULL;
  1077. } else {
  1078. skb = dev_alloc_skb(pkt_len + 2);
  1079. }
  1080. if (skb == NULL) {
  1081. if (netif_msg_drv(lp))
  1082. printk(KERN_ERR
  1083. "%s: Memory squeeze, dropping packet.\n",
  1084. dev->name);
  1085. dev->stats.rx_dropped++;
  1086. return;
  1087. }
  1088. skb->dev = dev;
  1089. if (!rx_in_place) {
  1090. skb_reserve(skb, 2); /* 16 byte align */
  1091. skb_put(skb, pkt_len); /* Make room */
  1092. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1093. lp->rx_dma_addr[entry],
  1094. pkt_len,
  1095. PCI_DMA_FROMDEVICE);
  1096. skb_copy_to_linear_data(skb,
  1097. (unsigned char *)(lp->rx_skbuff[entry]->data),
  1098. pkt_len);
  1099. pci_dma_sync_single_for_device(lp->pci_dev,
  1100. lp->rx_dma_addr[entry],
  1101. pkt_len,
  1102. PCI_DMA_FROMDEVICE);
  1103. }
  1104. dev->stats.rx_bytes += skb->len;
  1105. skb->protocol = eth_type_trans(skb, dev);
  1106. #ifdef CONFIG_PCNET32_NAPI
  1107. netif_receive_skb(skb);
  1108. #else
  1109. netif_rx(skb);
  1110. #endif
  1111. dev->last_rx = jiffies;
  1112. dev->stats.rx_packets++;
  1113. return;
  1114. }
  1115. static int pcnet32_rx(struct net_device *dev, int budget)
  1116. {
  1117. struct pcnet32_private *lp = netdev_priv(dev);
  1118. int entry = lp->cur_rx & lp->rx_mod_mask;
  1119. struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
  1120. int npackets = 0;
  1121. /* If we own the next entry, it's a new packet. Send it up. */
  1122. while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
  1123. pcnet32_rx_entry(dev, lp, rxp, entry);
  1124. npackets += 1;
  1125. /*
  1126. * The docs say that the buffer length isn't touched, but Andrew
  1127. * Boyd of QNX reports that some revs of the 79C965 clear it.
  1128. */
  1129. rxp->buf_length = cpu_to_le16(2 - PKT_BUF_SZ);
  1130. wmb(); /* Make sure owner changes after others are visible */
  1131. rxp->status = cpu_to_le16(0x8000);
  1132. entry = (++lp->cur_rx) & lp->rx_mod_mask;
  1133. rxp = &lp->rx_ring[entry];
  1134. }
  1135. return npackets;
  1136. }
  1137. static int pcnet32_tx(struct net_device *dev)
  1138. {
  1139. struct pcnet32_private *lp = netdev_priv(dev);
  1140. unsigned int dirty_tx = lp->dirty_tx;
  1141. int delta;
  1142. int must_restart = 0;
  1143. while (dirty_tx != lp->cur_tx) {
  1144. int entry = dirty_tx & lp->tx_mod_mask;
  1145. int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
  1146. if (status < 0)
  1147. break; /* It still hasn't been Txed */
  1148. lp->tx_ring[entry].base = 0;
  1149. if (status & 0x4000) {
  1150. /* There was a major error, log it. */
  1151. int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
  1152. dev->stats.tx_errors++;
  1153. if (netif_msg_tx_err(lp))
  1154. printk(KERN_ERR
  1155. "%s: Tx error status=%04x err_status=%08x\n",
  1156. dev->name, status,
  1157. err_status);
  1158. if (err_status & 0x04000000)
  1159. dev->stats.tx_aborted_errors++;
  1160. if (err_status & 0x08000000)
  1161. dev->stats.tx_carrier_errors++;
  1162. if (err_status & 0x10000000)
  1163. dev->stats.tx_window_errors++;
  1164. #ifndef DO_DXSUFLO
  1165. if (err_status & 0x40000000) {
  1166. dev->stats.tx_fifo_errors++;
  1167. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1168. /* Remove this verbosity later! */
  1169. if (netif_msg_tx_err(lp))
  1170. printk(KERN_ERR
  1171. "%s: Tx FIFO error!\n",
  1172. dev->name);
  1173. must_restart = 1;
  1174. }
  1175. #else
  1176. if (err_status & 0x40000000) {
  1177. dev->stats.tx_fifo_errors++;
  1178. if (!lp->dxsuflo) { /* If controller doesn't recover ... */
  1179. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1180. /* Remove this verbosity later! */
  1181. if (netif_msg_tx_err(lp))
  1182. printk(KERN_ERR
  1183. "%s: Tx FIFO error!\n",
  1184. dev->name);
  1185. must_restart = 1;
  1186. }
  1187. }
  1188. #endif
  1189. } else {
  1190. if (status & 0x1800)
  1191. dev->stats.collisions++;
  1192. dev->stats.tx_packets++;
  1193. }
  1194. /* We must free the original skb */
  1195. if (lp->tx_skbuff[entry]) {
  1196. pci_unmap_single(lp->pci_dev,
  1197. lp->tx_dma_addr[entry],
  1198. lp->tx_skbuff[entry]->
  1199. len, PCI_DMA_TODEVICE);
  1200. dev_kfree_skb_any(lp->tx_skbuff[entry]);
  1201. lp->tx_skbuff[entry] = NULL;
  1202. lp->tx_dma_addr[entry] = 0;
  1203. }
  1204. dirty_tx++;
  1205. }
  1206. delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
  1207. if (delta > lp->tx_ring_size) {
  1208. if (netif_msg_drv(lp))
  1209. printk(KERN_ERR
  1210. "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
  1211. dev->name, dirty_tx, lp->cur_tx,
  1212. lp->tx_full);
  1213. dirty_tx += lp->tx_ring_size;
  1214. delta -= lp->tx_ring_size;
  1215. }
  1216. if (lp->tx_full &&
  1217. netif_queue_stopped(dev) &&
  1218. delta < lp->tx_ring_size - 2) {
  1219. /* The ring is no longer full, clear tbusy. */
  1220. lp->tx_full = 0;
  1221. netif_wake_queue(dev);
  1222. }
  1223. lp->dirty_tx = dirty_tx;
  1224. return must_restart;
  1225. }
  1226. #ifdef CONFIG_PCNET32_NAPI
  1227. static int pcnet32_poll(struct napi_struct *napi, int budget)
  1228. {
  1229. struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
  1230. struct net_device *dev = lp->dev;
  1231. unsigned long ioaddr = dev->base_addr;
  1232. unsigned long flags;
  1233. int work_done;
  1234. u16 val;
  1235. work_done = pcnet32_rx(dev, budget);
  1236. spin_lock_irqsave(&lp->lock, flags);
  1237. if (pcnet32_tx(dev)) {
  1238. /* reset the chip to clear the error condition, then restart */
  1239. lp->a.reset(ioaddr);
  1240. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1241. pcnet32_restart(dev, CSR0_START);
  1242. netif_wake_queue(dev);
  1243. }
  1244. spin_unlock_irqrestore(&lp->lock, flags);
  1245. if (work_done < budget) {
  1246. spin_lock_irqsave(&lp->lock, flags);
  1247. __netif_rx_complete(dev, napi);
  1248. /* clear interrupt masks */
  1249. val = lp->a.read_csr(ioaddr, CSR3);
  1250. val &= 0x00ff;
  1251. lp->a.write_csr(ioaddr, CSR3, val);
  1252. /* Set interrupt enable. */
  1253. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  1254. mmiowb();
  1255. spin_unlock_irqrestore(&lp->lock, flags);
  1256. }
  1257. return work_done;
  1258. }
  1259. #endif
  1260. #define PCNET32_REGS_PER_PHY 32
  1261. #define PCNET32_MAX_PHYS 32
  1262. static int pcnet32_get_regs_len(struct net_device *dev)
  1263. {
  1264. struct pcnet32_private *lp = netdev_priv(dev);
  1265. int j = lp->phycount * PCNET32_REGS_PER_PHY;
  1266. return ((PCNET32_NUM_REGS + j) * sizeof(u16));
  1267. }
  1268. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  1269. void *ptr)
  1270. {
  1271. int i, csr0;
  1272. u16 *buff = ptr;
  1273. struct pcnet32_private *lp = netdev_priv(dev);
  1274. struct pcnet32_access *a = &lp->a;
  1275. ulong ioaddr = dev->base_addr;
  1276. unsigned long flags;
  1277. spin_lock_irqsave(&lp->lock, flags);
  1278. csr0 = a->read_csr(ioaddr, CSR0);
  1279. if (!(csr0 & CSR0_STOP)) /* If not stopped */
  1280. pcnet32_suspend(dev, &flags, 1);
  1281. /* read address PROM */
  1282. for (i = 0; i < 16; i += 2)
  1283. *buff++ = inw(ioaddr + i);
  1284. /* read control and status registers */
  1285. for (i = 0; i < 90; i++) {
  1286. *buff++ = a->read_csr(ioaddr, i);
  1287. }
  1288. *buff++ = a->read_csr(ioaddr, 112);
  1289. *buff++ = a->read_csr(ioaddr, 114);
  1290. /* read bus configuration registers */
  1291. for (i = 0; i < 30; i++) {
  1292. *buff++ = a->read_bcr(ioaddr, i);
  1293. }
  1294. *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
  1295. for (i = 31; i < 36; i++) {
  1296. *buff++ = a->read_bcr(ioaddr, i);
  1297. }
  1298. /* read mii phy registers */
  1299. if (lp->mii) {
  1300. int j;
  1301. for (j = 0; j < PCNET32_MAX_PHYS; j++) {
  1302. if (lp->phymask & (1 << j)) {
  1303. for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
  1304. lp->a.write_bcr(ioaddr, 33,
  1305. (j << 5) | i);
  1306. *buff++ = lp->a.read_bcr(ioaddr, 34);
  1307. }
  1308. }
  1309. }
  1310. }
  1311. if (!(csr0 & CSR0_STOP)) { /* If not stopped */
  1312. int csr5;
  1313. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  1314. csr5 = a->read_csr(ioaddr, CSR5);
  1315. a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  1316. }
  1317. spin_unlock_irqrestore(&lp->lock, flags);
  1318. }
  1319. static const struct ethtool_ops pcnet32_ethtool_ops = {
  1320. .get_settings = pcnet32_get_settings,
  1321. .set_settings = pcnet32_set_settings,
  1322. .get_drvinfo = pcnet32_get_drvinfo,
  1323. .get_msglevel = pcnet32_get_msglevel,
  1324. .set_msglevel = pcnet32_set_msglevel,
  1325. .nway_reset = pcnet32_nway_reset,
  1326. .get_link = pcnet32_get_link,
  1327. .get_ringparam = pcnet32_get_ringparam,
  1328. .set_ringparam = pcnet32_set_ringparam,
  1329. .get_strings = pcnet32_get_strings,
  1330. .self_test = pcnet32_ethtool_test,
  1331. .phys_id = pcnet32_phys_id,
  1332. .get_regs_len = pcnet32_get_regs_len,
  1333. .get_regs = pcnet32_get_regs,
  1334. .get_sset_count = pcnet32_get_sset_count,
  1335. };
  1336. /* only probes for non-PCI devices, the rest are handled by
  1337. * pci_register_driver via pcnet32_probe_pci */
  1338. static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
  1339. {
  1340. unsigned int *port, ioaddr;
  1341. /* search for PCnet32 VLB cards at known addresses */
  1342. for (port = pcnet32_portlist; (ioaddr = *port); port++) {
  1343. if (request_region
  1344. (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
  1345. /* check if there is really a pcnet chip on that ioaddr */
  1346. if ((inb(ioaddr + 14) == 0x57)
  1347. && (inb(ioaddr + 15) == 0x57)) {
  1348. pcnet32_probe1(ioaddr, 0, NULL);
  1349. } else {
  1350. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1351. }
  1352. }
  1353. }
  1354. }
  1355. static int __devinit
  1356. pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
  1357. {
  1358. unsigned long ioaddr;
  1359. int err;
  1360. err = pci_enable_device(pdev);
  1361. if (err < 0) {
  1362. if (pcnet32_debug & NETIF_MSG_PROBE)
  1363. printk(KERN_ERR PFX
  1364. "failed to enable device -- err=%d\n", err);
  1365. return err;
  1366. }
  1367. pci_set_master(pdev);
  1368. ioaddr = pci_resource_start(pdev, 0);
  1369. if (!ioaddr) {
  1370. if (pcnet32_debug & NETIF_MSG_PROBE)
  1371. printk(KERN_ERR PFX
  1372. "card has no PCI IO resources, aborting\n");
  1373. return -ENODEV;
  1374. }
  1375. if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
  1376. if (pcnet32_debug & NETIF_MSG_PROBE)
  1377. printk(KERN_ERR PFX
  1378. "architecture does not support 32bit PCI busmaster DMA\n");
  1379. return -ENODEV;
  1380. }
  1381. if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") ==
  1382. NULL) {
  1383. if (pcnet32_debug & NETIF_MSG_PROBE)
  1384. printk(KERN_ERR PFX
  1385. "io address range already allocated\n");
  1386. return -EBUSY;
  1387. }
  1388. err = pcnet32_probe1(ioaddr, 1, pdev);
  1389. if (err < 0) {
  1390. pci_disable_device(pdev);
  1391. }
  1392. return err;
  1393. }
  1394. /* pcnet32_probe1
  1395. * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
  1396. * pdev will be NULL when called from pcnet32_probe_vlbus.
  1397. */
  1398. static int __devinit
  1399. pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
  1400. {
  1401. struct pcnet32_private *lp;
  1402. int i, media;
  1403. int fdx, mii, fset, dxsuflo;
  1404. int chip_version;
  1405. char *chipname;
  1406. struct net_device *dev;
  1407. struct pcnet32_access *a = NULL;
  1408. u8 promaddr[6];
  1409. int ret = -ENODEV;
  1410. /* reset the chip */
  1411. pcnet32_wio_reset(ioaddr);
  1412. /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
  1413. if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
  1414. a = &pcnet32_wio;
  1415. } else {
  1416. pcnet32_dwio_reset(ioaddr);
  1417. if (pcnet32_dwio_read_csr(ioaddr, 0) == 4
  1418. && pcnet32_dwio_check(ioaddr)) {
  1419. a = &pcnet32_dwio;
  1420. } else
  1421. goto err_release_region;
  1422. }
  1423. chip_version =
  1424. a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
  1425. if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
  1426. printk(KERN_INFO " PCnet chip version is %#x.\n",
  1427. chip_version);
  1428. if ((chip_version & 0xfff) != 0x003) {
  1429. if (pcnet32_debug & NETIF_MSG_PROBE)
  1430. printk(KERN_INFO PFX "Unsupported chip version.\n");
  1431. goto err_release_region;
  1432. }
  1433. /* initialize variables */
  1434. fdx = mii = fset = dxsuflo = 0;
  1435. chip_version = (chip_version >> 12) & 0xffff;
  1436. switch (chip_version) {
  1437. case 0x2420:
  1438. chipname = "PCnet/PCI 79C970"; /* PCI */
  1439. break;
  1440. case 0x2430:
  1441. if (shared)
  1442. chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
  1443. else
  1444. chipname = "PCnet/32 79C965"; /* 486/VL bus */
  1445. break;
  1446. case 0x2621:
  1447. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  1448. fdx = 1;
  1449. break;
  1450. case 0x2623:
  1451. chipname = "PCnet/FAST 79C971"; /* PCI */
  1452. fdx = 1;
  1453. mii = 1;
  1454. fset = 1;
  1455. break;
  1456. case 0x2624:
  1457. chipname = "PCnet/FAST+ 79C972"; /* PCI */
  1458. fdx = 1;
  1459. mii = 1;
  1460. fset = 1;
  1461. break;
  1462. case 0x2625:
  1463. chipname = "PCnet/FAST III 79C973"; /* PCI */
  1464. fdx = 1;
  1465. mii = 1;
  1466. break;
  1467. case 0x2626:
  1468. chipname = "PCnet/Home 79C978"; /* PCI */
  1469. fdx = 1;
  1470. /*
  1471. * This is based on specs published at www.amd.com. This section
  1472. * assumes that a card with a 79C978 wants to go into standard
  1473. * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
  1474. * and the module option homepna=1 can select this instead.
  1475. */
  1476. media = a->read_bcr(ioaddr, 49);
  1477. media &= ~3; /* default to 10Mb ethernet */
  1478. if (cards_found < MAX_UNITS && homepna[cards_found])
  1479. media |= 1; /* switch to home wiring mode */
  1480. if (pcnet32_debug & NETIF_MSG_PROBE)
  1481. printk(KERN_DEBUG PFX "media set to %sMbit mode.\n",
  1482. (media & 1) ? "1" : "10");
  1483. a->write_bcr(ioaddr, 49, media);
  1484. break;
  1485. case 0x2627:
  1486. chipname = "PCnet/FAST III 79C975"; /* PCI */
  1487. fdx = 1;
  1488. mii = 1;
  1489. break;
  1490. case 0x2628:
  1491. chipname = "PCnet/PRO 79C976";
  1492. fdx = 1;
  1493. mii = 1;
  1494. break;
  1495. default:
  1496. if (pcnet32_debug & NETIF_MSG_PROBE)
  1497. printk(KERN_INFO PFX
  1498. "PCnet version %#x, no PCnet32 chip.\n",
  1499. chip_version);
  1500. goto err_release_region;
  1501. }
  1502. /*
  1503. * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
  1504. * starting until the packet is loaded. Strike one for reliability, lose
  1505. * one for latency - although on PCI this isnt a big loss. Older chips
  1506. * have FIFO's smaller than a packet, so you can't do this.
  1507. * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
  1508. */
  1509. if (fset) {
  1510. a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
  1511. a->write_csr(ioaddr, 80,
  1512. (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
  1513. dxsuflo = 1;
  1514. }
  1515. dev = alloc_etherdev(sizeof(*lp));
  1516. if (!dev) {
  1517. if (pcnet32_debug & NETIF_MSG_PROBE)
  1518. printk(KERN_ERR PFX "Memory allocation failed.\n");
  1519. ret = -ENOMEM;
  1520. goto err_release_region;
  1521. }
  1522. SET_NETDEV_DEV(dev, &pdev->dev);
  1523. if (pcnet32_debug & NETIF_MSG_PROBE)
  1524. printk(KERN_INFO PFX "%s at %#3lx,", chipname, ioaddr);
  1525. /* In most chips, after a chip reset, the ethernet address is read from the
  1526. * station address PROM at the base address and programmed into the
  1527. * "Physical Address Registers" CSR12-14.
  1528. * As a precautionary measure, we read the PROM values and complain if
  1529. * they disagree with the CSRs. If they miscompare, and the PROM addr
  1530. * is valid, then the PROM addr is used.
  1531. */
  1532. for (i = 0; i < 3; i++) {
  1533. unsigned int val;
  1534. val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
  1535. /* There may be endianness issues here. */
  1536. dev->dev_addr[2 * i] = val & 0x0ff;
  1537. dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
  1538. }
  1539. /* read PROM address and compare with CSR address */
  1540. for (i = 0; i < 6; i++)
  1541. promaddr[i] = inb(ioaddr + i);
  1542. if (memcmp(promaddr, dev->dev_addr, 6)
  1543. || !is_valid_ether_addr(dev->dev_addr)) {
  1544. if (is_valid_ether_addr(promaddr)) {
  1545. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1546. printk(" warning: CSR address invalid,\n");
  1547. printk(KERN_INFO
  1548. " using instead PROM address of");
  1549. }
  1550. memcpy(dev->dev_addr, promaddr, 6);
  1551. }
  1552. }
  1553. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1554. /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
  1555. if (!is_valid_ether_addr(dev->perm_addr))
  1556. memset(dev->dev_addr, 0, sizeof(dev->dev_addr));
  1557. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1558. for (i = 0; i < 6; i++)
  1559. printk(" %2.2x", dev->dev_addr[i]);
  1560. /* Version 0x2623 and 0x2624 */
  1561. if (((chip_version + 1) & 0xfffe) == 0x2624) {
  1562. i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
  1563. printk("\n" KERN_INFO " tx_start_pt(0x%04x):", i);
  1564. switch (i >> 10) {
  1565. case 0:
  1566. printk(" 20 bytes,");
  1567. break;
  1568. case 1:
  1569. printk(" 64 bytes,");
  1570. break;
  1571. case 2:
  1572. printk(" 128 bytes,");
  1573. break;
  1574. case 3:
  1575. printk("~220 bytes,");
  1576. break;
  1577. }
  1578. i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
  1579. printk(" BCR18(%x):", i & 0xffff);
  1580. if (i & (1 << 5))
  1581. printk("BurstWrEn ");
  1582. if (i & (1 << 6))
  1583. printk("BurstRdEn ");
  1584. if (i & (1 << 7))
  1585. printk("DWordIO ");
  1586. if (i & (1 << 11))
  1587. printk("NoUFlow ");
  1588. i = a->read_bcr(ioaddr, 25);
  1589. printk("\n" KERN_INFO " SRAMSIZE=0x%04x,", i << 8);
  1590. i = a->read_bcr(ioaddr, 26);
  1591. printk(" SRAM_BND=0x%04x,", i << 8);
  1592. i = a->read_bcr(ioaddr, 27);
  1593. if (i & (1 << 14))
  1594. printk("LowLatRx");
  1595. }
  1596. }
  1597. dev->base_addr = ioaddr;
  1598. lp = netdev_priv(dev);
  1599. /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
  1600. if ((lp->init_block =
  1601. pci_alloc_consistent(pdev, sizeof(*lp->init_block), &lp->init_dma_addr)) == NULL) {
  1602. if (pcnet32_debug & NETIF_MSG_PROBE)
  1603. printk(KERN_ERR PFX
  1604. "Consistent memory allocation failed.\n");
  1605. ret = -ENOMEM;
  1606. goto err_free_netdev;
  1607. }
  1608. lp->pci_dev = pdev;
  1609. lp->dev = dev;
  1610. spin_lock_init(&lp->lock);
  1611. SET_NETDEV_DEV(dev, &pdev->dev);
  1612. lp->name = chipname;
  1613. lp->shared_irq = shared;
  1614. lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
  1615. lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
  1616. lp->tx_mod_mask = lp->tx_ring_size - 1;
  1617. lp->rx_mod_mask = lp->rx_ring_size - 1;
  1618. lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
  1619. lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
  1620. lp->mii_if.full_duplex = fdx;
  1621. lp->mii_if.phy_id_mask = 0x1f;
  1622. lp->mii_if.reg_num_mask = 0x1f;
  1623. lp->dxsuflo = dxsuflo;
  1624. lp->mii = mii;
  1625. lp->chip_version = chip_version;
  1626. lp->msg_enable = pcnet32_debug;
  1627. if ((cards_found >= MAX_UNITS)
  1628. || (options[cards_found] > sizeof(options_mapping)))
  1629. lp->options = PCNET32_PORT_ASEL;
  1630. else
  1631. lp->options = options_mapping[options[cards_found]];
  1632. lp->mii_if.dev = dev;
  1633. lp->mii_if.mdio_read = mdio_read;
  1634. lp->mii_if.mdio_write = mdio_write;
  1635. /* napi.weight is used in both the napi and non-napi cases */
  1636. lp->napi.weight = lp->rx_ring_size / 2;
  1637. #ifdef CONFIG_PCNET32_NAPI
  1638. netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
  1639. #endif
  1640. if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
  1641. ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
  1642. lp->options |= PCNET32_PORT_FD;
  1643. if (!a) {
  1644. if (pcnet32_debug & NETIF_MSG_PROBE)
  1645. printk(KERN_ERR PFX "No access methods\n");
  1646. ret = -ENODEV;
  1647. goto err_free_consistent;
  1648. }
  1649. lp->a = *a;
  1650. /* prior to register_netdev, dev->name is not yet correct */
  1651. if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
  1652. ret = -ENOMEM;
  1653. goto err_free_ring;
  1654. }
  1655. /* detect special T1/E1 WAN card by checking for MAC address */
  1656. if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0
  1657. && dev->dev_addr[2] == 0x75)
  1658. lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
  1659. lp->init_block->mode = cpu_to_le16(0x0003); /* Disable Rx and Tx. */
  1660. lp->init_block->tlen_rlen =
  1661. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  1662. for (i = 0; i < 6; i++)
  1663. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  1664. lp->init_block->filter[0] = 0x00000000;
  1665. lp->init_block->filter[1] = 0x00000000;
  1666. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  1667. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  1668. /* switch pcnet32 to 32bit mode */
  1669. a->write_bcr(ioaddr, 20, 2);
  1670. a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1671. a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1672. if (pdev) { /* use the IRQ provided by PCI */
  1673. dev->irq = pdev->irq;
  1674. if (pcnet32_debug & NETIF_MSG_PROBE)
  1675. printk(" assigned IRQ %d.\n", dev->irq);
  1676. } else {
  1677. unsigned long irq_mask = probe_irq_on();
  1678. /*
  1679. * To auto-IRQ we enable the initialization-done and DMA error
  1680. * interrupts. For ISA boards we get a DMA error, but VLB and PCI
  1681. * boards will work.
  1682. */
  1683. /* Trigger an initialization just for the interrupt. */
  1684. a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
  1685. mdelay(1);
  1686. dev->irq = probe_irq_off(irq_mask);
  1687. if (!dev->irq) {
  1688. if (pcnet32_debug & NETIF_MSG_PROBE)
  1689. printk(", failed to detect IRQ line.\n");
  1690. ret = -ENODEV;
  1691. goto err_free_ring;
  1692. }
  1693. if (pcnet32_debug & NETIF_MSG_PROBE)
  1694. printk(", probed IRQ %d.\n", dev->irq);
  1695. }
  1696. /* Set the mii phy_id so that we can query the link state */
  1697. if (lp->mii) {
  1698. /* lp->phycount and lp->phymask are set to 0 by memset above */
  1699. lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
  1700. /* scan for PHYs */
  1701. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1702. unsigned short id1, id2;
  1703. id1 = mdio_read(dev, i, MII_PHYSID1);
  1704. if (id1 == 0xffff)
  1705. continue;
  1706. id2 = mdio_read(dev, i, MII_PHYSID2);
  1707. if (id2 == 0xffff)
  1708. continue;
  1709. if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
  1710. continue; /* 79C971 & 79C972 have phantom phy at id 31 */
  1711. lp->phycount++;
  1712. lp->phymask |= (1 << i);
  1713. lp->mii_if.phy_id = i;
  1714. if (pcnet32_debug & NETIF_MSG_PROBE)
  1715. printk(KERN_INFO PFX
  1716. "Found PHY %04x:%04x at address %d.\n",
  1717. id1, id2, i);
  1718. }
  1719. lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
  1720. if (lp->phycount > 1) {
  1721. lp->options |= PCNET32_PORT_MII;
  1722. }
  1723. }
  1724. init_timer(&lp->watchdog_timer);
  1725. lp->watchdog_timer.data = (unsigned long)dev;
  1726. lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
  1727. /* The PCNET32-specific entries in the device structure. */
  1728. dev->open = &pcnet32_open;
  1729. dev->hard_start_xmit = &pcnet32_start_xmit;
  1730. dev->stop = &pcnet32_close;
  1731. dev->get_stats = &pcnet32_get_stats;
  1732. dev->set_multicast_list = &pcnet32_set_multicast_list;
  1733. dev->do_ioctl = &pcnet32_ioctl;
  1734. dev->ethtool_ops = &pcnet32_ethtool_ops;
  1735. dev->tx_timeout = pcnet32_tx_timeout;
  1736. dev->watchdog_timeo = (5 * HZ);
  1737. #ifdef CONFIG_NET_POLL_CONTROLLER
  1738. dev->poll_controller = pcnet32_poll_controller;
  1739. #endif
  1740. /* Fill in the generic fields of the device structure. */
  1741. if (register_netdev(dev))
  1742. goto err_free_ring;
  1743. if (pdev) {
  1744. pci_set_drvdata(pdev, dev);
  1745. } else {
  1746. lp->next = pcnet32_dev;
  1747. pcnet32_dev = dev;
  1748. }
  1749. if (pcnet32_debug & NETIF_MSG_PROBE)
  1750. printk(KERN_INFO "%s: registered as %s\n", dev->name, lp->name);
  1751. cards_found++;
  1752. /* enable LED writes */
  1753. a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
  1754. return 0;
  1755. err_free_ring:
  1756. pcnet32_free_ring(dev);
  1757. err_free_consistent:
  1758. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  1759. lp->init_block, lp->init_dma_addr);
  1760. err_free_netdev:
  1761. free_netdev(dev);
  1762. err_release_region:
  1763. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1764. return ret;
  1765. }
  1766. /* if any allocation fails, caller must also call pcnet32_free_ring */
  1767. static int pcnet32_alloc_ring(struct net_device *dev, char *name)
  1768. {
  1769. struct pcnet32_private *lp = netdev_priv(dev);
  1770. lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
  1771. sizeof(struct pcnet32_tx_head) *
  1772. lp->tx_ring_size,
  1773. &lp->tx_ring_dma_addr);
  1774. if (lp->tx_ring == NULL) {
  1775. if (netif_msg_drv(lp))
  1776. printk("\n" KERN_ERR PFX
  1777. "%s: Consistent memory allocation failed.\n",
  1778. name);
  1779. return -ENOMEM;
  1780. }
  1781. lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
  1782. sizeof(struct pcnet32_rx_head) *
  1783. lp->rx_ring_size,
  1784. &lp->rx_ring_dma_addr);
  1785. if (lp->rx_ring == NULL) {
  1786. if (netif_msg_drv(lp))
  1787. printk("\n" KERN_ERR PFX
  1788. "%s: Consistent memory allocation failed.\n",
  1789. name);
  1790. return -ENOMEM;
  1791. }
  1792. lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
  1793. GFP_ATOMIC);
  1794. if (!lp->tx_dma_addr) {
  1795. if (netif_msg_drv(lp))
  1796. printk("\n" KERN_ERR PFX
  1797. "%s: Memory allocation failed.\n", name);
  1798. return -ENOMEM;
  1799. }
  1800. lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
  1801. GFP_ATOMIC);
  1802. if (!lp->rx_dma_addr) {
  1803. if (netif_msg_drv(lp))
  1804. printk("\n" KERN_ERR PFX
  1805. "%s: Memory allocation failed.\n", name);
  1806. return -ENOMEM;
  1807. }
  1808. lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
  1809. GFP_ATOMIC);
  1810. if (!lp->tx_skbuff) {
  1811. if (netif_msg_drv(lp))
  1812. printk("\n" KERN_ERR PFX
  1813. "%s: Memory allocation failed.\n", name);
  1814. return -ENOMEM;
  1815. }
  1816. lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
  1817. GFP_ATOMIC);
  1818. if (!lp->rx_skbuff) {
  1819. if (netif_msg_drv(lp))
  1820. printk("\n" KERN_ERR PFX
  1821. "%s: Memory allocation failed.\n", name);
  1822. return -ENOMEM;
  1823. }
  1824. return 0;
  1825. }
  1826. static void pcnet32_free_ring(struct net_device *dev)
  1827. {
  1828. struct pcnet32_private *lp = netdev_priv(dev);
  1829. kfree(lp->tx_skbuff);
  1830. lp->tx_skbuff = NULL;
  1831. kfree(lp->rx_skbuff);
  1832. lp->rx_skbuff = NULL;
  1833. kfree(lp->tx_dma_addr);
  1834. lp->tx_dma_addr = NULL;
  1835. kfree(lp->rx_dma_addr);
  1836. lp->rx_dma_addr = NULL;
  1837. if (lp->tx_ring) {
  1838. pci_free_consistent(lp->pci_dev,
  1839. sizeof(struct pcnet32_tx_head) *
  1840. lp->tx_ring_size, lp->tx_ring,
  1841. lp->tx_ring_dma_addr);
  1842. lp->tx_ring = NULL;
  1843. }
  1844. if (lp->rx_ring) {
  1845. pci_free_consistent(lp->pci_dev,
  1846. sizeof(struct pcnet32_rx_head) *
  1847. lp->rx_ring_size, lp->rx_ring,
  1848. lp->rx_ring_dma_addr);
  1849. lp->rx_ring = NULL;
  1850. }
  1851. }
  1852. static int pcnet32_open(struct net_device *dev)
  1853. {
  1854. struct pcnet32_private *lp = netdev_priv(dev);
  1855. unsigned long ioaddr = dev->base_addr;
  1856. u16 val;
  1857. int i;
  1858. int rc;
  1859. unsigned long flags;
  1860. if (request_irq(dev->irq, &pcnet32_interrupt,
  1861. lp->shared_irq ? IRQF_SHARED : 0, dev->name,
  1862. (void *)dev)) {
  1863. return -EAGAIN;
  1864. }
  1865. spin_lock_irqsave(&lp->lock, flags);
  1866. /* Check for a valid station address */
  1867. if (!is_valid_ether_addr(dev->dev_addr)) {
  1868. rc = -EINVAL;
  1869. goto err_free_irq;
  1870. }
  1871. /* Reset the PCNET32 */
  1872. lp->a.reset(ioaddr);
  1873. /* switch pcnet32 to 32bit mode */
  1874. lp->a.write_bcr(ioaddr, 20, 2);
  1875. if (netif_msg_ifup(lp))
  1876. printk(KERN_DEBUG
  1877. "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
  1878. dev->name, dev->irq, (u32) (lp->tx_ring_dma_addr),
  1879. (u32) (lp->rx_ring_dma_addr),
  1880. (u32) (lp->init_dma_addr));
  1881. /* set/reset autoselect bit */
  1882. val = lp->a.read_bcr(ioaddr, 2) & ~2;
  1883. if (lp->options & PCNET32_PORT_ASEL)
  1884. val |= 2;
  1885. lp->a.write_bcr(ioaddr, 2, val);
  1886. /* handle full duplex setting */
  1887. if (lp->mii_if.full_duplex) {
  1888. val = lp->a.read_bcr(ioaddr, 9) & ~3;
  1889. if (lp->options & PCNET32_PORT_FD) {
  1890. val |= 1;
  1891. if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
  1892. val |= 2;
  1893. } else if (lp->options & PCNET32_PORT_ASEL) {
  1894. /* workaround of xSeries250, turn on for 79C975 only */
  1895. if (lp->chip_version == 0x2627)
  1896. val |= 3;
  1897. }
  1898. lp->a.write_bcr(ioaddr, 9, val);
  1899. }
  1900. /* set/reset GPSI bit in test register */
  1901. val = lp->a.read_csr(ioaddr, 124) & ~0x10;
  1902. if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
  1903. val |= 0x10;
  1904. lp->a.write_csr(ioaddr, 124, val);
  1905. /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
  1906. if (lp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_AT &&
  1907. (lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
  1908. lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
  1909. if (lp->options & PCNET32_PORT_ASEL) {
  1910. lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
  1911. if (netif_msg_link(lp))
  1912. printk(KERN_DEBUG
  1913. "%s: Setting 100Mb-Full Duplex.\n",
  1914. dev->name);
  1915. }
  1916. }
  1917. if (lp->phycount < 2) {
  1918. /*
  1919. * 24 Jun 2004 according AMD, in order to change the PHY,
  1920. * DANAS (or DISPM for 79C976) must be set; then select the speed,
  1921. * duplex, and/or enable auto negotiation, and clear DANAS
  1922. */
  1923. if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
  1924. lp->a.write_bcr(ioaddr, 32,
  1925. lp->a.read_bcr(ioaddr, 32) | 0x0080);
  1926. /* disable Auto Negotiation, set 10Mpbs, HD */
  1927. val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
  1928. if (lp->options & PCNET32_PORT_FD)
  1929. val |= 0x10;
  1930. if (lp->options & PCNET32_PORT_100)
  1931. val |= 0x08;
  1932. lp->a.write_bcr(ioaddr, 32, val);
  1933. } else {
  1934. if (lp->options & PCNET32_PORT_ASEL) {
  1935. lp->a.write_bcr(ioaddr, 32,
  1936. lp->a.read_bcr(ioaddr,
  1937. 32) | 0x0080);
  1938. /* enable auto negotiate, setup, disable fd */
  1939. val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
  1940. val |= 0x20;
  1941. lp->a.write_bcr(ioaddr, 32, val);
  1942. }
  1943. }
  1944. } else {
  1945. int first_phy = -1;
  1946. u16 bmcr;
  1947. u32 bcr9;
  1948. struct ethtool_cmd ecmd;
  1949. /*
  1950. * There is really no good other way to handle multiple PHYs
  1951. * other than turning off all automatics
  1952. */
  1953. val = lp->a.read_bcr(ioaddr, 2);
  1954. lp->a.write_bcr(ioaddr, 2, val & ~2);
  1955. val = lp->a.read_bcr(ioaddr, 32);
  1956. lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
  1957. if (!(lp->options & PCNET32_PORT_ASEL)) {
  1958. /* setup ecmd */
  1959. ecmd.port = PORT_MII;
  1960. ecmd.transceiver = XCVR_INTERNAL;
  1961. ecmd.autoneg = AUTONEG_DISABLE;
  1962. ecmd.speed =
  1963. lp->
  1964. options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
  1965. bcr9 = lp->a.read_bcr(ioaddr, 9);
  1966. if (lp->options & PCNET32_PORT_FD) {
  1967. ecmd.duplex = DUPLEX_FULL;
  1968. bcr9 |= (1 << 0);
  1969. } else {
  1970. ecmd.duplex = DUPLEX_HALF;
  1971. bcr9 |= ~(1 << 0);
  1972. }
  1973. lp->a.write_bcr(ioaddr, 9, bcr9);
  1974. }
  1975. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1976. if (lp->phymask & (1 << i)) {
  1977. /* isolate all but the first PHY */
  1978. bmcr = mdio_read(dev, i, MII_BMCR);
  1979. if (first_phy == -1) {
  1980. first_phy = i;
  1981. mdio_write(dev, i, MII_BMCR,
  1982. bmcr & ~BMCR_ISOLATE);
  1983. } else {
  1984. mdio_write(dev, i, MII_BMCR,
  1985. bmcr | BMCR_ISOLATE);
  1986. }
  1987. /* use mii_ethtool_sset to setup PHY */
  1988. lp->mii_if.phy_id = i;
  1989. ecmd.phy_address = i;
  1990. if (lp->options & PCNET32_PORT_ASEL) {
  1991. mii_ethtool_gset(&lp->mii_if, &ecmd);
  1992. ecmd.autoneg = AUTONEG_ENABLE;
  1993. }
  1994. mii_ethtool_sset(&lp->mii_if, &ecmd);
  1995. }
  1996. }
  1997. lp->mii_if.phy_id = first_phy;
  1998. if (netif_msg_link(lp))
  1999. printk(KERN_INFO "%s: Using PHY number %d.\n",
  2000. dev->name, first_phy);
  2001. }
  2002. #ifdef DO_DXSUFLO
  2003. if (lp->dxsuflo) { /* Disable transmit stop on underflow */
  2004. val = lp->a.read_csr(ioaddr, CSR3);
  2005. val |= 0x40;
  2006. lp->a.write_csr(ioaddr, CSR3, val);
  2007. }
  2008. #endif
  2009. lp->init_block->mode =
  2010. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2011. pcnet32_load_multicast(dev);
  2012. if (pcnet32_init_ring(dev)) {
  2013. rc = -ENOMEM;
  2014. goto err_free_ring;
  2015. }
  2016. #ifdef CONFIG_PCNET32_NAPI
  2017. napi_enable(&lp->napi);
  2018. #endif
  2019. /* Re-initialize the PCNET32, and start it when done. */
  2020. lp->a.write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  2021. lp->a.write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  2022. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  2023. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2024. netif_start_queue(dev);
  2025. if (lp->chip_version >= PCNET32_79C970A) {
  2026. /* Print the link status and start the watchdog */
  2027. pcnet32_check_media(dev, 1);
  2028. mod_timer(&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
  2029. }
  2030. i = 0;
  2031. while (i++ < 100)
  2032. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2033. break;
  2034. /*
  2035. * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
  2036. * reports that doing so triggers a bug in the '974.
  2037. */
  2038. lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
  2039. if (netif_msg_ifup(lp))
  2040. printk(KERN_DEBUG
  2041. "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
  2042. dev->name, i,
  2043. (u32) (lp->init_dma_addr),
  2044. lp->a.read_csr(ioaddr, CSR0));
  2045. spin_unlock_irqrestore(&lp->lock, flags);
  2046. return 0; /* Always succeed */
  2047. err_free_ring:
  2048. /* free any allocated skbuffs */
  2049. pcnet32_purge_rx_ring(dev);
  2050. /*
  2051. * Switch back to 16bit mode to avoid problems with dumb
  2052. * DOS packet driver after a warm reboot
  2053. */
  2054. lp->a.write_bcr(ioaddr, 20, 4);
  2055. err_free_irq:
  2056. spin_unlock_irqrestore(&lp->lock, flags);
  2057. free_irq(dev->irq, dev);
  2058. return rc;
  2059. }
  2060. /*
  2061. * The LANCE has been halted for one reason or another (busmaster memory
  2062. * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
  2063. * etc.). Modern LANCE variants always reload their ring-buffer
  2064. * configuration when restarted, so we must reinitialize our ring
  2065. * context before restarting. As part of this reinitialization,
  2066. * find all packets still on the Tx ring and pretend that they had been
  2067. * sent (in effect, drop the packets on the floor) - the higher-level
  2068. * protocols will time out and retransmit. It'd be better to shuffle
  2069. * these skbs to a temp list and then actually re-Tx them after
  2070. * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
  2071. */
  2072. static void pcnet32_purge_tx_ring(struct net_device *dev)
  2073. {
  2074. struct pcnet32_private *lp = netdev_priv(dev);
  2075. int i;
  2076. for (i = 0; i < lp->tx_ring_size; i++) {
  2077. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2078. wmb(); /* Make sure adapter sees owner change */
  2079. if (lp->tx_skbuff[i]) {
  2080. pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
  2081. lp->tx_skbuff[i]->len,
  2082. PCI_DMA_TODEVICE);
  2083. dev_kfree_skb_any(lp->tx_skbuff[i]);
  2084. }
  2085. lp->tx_skbuff[i] = NULL;
  2086. lp->tx_dma_addr[i] = 0;
  2087. }
  2088. }
  2089. /* Initialize the PCNET32 Rx and Tx rings. */
  2090. static int pcnet32_init_ring(struct net_device *dev)
  2091. {
  2092. struct pcnet32_private *lp = netdev_priv(dev);
  2093. int i;
  2094. lp->tx_full = 0;
  2095. lp->cur_rx = lp->cur_tx = 0;
  2096. lp->dirty_rx = lp->dirty_tx = 0;
  2097. for (i = 0; i < lp->rx_ring_size; i++) {
  2098. struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
  2099. if (rx_skbuff == NULL) {
  2100. if (!
  2101. (rx_skbuff = lp->rx_skbuff[i] =
  2102. dev_alloc_skb(PKT_BUF_SZ))) {
  2103. /* there is not much, we can do at this point */
  2104. if (netif_msg_drv(lp))
  2105. printk(KERN_ERR
  2106. "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
  2107. dev->name);
  2108. return -1;
  2109. }
  2110. skb_reserve(rx_skbuff, 2);
  2111. }
  2112. rmb();
  2113. if (lp->rx_dma_addr[i] == 0)
  2114. lp->rx_dma_addr[i] =
  2115. pci_map_single(lp->pci_dev, rx_skbuff->data,
  2116. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  2117. lp->rx_ring[i].base = cpu_to_le32(lp->rx_dma_addr[i]);
  2118. lp->rx_ring[i].buf_length = cpu_to_le16(2 - PKT_BUF_SZ);
  2119. wmb(); /* Make sure owner changes after all others are visible */
  2120. lp->rx_ring[i].status = cpu_to_le16(0x8000);
  2121. }
  2122. /* The Tx buffer address is filled in as needed, but we do need to clear
  2123. * the upper ownership bit. */
  2124. for (i = 0; i < lp->tx_ring_size; i++) {
  2125. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2126. wmb(); /* Make sure adapter sees owner change */
  2127. lp->tx_ring[i].base = 0;
  2128. lp->tx_dma_addr[i] = 0;
  2129. }
  2130. lp->init_block->tlen_rlen =
  2131. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  2132. for (i = 0; i < 6; i++)
  2133. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  2134. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  2135. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  2136. wmb(); /* Make sure all changes are visible */
  2137. return 0;
  2138. }
  2139. /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
  2140. * then flush the pending transmit operations, re-initialize the ring,
  2141. * and tell the chip to initialize.
  2142. */
  2143. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
  2144. {
  2145. struct pcnet32_private *lp = netdev_priv(dev);
  2146. unsigned long ioaddr = dev->base_addr;
  2147. int i;
  2148. /* wait for stop */
  2149. for (i = 0; i < 100; i++)
  2150. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
  2151. break;
  2152. if (i >= 100 && netif_msg_drv(lp))
  2153. printk(KERN_ERR
  2154. "%s: pcnet32_restart timed out waiting for stop.\n",
  2155. dev->name);
  2156. pcnet32_purge_tx_ring(dev);
  2157. if (pcnet32_init_ring(dev))
  2158. return;
  2159. /* ReInit Ring */
  2160. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2161. i = 0;
  2162. while (i++ < 1000)
  2163. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2164. break;
  2165. lp->a.write_csr(ioaddr, CSR0, csr0_bits);
  2166. }
  2167. static void pcnet32_tx_timeout(struct net_device *dev)
  2168. {
  2169. struct pcnet32_private *lp = netdev_priv(dev);
  2170. unsigned long ioaddr = dev->base_addr, flags;
  2171. spin_lock_irqsave(&lp->lock, flags);
  2172. /* Transmitter timeout, serious problems. */
  2173. if (pcnet32_debug & NETIF_MSG_DRV)
  2174. printk(KERN_ERR
  2175. "%s: transmit timed out, status %4.4x, resetting.\n",
  2176. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2177. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2178. dev->stats.tx_errors++;
  2179. if (netif_msg_tx_err(lp)) {
  2180. int i;
  2181. printk(KERN_DEBUG
  2182. " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
  2183. lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
  2184. lp->cur_rx);
  2185. for (i = 0; i < lp->rx_ring_size; i++)
  2186. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2187. le32_to_cpu(lp->rx_ring[i].base),
  2188. (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
  2189. 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
  2190. le16_to_cpu(lp->rx_ring[i].status));
  2191. for (i = 0; i < lp->tx_ring_size; i++)
  2192. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2193. le32_to_cpu(lp->tx_ring[i].base),
  2194. (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
  2195. le32_to_cpu(lp->tx_ring[i].misc),
  2196. le16_to_cpu(lp->tx_ring[i].status));
  2197. printk("\n");
  2198. }
  2199. pcnet32_restart(dev, CSR0_NORMAL);
  2200. dev->trans_start = jiffies;
  2201. netif_wake_queue(dev);
  2202. spin_unlock_irqrestore(&lp->lock, flags);
  2203. }
  2204. static int pcnet32_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2205. {
  2206. struct pcnet32_private *lp = netdev_priv(dev);
  2207. unsigned long ioaddr = dev->base_addr;
  2208. u16 status;
  2209. int entry;
  2210. unsigned long flags;
  2211. spin_lock_irqsave(&lp->lock, flags);
  2212. if (netif_msg_tx_queued(lp)) {
  2213. printk(KERN_DEBUG
  2214. "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
  2215. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2216. }
  2217. /* Default status -- will not enable Successful-TxDone
  2218. * interrupt when that option is available to us.
  2219. */
  2220. status = 0x8300;
  2221. /* Fill in a Tx ring entry */
  2222. /* Mask to ring buffer boundary. */
  2223. entry = lp->cur_tx & lp->tx_mod_mask;
  2224. /* Caution: the write order is important here, set the status
  2225. * with the "ownership" bits last. */
  2226. lp->tx_ring[entry].length = cpu_to_le16(-skb->len);
  2227. lp->tx_ring[entry].misc = 0x00000000;
  2228. lp->tx_skbuff[entry] = skb;
  2229. lp->tx_dma_addr[entry] =
  2230. pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  2231. lp->tx_ring[entry].base = cpu_to_le32(lp->tx_dma_addr[entry]);
  2232. wmb(); /* Make sure owner changes after all others are visible */
  2233. lp->tx_ring[entry].status = cpu_to_le16(status);
  2234. lp->cur_tx++;
  2235. dev->stats.tx_bytes += skb->len;
  2236. /* Trigger an immediate send poll. */
  2237. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
  2238. dev->trans_start = jiffies;
  2239. if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
  2240. lp->tx_full = 1;
  2241. netif_stop_queue(dev);
  2242. }
  2243. spin_unlock_irqrestore(&lp->lock, flags);
  2244. return 0;
  2245. }
  2246. /* The PCNET32 interrupt handler. */
  2247. static irqreturn_t
  2248. pcnet32_interrupt(int irq, void *dev_id)
  2249. {
  2250. struct net_device *dev = dev_id;
  2251. struct pcnet32_private *lp;
  2252. unsigned long ioaddr;
  2253. u16 csr0;
  2254. int boguscnt = max_interrupt_work;
  2255. ioaddr = dev->base_addr;
  2256. lp = netdev_priv(dev);
  2257. spin_lock(&lp->lock);
  2258. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2259. while ((csr0 & 0x8f00) && --boguscnt >= 0) {
  2260. if (csr0 == 0xffff) {
  2261. break; /* PCMCIA remove happened */
  2262. }
  2263. /* Acknowledge all of the current interrupt sources ASAP. */
  2264. lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
  2265. if (netif_msg_intr(lp))
  2266. printk(KERN_DEBUG
  2267. "%s: interrupt csr0=%#2.2x new csr=%#2.2x.\n",
  2268. dev->name, csr0, lp->a.read_csr(ioaddr, CSR0));
  2269. /* Log misc errors. */
  2270. if (csr0 & 0x4000)
  2271. dev->stats.tx_errors++; /* Tx babble. */
  2272. if (csr0 & 0x1000) {
  2273. /*
  2274. * This happens when our receive ring is full. This
  2275. * shouldn't be a problem as we will see normal rx
  2276. * interrupts for the frames in the receive ring. But
  2277. * there are some PCI chipsets (I can reproduce this
  2278. * on SP3G with Intel saturn chipset) which have
  2279. * sometimes problems and will fill up the receive
  2280. * ring with error descriptors. In this situation we
  2281. * don't get a rx interrupt, but a missed frame
  2282. * interrupt sooner or later.
  2283. */
  2284. dev->stats.rx_errors++; /* Missed a Rx frame. */
  2285. }
  2286. if (csr0 & 0x0800) {
  2287. if (netif_msg_drv(lp))
  2288. printk(KERN_ERR
  2289. "%s: Bus master arbitration failure, status %4.4x.\n",
  2290. dev->name, csr0);
  2291. /* unlike for the lance, there is no restart needed */
  2292. }
  2293. #ifdef CONFIG_PCNET32_NAPI
  2294. if (netif_rx_schedule_prep(dev, &lp->napi)) {
  2295. u16 val;
  2296. /* set interrupt masks */
  2297. val = lp->a.read_csr(ioaddr, CSR3);
  2298. val |= 0x5f00;
  2299. lp->a.write_csr(ioaddr, CSR3, val);
  2300. mmiowb();
  2301. __netif_rx_schedule(dev, &lp->napi);
  2302. break;
  2303. }
  2304. #else
  2305. pcnet32_rx(dev, lp->napi.weight);
  2306. if (pcnet32_tx(dev)) {
  2307. /* reset the chip to clear the error condition, then restart */
  2308. lp->a.reset(ioaddr);
  2309. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  2310. pcnet32_restart(dev, CSR0_START);
  2311. netif_wake_queue(dev);
  2312. }
  2313. #endif
  2314. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2315. }
  2316. #ifndef CONFIG_PCNET32_NAPI
  2317. /* Set interrupt enable. */
  2318. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  2319. #endif
  2320. if (netif_msg_intr(lp))
  2321. printk(KERN_DEBUG "%s: exiting interrupt, csr0=%#4.4x.\n",
  2322. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2323. spin_unlock(&lp->lock);
  2324. return IRQ_HANDLED;
  2325. }
  2326. static int pcnet32_close(struct net_device *dev)
  2327. {
  2328. unsigned long ioaddr = dev->base_addr;
  2329. struct pcnet32_private *lp = netdev_priv(dev);
  2330. unsigned long flags;
  2331. del_timer_sync(&lp->watchdog_timer);
  2332. netif_stop_queue(dev);
  2333. #ifdef CONFIG_PCNET32_NAPI
  2334. napi_disable(&lp->napi);
  2335. #endif
  2336. spin_lock_irqsave(&lp->lock, flags);
  2337. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2338. if (netif_msg_ifdown(lp))
  2339. printk(KERN_DEBUG
  2340. "%s: Shutting down ethercard, status was %2.2x.\n",
  2341. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2342. /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
  2343. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2344. /*
  2345. * Switch back to 16bit mode to avoid problems with dumb
  2346. * DOS packet driver after a warm reboot
  2347. */
  2348. lp->a.write_bcr(ioaddr, 20, 4);
  2349. spin_unlock_irqrestore(&lp->lock, flags);
  2350. free_irq(dev->irq, dev);
  2351. spin_lock_irqsave(&lp->lock, flags);
  2352. pcnet32_purge_rx_ring(dev);
  2353. pcnet32_purge_tx_ring(dev);
  2354. spin_unlock_irqrestore(&lp->lock, flags);
  2355. return 0;
  2356. }
  2357. static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
  2358. {
  2359. struct pcnet32_private *lp = netdev_priv(dev);
  2360. unsigned long ioaddr = dev->base_addr;
  2361. unsigned long flags;
  2362. spin_lock_irqsave(&lp->lock, flags);
  2363. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2364. spin_unlock_irqrestore(&lp->lock, flags);
  2365. return &dev->stats;
  2366. }
  2367. /* taken from the sunlance driver, which it took from the depca driver */
  2368. static void pcnet32_load_multicast(struct net_device *dev)
  2369. {
  2370. struct pcnet32_private *lp = netdev_priv(dev);
  2371. volatile struct pcnet32_init_block *ib = lp->init_block;
  2372. volatile __le16 *mcast_table = (__le16 *)ib->filter;
  2373. struct dev_mc_list *dmi = dev->mc_list;
  2374. unsigned long ioaddr = dev->base_addr;
  2375. char *addrs;
  2376. int i;
  2377. u32 crc;
  2378. /* set all multicast bits */
  2379. if (dev->flags & IFF_ALLMULTI) {
  2380. ib->filter[0] = cpu_to_le32(~0U);
  2381. ib->filter[1] = cpu_to_le32(~0U);
  2382. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
  2383. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
  2384. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
  2385. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
  2386. return;
  2387. }
  2388. /* clear the multicast filter */
  2389. ib->filter[0] = 0;
  2390. ib->filter[1] = 0;
  2391. /* Add addresses */
  2392. for (i = 0; i < dev->mc_count; i++) {
  2393. addrs = dmi->dmi_addr;
  2394. dmi = dmi->next;
  2395. /* multicast address? */
  2396. if (!(*addrs & 1))
  2397. continue;
  2398. crc = ether_crc_le(6, addrs);
  2399. crc = crc >> 26;
  2400. mcast_table[crc >> 4] |= cpu_to_le16(1 << (crc & 0xf));
  2401. }
  2402. for (i = 0; i < 4; i++)
  2403. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
  2404. le16_to_cpu(mcast_table[i]));
  2405. return;
  2406. }
  2407. /*
  2408. * Set or clear the multicast filter for this adaptor.
  2409. */
  2410. static void pcnet32_set_multicast_list(struct net_device *dev)
  2411. {
  2412. unsigned long ioaddr = dev->base_addr, flags;
  2413. struct pcnet32_private *lp = netdev_priv(dev);
  2414. int csr15, suspended;
  2415. spin_lock_irqsave(&lp->lock, flags);
  2416. suspended = pcnet32_suspend(dev, &flags, 0);
  2417. csr15 = lp->a.read_csr(ioaddr, CSR15);
  2418. if (dev->flags & IFF_PROMISC) {
  2419. /* Log any net taps. */
  2420. if (netif_msg_hw(lp))
  2421. printk(KERN_INFO "%s: Promiscuous mode enabled.\n",
  2422. dev->name);
  2423. lp->init_block->mode =
  2424. cpu_to_le16(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
  2425. 7);
  2426. lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
  2427. } else {
  2428. lp->init_block->mode =
  2429. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2430. lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
  2431. pcnet32_load_multicast(dev);
  2432. }
  2433. if (suspended) {
  2434. int csr5;
  2435. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  2436. csr5 = lp->a.read_csr(ioaddr, CSR5);
  2437. lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  2438. } else {
  2439. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2440. pcnet32_restart(dev, CSR0_NORMAL);
  2441. netif_wake_queue(dev);
  2442. }
  2443. spin_unlock_irqrestore(&lp->lock, flags);
  2444. }
  2445. /* This routine assumes that the lp->lock is held */
  2446. static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
  2447. {
  2448. struct pcnet32_private *lp = netdev_priv(dev);
  2449. unsigned long ioaddr = dev->base_addr;
  2450. u16 val_out;
  2451. if (!lp->mii)
  2452. return 0;
  2453. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2454. val_out = lp->a.read_bcr(ioaddr, 34);
  2455. return val_out;
  2456. }
  2457. /* This routine assumes that the lp->lock is held */
  2458. static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
  2459. {
  2460. struct pcnet32_private *lp = netdev_priv(dev);
  2461. unsigned long ioaddr = dev->base_addr;
  2462. if (!lp->mii)
  2463. return;
  2464. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2465. lp->a.write_bcr(ioaddr, 34, val);
  2466. }
  2467. static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2468. {
  2469. struct pcnet32_private *lp = netdev_priv(dev);
  2470. int rc;
  2471. unsigned long flags;
  2472. /* SIOC[GS]MIIxxx ioctls */
  2473. if (lp->mii) {
  2474. spin_lock_irqsave(&lp->lock, flags);
  2475. rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
  2476. spin_unlock_irqrestore(&lp->lock, flags);
  2477. } else {
  2478. rc = -EOPNOTSUPP;
  2479. }
  2480. return rc;
  2481. }
  2482. static int pcnet32_check_otherphy(struct net_device *dev)
  2483. {
  2484. struct pcnet32_private *lp = netdev_priv(dev);
  2485. struct mii_if_info mii = lp->mii_if;
  2486. u16 bmcr;
  2487. int i;
  2488. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  2489. if (i == lp->mii_if.phy_id)
  2490. continue; /* skip active phy */
  2491. if (lp->phymask & (1 << i)) {
  2492. mii.phy_id = i;
  2493. if (mii_link_ok(&mii)) {
  2494. /* found PHY with active link */
  2495. if (netif_msg_link(lp))
  2496. printk(KERN_INFO
  2497. "%s: Using PHY number %d.\n",
  2498. dev->name, i);
  2499. /* isolate inactive phy */
  2500. bmcr =
  2501. mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
  2502. mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
  2503. bmcr | BMCR_ISOLATE);
  2504. /* de-isolate new phy */
  2505. bmcr = mdio_read(dev, i, MII_BMCR);
  2506. mdio_write(dev, i, MII_BMCR,
  2507. bmcr & ~BMCR_ISOLATE);
  2508. /* set new phy address */
  2509. lp->mii_if.phy_id = i;
  2510. return 1;
  2511. }
  2512. }
  2513. }
  2514. return 0;
  2515. }
  2516. /*
  2517. * Show the status of the media. Similar to mii_check_media however it
  2518. * correctly shows the link speed for all (tested) pcnet32 variants.
  2519. * Devices with no mii just report link state without speed.
  2520. *
  2521. * Caller is assumed to hold and release the lp->lock.
  2522. */
  2523. static void pcnet32_check_media(struct net_device *dev, int verbose)
  2524. {
  2525. struct pcnet32_private *lp = netdev_priv(dev);
  2526. int curr_link;
  2527. int prev_link = netif_carrier_ok(dev) ? 1 : 0;
  2528. u32 bcr9;
  2529. if (lp->mii) {
  2530. curr_link = mii_link_ok(&lp->mii_if);
  2531. } else {
  2532. ulong ioaddr = dev->base_addr; /* card base I/O address */
  2533. curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  2534. }
  2535. if (!curr_link) {
  2536. if (prev_link || verbose) {
  2537. netif_carrier_off(dev);
  2538. if (netif_msg_link(lp))
  2539. printk(KERN_INFO "%s: link down\n", dev->name);
  2540. }
  2541. if (lp->phycount > 1) {
  2542. curr_link = pcnet32_check_otherphy(dev);
  2543. prev_link = 0;
  2544. }
  2545. } else if (verbose || !prev_link) {
  2546. netif_carrier_on(dev);
  2547. if (lp->mii) {
  2548. if (netif_msg_link(lp)) {
  2549. struct ethtool_cmd ecmd;
  2550. mii_ethtool_gset(&lp->mii_if, &ecmd);
  2551. printk(KERN_INFO
  2552. "%s: link up, %sMbps, %s-duplex\n",
  2553. dev->name,
  2554. (ecmd.speed == SPEED_100) ? "100" : "10",
  2555. (ecmd.duplex ==
  2556. DUPLEX_FULL) ? "full" : "half");
  2557. }
  2558. bcr9 = lp->a.read_bcr(dev->base_addr, 9);
  2559. if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
  2560. if (lp->mii_if.full_duplex)
  2561. bcr9 |= (1 << 0);
  2562. else
  2563. bcr9 &= ~(1 << 0);
  2564. lp->a.write_bcr(dev->base_addr, 9, bcr9);
  2565. }
  2566. } else {
  2567. if (netif_msg_link(lp))
  2568. printk(KERN_INFO "%s: link up\n", dev->name);
  2569. }
  2570. }
  2571. }
  2572. /*
  2573. * Check for loss of link and link establishment.
  2574. * Can not use mii_check_media because it does nothing if mode is forced.
  2575. */
  2576. static void pcnet32_watchdog(struct net_device *dev)
  2577. {
  2578. struct pcnet32_private *lp = netdev_priv(dev);
  2579. unsigned long flags;
  2580. /* Print the link status if it has changed */
  2581. spin_lock_irqsave(&lp->lock, flags);
  2582. pcnet32_check_media(dev, 0);
  2583. spin_unlock_irqrestore(&lp->lock, flags);
  2584. mod_timer(&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
  2585. }
  2586. static int pcnet32_pm_suspend(struct pci_dev *pdev, pm_message_t state)
  2587. {
  2588. struct net_device *dev = pci_get_drvdata(pdev);
  2589. if (netif_running(dev)) {
  2590. netif_device_detach(dev);
  2591. pcnet32_close(dev);
  2592. }
  2593. pci_save_state(pdev);
  2594. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2595. return 0;
  2596. }
  2597. static int pcnet32_pm_resume(struct pci_dev *pdev)
  2598. {
  2599. struct net_device *dev = pci_get_drvdata(pdev);
  2600. pci_set_power_state(pdev, PCI_D0);
  2601. pci_restore_state(pdev);
  2602. if (netif_running(dev)) {
  2603. pcnet32_open(dev);
  2604. netif_device_attach(dev);
  2605. }
  2606. return 0;
  2607. }
  2608. static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
  2609. {
  2610. struct net_device *dev = pci_get_drvdata(pdev);
  2611. if (dev) {
  2612. struct pcnet32_private *lp = netdev_priv(dev);
  2613. unregister_netdev(dev);
  2614. pcnet32_free_ring(dev);
  2615. release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
  2616. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2617. lp->init_block, lp->init_dma_addr);
  2618. free_netdev(dev);
  2619. pci_disable_device(pdev);
  2620. pci_set_drvdata(pdev, NULL);
  2621. }
  2622. }
  2623. static struct pci_driver pcnet32_driver = {
  2624. .name = DRV_NAME,
  2625. .probe = pcnet32_probe_pci,
  2626. .remove = __devexit_p(pcnet32_remove_one),
  2627. .id_table = pcnet32_pci_tbl,
  2628. .suspend = pcnet32_pm_suspend,
  2629. .resume = pcnet32_pm_resume,
  2630. };
  2631. /* An additional parameter that may be passed in... */
  2632. static int debug = -1;
  2633. static int tx_start_pt = -1;
  2634. static int pcnet32_have_pci;
  2635. module_param(debug, int, 0);
  2636. MODULE_PARM_DESC(debug, DRV_NAME " debug level");
  2637. module_param(max_interrupt_work, int, 0);
  2638. MODULE_PARM_DESC(max_interrupt_work,
  2639. DRV_NAME " maximum events handled per interrupt");
  2640. module_param(rx_copybreak, int, 0);
  2641. MODULE_PARM_DESC(rx_copybreak,
  2642. DRV_NAME " copy breakpoint for copy-only-tiny-frames");
  2643. module_param(tx_start_pt, int, 0);
  2644. MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
  2645. module_param(pcnet32vlb, int, 0);
  2646. MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
  2647. module_param_array(options, int, NULL, 0);
  2648. MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
  2649. module_param_array(full_duplex, int, NULL, 0);
  2650. MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
  2651. /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
  2652. module_param_array(homepna, int, NULL, 0);
  2653. MODULE_PARM_DESC(homepna,
  2654. DRV_NAME
  2655. " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
  2656. MODULE_AUTHOR("Thomas Bogendoerfer");
  2657. MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
  2658. MODULE_LICENSE("GPL");
  2659. #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  2660. static int __init pcnet32_init_module(void)
  2661. {
  2662. printk(KERN_INFO "%s", version);
  2663. pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
  2664. if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
  2665. tx_start = tx_start_pt;
  2666. /* find the PCI devices */
  2667. if (!pci_register_driver(&pcnet32_driver))
  2668. pcnet32_have_pci = 1;
  2669. /* should we find any remaining VLbus devices ? */
  2670. if (pcnet32vlb)
  2671. pcnet32_probe_vlbus(pcnet32_portlist);
  2672. if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
  2673. printk(KERN_INFO PFX "%d cards_found.\n", cards_found);
  2674. return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
  2675. }
  2676. static void __exit pcnet32_cleanup_module(void)
  2677. {
  2678. struct net_device *next_dev;
  2679. while (pcnet32_dev) {
  2680. struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
  2681. next_dev = lp->next;
  2682. unregister_netdev(pcnet32_dev);
  2683. pcnet32_free_ring(pcnet32_dev);
  2684. release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
  2685. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2686. lp->init_block, lp->init_dma_addr);
  2687. free_netdev(pcnet32_dev);
  2688. pcnet32_dev = next_dev;
  2689. }
  2690. if (pcnet32_have_pci)
  2691. pci_unregister_driver(&pcnet32_driver);
  2692. }
  2693. module_init(pcnet32_init_module);
  2694. module_exit(pcnet32_cleanup_module);
  2695. /*
  2696. * Local variables:
  2697. * c-indent-level: 4
  2698. * tab-width: 8
  2699. * End:
  2700. */