paravirt.h 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330
  1. #ifndef __ASM_PARAVIRT_H
  2. #define __ASM_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/page.h>
  7. #include <asm/asm.h>
  8. /* Bitmask of what can be clobbered: usually at least eax. */
  9. #define CLBR_NONE 0
  10. #define CLBR_EAX (1 << 0)
  11. #define CLBR_ECX (1 << 1)
  12. #define CLBR_EDX (1 << 2)
  13. #ifdef CONFIG_X86_64
  14. #define CLBR_RSI (1 << 3)
  15. #define CLBR_RDI (1 << 4)
  16. #define CLBR_R8 (1 << 5)
  17. #define CLBR_R9 (1 << 6)
  18. #define CLBR_R10 (1 << 7)
  19. #define CLBR_R11 (1 << 8)
  20. #define CLBR_ANY ((1 << 9) - 1)
  21. #include <asm/desc_defs.h>
  22. #else
  23. /* CLBR_ANY should match all regs platform has. For i386, that's just it */
  24. #define CLBR_ANY ((1 << 3) - 1)
  25. #endif /* X86_64 */
  26. #ifndef __ASSEMBLY__
  27. #include <linux/types.h>
  28. #include <linux/cpumask.h>
  29. #include <asm/kmap_types.h>
  30. #include <asm/desc_defs.h>
  31. struct page;
  32. struct thread_struct;
  33. struct desc_ptr;
  34. struct tss_struct;
  35. struct mm_struct;
  36. struct desc_struct;
  37. /* general info */
  38. struct pv_info {
  39. unsigned int kernel_rpl;
  40. int shared_kernel_pmd;
  41. int paravirt_enabled;
  42. const char *name;
  43. };
  44. struct pv_init_ops {
  45. /*
  46. * Patch may replace one of the defined code sequences with
  47. * arbitrary code, subject to the same register constraints.
  48. * This generally means the code is not free to clobber any
  49. * registers other than EAX. The patch function should return
  50. * the number of bytes of code generated, as we nop pad the
  51. * rest in generic code.
  52. */
  53. unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
  54. unsigned long addr, unsigned len);
  55. /* Basic arch-specific setup */
  56. void (*arch_setup)(void);
  57. char *(*memory_setup)(void);
  58. void (*post_allocator_init)(void);
  59. /* Print a banner to identify the environment */
  60. void (*banner)(void);
  61. };
  62. struct pv_lazy_ops {
  63. /* Set deferred update mode, used for batching operations. */
  64. void (*enter)(void);
  65. void (*leave)(void);
  66. };
  67. struct pv_time_ops {
  68. void (*time_init)(void);
  69. /* Set and set time of day */
  70. unsigned long (*get_wallclock)(void);
  71. int (*set_wallclock)(unsigned long);
  72. unsigned long long (*sched_clock)(void);
  73. unsigned long (*get_cpu_khz)(void);
  74. };
  75. struct pv_cpu_ops {
  76. /* hooks for various privileged instructions */
  77. unsigned long (*get_debugreg)(int regno);
  78. void (*set_debugreg)(int regno, unsigned long value);
  79. void (*clts)(void);
  80. unsigned long (*read_cr0)(void);
  81. void (*write_cr0)(unsigned long);
  82. unsigned long (*read_cr4_safe)(void);
  83. unsigned long (*read_cr4)(void);
  84. void (*write_cr4)(unsigned long);
  85. /* Segment descriptor handling */
  86. void (*load_tr_desc)(void);
  87. void (*load_gdt)(const struct desc_ptr *);
  88. void (*load_idt)(const struct desc_ptr *);
  89. void (*store_gdt)(struct desc_ptr *);
  90. void (*store_idt)(struct desc_ptr *);
  91. void (*set_ldt)(const void *desc, unsigned entries);
  92. unsigned long (*store_tr)(void);
  93. void (*load_tls)(struct thread_struct *t, unsigned int cpu);
  94. void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
  95. const void *desc);
  96. void (*write_gdt_entry)(struct desc_struct *,
  97. int entrynum, const void *desc, int size);
  98. void (*write_idt_entry)(gate_desc *,
  99. int entrynum, const gate_desc *gate);
  100. void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
  101. void (*set_iopl_mask)(unsigned mask);
  102. void (*wbinvd)(void);
  103. void (*io_delay)(void);
  104. /* cpuid emulation, mostly so that caps bits can be disabled */
  105. void (*cpuid)(unsigned int *eax, unsigned int *ebx,
  106. unsigned int *ecx, unsigned int *edx);
  107. /* MSR, PMC and TSR operations.
  108. err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
  109. u64 (*read_msr)(unsigned int msr, int *err);
  110. int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
  111. u64 (*read_tsc)(void);
  112. u64 (*read_pmc)(int counter);
  113. unsigned long long (*read_tscp)(unsigned int *aux);
  114. /* These two are jmp to, not actually called. */
  115. void (*irq_enable_syscall_ret)(void);
  116. void (*iret)(void);
  117. void (*swapgs)(void);
  118. struct pv_lazy_ops lazy_mode;
  119. };
  120. struct pv_irq_ops {
  121. void (*init_IRQ)(void);
  122. /*
  123. * Get/set interrupt state. save_fl and restore_fl are only
  124. * expected to use X86_EFLAGS_IF; all other bits
  125. * returned from save_fl are undefined, and may be ignored by
  126. * restore_fl.
  127. */
  128. unsigned long (*save_fl)(void);
  129. void (*restore_fl)(unsigned long);
  130. void (*irq_disable)(void);
  131. void (*irq_enable)(void);
  132. void (*safe_halt)(void);
  133. void (*halt)(void);
  134. };
  135. struct pv_apic_ops {
  136. #ifdef CONFIG_X86_LOCAL_APIC
  137. /*
  138. * Direct APIC operations, principally for VMI. Ideally
  139. * these shouldn't be in this interface.
  140. */
  141. void (*apic_write)(unsigned long reg, u32 v);
  142. void (*apic_write_atomic)(unsigned long reg, u32 v);
  143. u32 (*apic_read)(unsigned long reg);
  144. void (*setup_boot_clock)(void);
  145. void (*setup_secondary_clock)(void);
  146. void (*startup_ipi_hook)(int phys_apicid,
  147. unsigned long start_eip,
  148. unsigned long start_esp);
  149. #endif
  150. };
  151. struct pv_mmu_ops {
  152. /*
  153. * Called before/after init_mm pagetable setup. setup_start
  154. * may reset %cr3, and may pre-install parts of the pagetable;
  155. * pagetable setup is expected to preserve any existing
  156. * mapping.
  157. */
  158. void (*pagetable_setup_start)(pgd_t *pgd_base);
  159. void (*pagetable_setup_done)(pgd_t *pgd_base);
  160. unsigned long (*read_cr2)(void);
  161. void (*write_cr2)(unsigned long);
  162. unsigned long (*read_cr3)(void);
  163. void (*write_cr3)(unsigned long);
  164. /*
  165. * Hooks for intercepting the creation/use/destruction of an
  166. * mm_struct.
  167. */
  168. void (*activate_mm)(struct mm_struct *prev,
  169. struct mm_struct *next);
  170. void (*dup_mmap)(struct mm_struct *oldmm,
  171. struct mm_struct *mm);
  172. void (*exit_mmap)(struct mm_struct *mm);
  173. /* TLB operations */
  174. void (*flush_tlb_user)(void);
  175. void (*flush_tlb_kernel)(void);
  176. void (*flush_tlb_single)(unsigned long addr);
  177. void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
  178. unsigned long va);
  179. /* Hooks for allocating/releasing pagetable pages */
  180. void (*alloc_pt)(struct mm_struct *mm, u32 pfn);
  181. void (*alloc_pd)(u32 pfn);
  182. void (*alloc_pd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
  183. void (*release_pt)(u32 pfn);
  184. void (*release_pd)(u32 pfn);
  185. /* Pagetable manipulation functions */
  186. void (*set_pte)(pte_t *ptep, pte_t pteval);
  187. void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
  188. pte_t *ptep, pte_t pteval);
  189. void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
  190. void (*pte_update)(struct mm_struct *mm, unsigned long addr, pte_t *ptep);
  191. void (*pte_update_defer)(struct mm_struct *mm,
  192. unsigned long addr, pte_t *ptep);
  193. pteval_t (*pte_val)(pte_t);
  194. pte_t (*make_pte)(pteval_t pte);
  195. pgdval_t (*pgd_val)(pgd_t);
  196. pgd_t (*make_pgd)(pgdval_t pgd);
  197. #if PAGETABLE_LEVELS >= 3
  198. #ifdef CONFIG_X86_PAE
  199. void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
  200. void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
  201. pte_t *ptep, pte_t pte);
  202. void (*pte_clear)(struct mm_struct *mm, unsigned long addr, pte_t *ptep);
  203. void (*pmd_clear)(pmd_t *pmdp);
  204. #endif /* CONFIG_X86_PAE */
  205. void (*set_pud)(pud_t *pudp, pud_t pudval);
  206. pmdval_t (*pmd_val)(pmd_t);
  207. pmd_t (*make_pmd)(pmdval_t pmd);
  208. #if PAGETABLE_LEVELS == 4
  209. pudval_t (*pud_val)(pud_t);
  210. pud_t (*make_pud)(pudval_t pud);
  211. #endif /* PAGETABLE_LEVELS == 4 */
  212. #endif /* PAGETABLE_LEVELS >= 3 */
  213. #ifdef CONFIG_HIGHPTE
  214. void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
  215. #endif
  216. struct pv_lazy_ops lazy_mode;
  217. };
  218. /* This contains all the paravirt structures: we get a convenient
  219. * number for each function using the offset which we use to indicate
  220. * what to patch. */
  221. struct paravirt_patch_template
  222. {
  223. struct pv_init_ops pv_init_ops;
  224. struct pv_time_ops pv_time_ops;
  225. struct pv_cpu_ops pv_cpu_ops;
  226. struct pv_irq_ops pv_irq_ops;
  227. struct pv_apic_ops pv_apic_ops;
  228. struct pv_mmu_ops pv_mmu_ops;
  229. };
  230. extern struct pv_info pv_info;
  231. extern struct pv_init_ops pv_init_ops;
  232. extern struct pv_time_ops pv_time_ops;
  233. extern struct pv_cpu_ops pv_cpu_ops;
  234. extern struct pv_irq_ops pv_irq_ops;
  235. extern struct pv_apic_ops pv_apic_ops;
  236. extern struct pv_mmu_ops pv_mmu_ops;
  237. #define PARAVIRT_PATCH(x) \
  238. (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
  239. #define paravirt_type(op) \
  240. [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
  241. [paravirt_opptr] "m" (op)
  242. #define paravirt_clobber(clobber) \
  243. [paravirt_clobber] "i" (clobber)
  244. /*
  245. * Generate some code, and mark it as patchable by the
  246. * apply_paravirt() alternate instruction patcher.
  247. */
  248. #define _paravirt_alt(insn_string, type, clobber) \
  249. "771:\n\t" insn_string "\n" "772:\n" \
  250. ".pushsection .parainstructions,\"a\"\n" \
  251. _ASM_ALIGN "\n" \
  252. _ASM_PTR " 771b\n" \
  253. " .byte " type "\n" \
  254. " .byte 772b-771b\n" \
  255. " .short " clobber "\n" \
  256. ".popsection\n"
  257. /* Generate patchable code, with the default asm parameters. */
  258. #define paravirt_alt(insn_string) \
  259. _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
  260. /* Simple instruction patching code. */
  261. #define DEF_NATIVE(ops, name, code) \
  262. extern const char start_##ops##_##name[], end_##ops##_##name[]; \
  263. asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
  264. unsigned paravirt_patch_nop(void);
  265. unsigned paravirt_patch_ignore(unsigned len);
  266. unsigned paravirt_patch_call(void *insnbuf,
  267. const void *target, u16 tgt_clobbers,
  268. unsigned long addr, u16 site_clobbers,
  269. unsigned len);
  270. unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
  271. unsigned long addr, unsigned len);
  272. unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
  273. unsigned long addr, unsigned len);
  274. unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
  275. const char *start, const char *end);
  276. unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
  277. unsigned long addr, unsigned len);
  278. int paravirt_disable_iospace(void);
  279. /*
  280. * This generates an indirect call based on the operation type number.
  281. * The type number, computed in PARAVIRT_PATCH, is derived from the
  282. * offset into the paravirt_patch_template structure, and can therefore be
  283. * freely converted back into a structure offset.
  284. */
  285. #define PARAVIRT_CALL "call *%[paravirt_opptr];"
  286. /*
  287. * These macros are intended to wrap calls through one of the paravirt
  288. * ops structs, so that they can be later identified and patched at
  289. * runtime.
  290. *
  291. * Normally, a call to a pv_op function is a simple indirect call:
  292. * (pv_op_struct.operations)(args...).
  293. *
  294. * Unfortunately, this is a relatively slow operation for modern CPUs,
  295. * because it cannot necessarily determine what the destination
  296. * address is. In this case, the address is a runtime constant, so at
  297. * the very least we can patch the call to e a simple direct call, or
  298. * ideally, patch an inline implementation into the callsite. (Direct
  299. * calls are essentially free, because the call and return addresses
  300. * are completely predictable.)
  301. *
  302. * For i386, these macros rely on the standard gcc "regparm(3)" calling
  303. * convention, in which the first three arguments are placed in %eax,
  304. * %edx, %ecx (in that order), and the remaining arguments are placed
  305. * on the stack. All caller-save registers (eax,edx,ecx) are expected
  306. * to be modified (either clobbered or used for return values).
  307. * X86_64, on the other hand, already specifies a register-based calling
  308. * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
  309. * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
  310. * special handling for dealing with 4 arguments, unlike i386.
  311. * However, x86_64 also have to clobber all caller saved registers, which
  312. * unfortunately, are quite a bit (r8 - r11)
  313. *
  314. * The call instruction itself is marked by placing its start address
  315. * and size into the .parainstructions section, so that
  316. * apply_paravirt() in arch/i386/kernel/alternative.c can do the
  317. * appropriate patching under the control of the backend pv_init_ops
  318. * implementation.
  319. *
  320. * Unfortunately there's no way to get gcc to generate the args setup
  321. * for the call, and then allow the call itself to be generated by an
  322. * inline asm. Because of this, we must do the complete arg setup and
  323. * return value handling from within these macros. This is fairly
  324. * cumbersome.
  325. *
  326. * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
  327. * It could be extended to more arguments, but there would be little
  328. * to be gained from that. For each number of arguments, there are
  329. * the two VCALL and CALL variants for void and non-void functions.
  330. *
  331. * When there is a return value, the invoker of the macro must specify
  332. * the return type. The macro then uses sizeof() on that type to
  333. * determine whether its a 32 or 64 bit value, and places the return
  334. * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
  335. * 64-bit). For x86_64 machines, it just returns at %rax regardless of
  336. * the return value size.
  337. *
  338. * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
  339. * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
  340. * in low,high order
  341. *
  342. * Small structures are passed and returned in registers. The macro
  343. * calling convention can't directly deal with this, so the wrapper
  344. * functions must do this.
  345. *
  346. * These PVOP_* macros are only defined within this header. This
  347. * means that all uses must be wrapped in inline functions. This also
  348. * makes sure the incoming and outgoing types are always correct.
  349. */
  350. #ifdef CONFIG_X86_32
  351. #define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
  352. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS
  353. #define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
  354. "=c" (__ecx)
  355. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
  356. #define EXTRA_CLOBBERS
  357. #define VEXTRA_CLOBBERS
  358. #else
  359. #define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
  360. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
  361. #define PVOP_VCALL_CLOBBERS "=D" (__edi), \
  362. "=S" (__esi), "=d" (__edx), \
  363. "=c" (__ecx)
  364. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
  365. #define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
  366. #define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
  367. #endif
  368. #define __PVOP_CALL(rettype, op, pre, post, ...) \
  369. ({ \
  370. rettype __ret; \
  371. PVOP_CALL_ARGS; \
  372. /* This is 32-bit specific, but is okay in 64-bit */ \
  373. /* since this condition will never hold */ \
  374. if (sizeof(rettype) > sizeof(unsigned long)) { \
  375. asm volatile(pre \
  376. paravirt_alt(PARAVIRT_CALL) \
  377. post \
  378. : PVOP_CALL_CLOBBERS \
  379. : paravirt_type(op), \
  380. paravirt_clobber(CLBR_ANY), \
  381. ##__VA_ARGS__ \
  382. : "memory", "cc" EXTRA_CLOBBERS); \
  383. __ret = (rettype)((((u64)__edx) << 32) | __eax); \
  384. } else { \
  385. asm volatile(pre \
  386. paravirt_alt(PARAVIRT_CALL) \
  387. post \
  388. : PVOP_CALL_CLOBBERS \
  389. : paravirt_type(op), \
  390. paravirt_clobber(CLBR_ANY), \
  391. ##__VA_ARGS__ \
  392. : "memory", "cc" EXTRA_CLOBBERS); \
  393. __ret = (rettype)__eax; \
  394. } \
  395. __ret; \
  396. })
  397. #define __PVOP_VCALL(op, pre, post, ...) \
  398. ({ \
  399. PVOP_VCALL_ARGS; \
  400. asm volatile(pre \
  401. paravirt_alt(PARAVIRT_CALL) \
  402. post \
  403. : PVOP_VCALL_CLOBBERS \
  404. : paravirt_type(op), \
  405. paravirt_clobber(CLBR_ANY), \
  406. ##__VA_ARGS__ \
  407. : "memory", "cc" VEXTRA_CLOBBERS); \
  408. })
  409. #define PVOP_CALL0(rettype, op) \
  410. __PVOP_CALL(rettype, op, "", "")
  411. #define PVOP_VCALL0(op) \
  412. __PVOP_VCALL(op, "", "")
  413. #define PVOP_CALL1(rettype, op, arg1) \
  414. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
  415. #define PVOP_VCALL1(op, arg1) \
  416. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
  417. #define PVOP_CALL2(rettype, op, arg1, arg2) \
  418. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  419. "1" ((unsigned long)(arg2)))
  420. #define PVOP_VCALL2(op, arg1, arg2) \
  421. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  422. "1" ((unsigned long)(arg2)))
  423. #define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
  424. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  425. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  426. #define PVOP_VCALL3(op, arg1, arg2, arg3) \
  427. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  428. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  429. /* This is the only difference in x86_64. We can make it much simpler */
  430. #ifdef CONFIG_X86_32
  431. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  432. __PVOP_CALL(rettype, op, \
  433. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  434. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  435. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  436. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  437. __PVOP_VCALL(op, \
  438. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  439. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  440. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  441. #else
  442. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  443. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  444. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  445. "3"((unsigned long)(arg4)))
  446. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  447. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  448. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  449. "3"((unsigned long)(arg4)))
  450. #endif
  451. static inline int paravirt_enabled(void)
  452. {
  453. return pv_info.paravirt_enabled;
  454. }
  455. static inline void load_sp0(struct tss_struct *tss,
  456. struct thread_struct *thread)
  457. {
  458. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  459. }
  460. #define ARCH_SETUP pv_init_ops.arch_setup();
  461. static inline unsigned long get_wallclock(void)
  462. {
  463. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  464. }
  465. static inline int set_wallclock(unsigned long nowtime)
  466. {
  467. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  468. }
  469. static inline void (*choose_time_init(void))(void)
  470. {
  471. return pv_time_ops.time_init;
  472. }
  473. /* The paravirtualized CPUID instruction. */
  474. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  475. unsigned int *ecx, unsigned int *edx)
  476. {
  477. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  478. }
  479. /*
  480. * These special macros can be used to get or set a debugging register
  481. */
  482. static inline unsigned long paravirt_get_debugreg(int reg)
  483. {
  484. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  485. }
  486. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  487. static inline void set_debugreg(unsigned long val, int reg)
  488. {
  489. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  490. }
  491. static inline void clts(void)
  492. {
  493. PVOP_VCALL0(pv_cpu_ops.clts);
  494. }
  495. static inline unsigned long read_cr0(void)
  496. {
  497. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  498. }
  499. static inline void write_cr0(unsigned long x)
  500. {
  501. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  502. }
  503. static inline unsigned long read_cr2(void)
  504. {
  505. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  506. }
  507. static inline void write_cr2(unsigned long x)
  508. {
  509. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  510. }
  511. static inline unsigned long read_cr3(void)
  512. {
  513. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  514. }
  515. static inline void write_cr3(unsigned long x)
  516. {
  517. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  518. }
  519. static inline unsigned long read_cr4(void)
  520. {
  521. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  522. }
  523. static inline unsigned long read_cr4_safe(void)
  524. {
  525. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  526. }
  527. static inline void write_cr4(unsigned long x)
  528. {
  529. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  530. }
  531. static inline void raw_safe_halt(void)
  532. {
  533. PVOP_VCALL0(pv_irq_ops.safe_halt);
  534. }
  535. static inline void halt(void)
  536. {
  537. PVOP_VCALL0(pv_irq_ops.safe_halt);
  538. }
  539. static inline void wbinvd(void)
  540. {
  541. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  542. }
  543. #define get_kernel_rpl() (pv_info.kernel_rpl)
  544. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  545. {
  546. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  547. }
  548. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  549. {
  550. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  551. }
  552. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  553. #define rdmsr(msr,val1,val2) do { \
  554. int _err; \
  555. u64 _l = paravirt_read_msr(msr, &_err); \
  556. val1 = (u32)_l; \
  557. val2 = _l >> 32; \
  558. } while(0)
  559. #define wrmsr(msr,val1,val2) do { \
  560. paravirt_write_msr(msr, val1, val2); \
  561. } while(0)
  562. #define rdmsrl(msr,val) do { \
  563. int _err; \
  564. val = paravirt_read_msr(msr, &_err); \
  565. } while(0)
  566. #define wrmsrl(msr,val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  567. #define wrmsr_safe(msr,a,b) paravirt_write_msr(msr, a, b)
  568. /* rdmsr with exception handling */
  569. #define rdmsr_safe(msr,a,b) ({ \
  570. int _err; \
  571. u64 _l = paravirt_read_msr(msr, &_err); \
  572. (*a) = (u32)_l; \
  573. (*b) = _l >> 32; \
  574. _err; })
  575. static inline u64 paravirt_read_tsc(void)
  576. {
  577. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  578. }
  579. #define rdtscl(low) do { \
  580. u64 _l = paravirt_read_tsc(); \
  581. low = (int)_l; \
  582. } while(0)
  583. #define rdtscll(val) (val = paravirt_read_tsc())
  584. static inline unsigned long long paravirt_sched_clock(void)
  585. {
  586. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  587. }
  588. #define calculate_cpu_khz() (pv_time_ops.get_cpu_khz())
  589. static inline unsigned long long paravirt_read_pmc(int counter)
  590. {
  591. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  592. }
  593. #define rdpmc(counter,low,high) do { \
  594. u64 _l = paravirt_read_pmc(counter); \
  595. low = (u32)_l; \
  596. high = _l >> 32; \
  597. } while(0)
  598. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  599. {
  600. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  601. }
  602. #define rdtscp(low, high, aux) \
  603. do { \
  604. int __aux; \
  605. unsigned long __val = paravirt_rdtscp(&__aux); \
  606. (low) = (u32)__val; \
  607. (high) = (u32)(__val >> 32); \
  608. (aux) = __aux; \
  609. } while (0)
  610. #define rdtscpll(val, aux) \
  611. do { \
  612. unsigned long __aux; \
  613. val = paravirt_rdtscp(&__aux); \
  614. (aux) = __aux; \
  615. } while (0)
  616. static inline void load_TR_desc(void)
  617. {
  618. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  619. }
  620. static inline void load_gdt(const struct desc_ptr *dtr)
  621. {
  622. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  623. }
  624. static inline void load_idt(const struct desc_ptr *dtr)
  625. {
  626. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  627. }
  628. static inline void set_ldt(const void *addr, unsigned entries)
  629. {
  630. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  631. }
  632. static inline void store_gdt(struct desc_ptr *dtr)
  633. {
  634. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  635. }
  636. static inline void store_idt(struct desc_ptr *dtr)
  637. {
  638. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  639. }
  640. static inline unsigned long paravirt_store_tr(void)
  641. {
  642. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  643. }
  644. #define store_tr(tr) ((tr) = paravirt_store_tr())
  645. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  646. {
  647. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  648. }
  649. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  650. const void *desc)
  651. {
  652. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  653. }
  654. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  655. void *desc, int type)
  656. {
  657. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  658. }
  659. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  660. {
  661. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  662. }
  663. static inline void set_iopl_mask(unsigned mask)
  664. {
  665. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  666. }
  667. /* The paravirtualized I/O functions */
  668. static inline void slow_down_io(void) {
  669. pv_cpu_ops.io_delay();
  670. #ifdef REALLY_SLOW_IO
  671. pv_cpu_ops.io_delay();
  672. pv_cpu_ops.io_delay();
  673. pv_cpu_ops.io_delay();
  674. #endif
  675. }
  676. #ifdef CONFIG_X86_LOCAL_APIC
  677. /*
  678. * Basic functions accessing APICs.
  679. */
  680. static inline void apic_write(unsigned long reg, u32 v)
  681. {
  682. PVOP_VCALL2(pv_apic_ops.apic_write, reg, v);
  683. }
  684. static inline void apic_write_atomic(unsigned long reg, u32 v)
  685. {
  686. PVOP_VCALL2(pv_apic_ops.apic_write_atomic, reg, v);
  687. }
  688. static inline u32 apic_read(unsigned long reg)
  689. {
  690. return PVOP_CALL1(unsigned long, pv_apic_ops.apic_read, reg);
  691. }
  692. static inline void setup_boot_clock(void)
  693. {
  694. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  695. }
  696. static inline void setup_secondary_clock(void)
  697. {
  698. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  699. }
  700. #endif
  701. static inline void paravirt_post_allocator_init(void)
  702. {
  703. if (pv_init_ops.post_allocator_init)
  704. (*pv_init_ops.post_allocator_init)();
  705. }
  706. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  707. {
  708. (*pv_mmu_ops.pagetable_setup_start)(base);
  709. }
  710. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  711. {
  712. (*pv_mmu_ops.pagetable_setup_done)(base);
  713. }
  714. #ifdef CONFIG_SMP
  715. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  716. unsigned long start_esp)
  717. {
  718. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  719. phys_apicid, start_eip, start_esp);
  720. }
  721. #endif
  722. static inline void paravirt_activate_mm(struct mm_struct *prev,
  723. struct mm_struct *next)
  724. {
  725. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  726. }
  727. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  728. struct mm_struct *mm)
  729. {
  730. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  731. }
  732. static inline void arch_exit_mmap(struct mm_struct *mm)
  733. {
  734. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  735. }
  736. static inline void __flush_tlb(void)
  737. {
  738. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  739. }
  740. static inline void __flush_tlb_global(void)
  741. {
  742. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  743. }
  744. static inline void __flush_tlb_single(unsigned long addr)
  745. {
  746. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  747. }
  748. static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  749. unsigned long va)
  750. {
  751. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
  752. }
  753. static inline void paravirt_alloc_pt(struct mm_struct *mm, unsigned pfn)
  754. {
  755. PVOP_VCALL2(pv_mmu_ops.alloc_pt, mm, pfn);
  756. }
  757. static inline void paravirt_release_pt(unsigned pfn)
  758. {
  759. PVOP_VCALL1(pv_mmu_ops.release_pt, pfn);
  760. }
  761. static inline void paravirt_alloc_pd(unsigned pfn)
  762. {
  763. PVOP_VCALL1(pv_mmu_ops.alloc_pd, pfn);
  764. }
  765. static inline void paravirt_alloc_pd_clone(unsigned pfn, unsigned clonepfn,
  766. unsigned start, unsigned count)
  767. {
  768. PVOP_VCALL4(pv_mmu_ops.alloc_pd_clone, pfn, clonepfn, start, count);
  769. }
  770. static inline void paravirt_release_pd(unsigned pfn)
  771. {
  772. PVOP_VCALL1(pv_mmu_ops.release_pd, pfn);
  773. }
  774. #ifdef CONFIG_HIGHPTE
  775. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  776. {
  777. unsigned long ret;
  778. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  779. return (void *)ret;
  780. }
  781. #endif
  782. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  783. pte_t *ptep)
  784. {
  785. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  786. }
  787. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  788. pte_t *ptep)
  789. {
  790. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  791. }
  792. static inline pte_t __pte(pteval_t val)
  793. {
  794. pteval_t ret;
  795. if (sizeof(pteval_t) > sizeof(long))
  796. ret = PVOP_CALL2(pteval_t,
  797. pv_mmu_ops.make_pte,
  798. val, (u64)val >> 32);
  799. else
  800. ret = PVOP_CALL1(pteval_t,
  801. pv_mmu_ops.make_pte,
  802. val);
  803. return (pte_t) { .pte = ret };
  804. }
  805. static inline pteval_t pte_val(pte_t pte)
  806. {
  807. pteval_t ret;
  808. if (sizeof(pteval_t) > sizeof(long))
  809. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
  810. pte.pte, (u64)pte.pte >> 32);
  811. else
  812. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
  813. pte.pte);
  814. return ret;
  815. }
  816. static inline pgd_t __pgd(pgdval_t val)
  817. {
  818. pgdval_t ret;
  819. if (sizeof(pgdval_t) > sizeof(long))
  820. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
  821. val, (u64)val >> 32);
  822. else
  823. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
  824. val);
  825. return (pgd_t) { ret };
  826. }
  827. static inline pgdval_t pgd_val(pgd_t pgd)
  828. {
  829. pgdval_t ret;
  830. if (sizeof(pgdval_t) > sizeof(long))
  831. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
  832. pgd.pgd, (u64)pgd.pgd >> 32);
  833. else
  834. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
  835. pgd.pgd);
  836. return ret;
  837. }
  838. static inline void set_pte(pte_t *ptep, pte_t pte)
  839. {
  840. if (sizeof(pteval_t) > sizeof(long))
  841. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  842. pte.pte, (u64)pte.pte >> 32);
  843. else
  844. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  845. pte.pte);
  846. }
  847. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  848. pte_t *ptep, pte_t pte)
  849. {
  850. if (sizeof(pteval_t) > sizeof(long))
  851. /* 5 arg words */
  852. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  853. else
  854. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  855. }
  856. #ifdef CONFIG_X86_PAE
  857. /* Special-case pte-setting operations for PAE, which can't update a
  858. 64-bit pte atomically */
  859. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  860. {
  861. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  862. pte.pte, pte.pte >> 32);
  863. }
  864. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  865. pte_t *ptep, pte_t pte)
  866. {
  867. /* 5 arg words */
  868. pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
  869. }
  870. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  871. pte_t *ptep)
  872. {
  873. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  874. }
  875. #else /* !CONFIG_X86_PAE */
  876. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  877. {
  878. set_pte(ptep, pte);
  879. }
  880. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  881. pte_t *ptep, pte_t pte)
  882. {
  883. set_pte(ptep, pte);
  884. }
  885. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  886. pte_t *ptep)
  887. {
  888. set_pte_at(mm, addr, ptep, __pte(0));
  889. }
  890. #endif /* CONFIG_X86_PAE */
  891. #if PAGETABLE_LEVELS >= 3
  892. static inline pmd_t __pmd(pmdval_t val)
  893. {
  894. pmdval_t ret;
  895. if (sizeof(pmdval_t) > sizeof(long))
  896. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
  897. val, (u64)val >> 32);
  898. else
  899. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
  900. val);
  901. return (pmd_t) { ret };
  902. }
  903. static inline pmdval_t pmd_val(pmd_t pmd)
  904. {
  905. pmdval_t ret;
  906. if (sizeof(pmdval_t) > sizeof(long))
  907. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
  908. pmd.pmd, (u64)pmd.pmd >> 32);
  909. else
  910. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
  911. pmd.pmd);
  912. return ret;
  913. }
  914. #endif /* PAGETABLE_LEVELS >= 3 */
  915. #ifdef CONFIG_X86_PAE
  916. static inline void set_pmd(pmd_t *pmdp, pmd_t pmdval)
  917. {
  918. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp,
  919. pmdval.pmd, pmdval.pmd >> 32);
  920. }
  921. static inline void set_pud(pud_t *pudp, pud_t pudval)
  922. {
  923. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  924. pudval.pgd.pgd, pudval.pgd.pgd >> 32);
  925. }
  926. static inline void pmd_clear(pmd_t *pmdp)
  927. {
  928. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  929. }
  930. #else /* !CONFIG_X86_PAE */
  931. static inline void set_pmd(pmd_t *pmdp, pmd_t pmdval)
  932. {
  933. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, pmdval.pud.pgd.pgd);
  934. }
  935. static inline void pmd_clear(pmd_t *pmdp)
  936. {
  937. set_pmd(pmdp, __pmd(0));
  938. }
  939. #endif /* CONFIG_X86_PAE */
  940. /* Lazy mode for batching updates / context switch */
  941. enum paravirt_lazy_mode {
  942. PARAVIRT_LAZY_NONE,
  943. PARAVIRT_LAZY_MMU,
  944. PARAVIRT_LAZY_CPU,
  945. };
  946. enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
  947. void paravirt_enter_lazy_cpu(void);
  948. void paravirt_leave_lazy_cpu(void);
  949. void paravirt_enter_lazy_mmu(void);
  950. void paravirt_leave_lazy_mmu(void);
  951. void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
  952. #define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
  953. static inline void arch_enter_lazy_cpu_mode(void)
  954. {
  955. PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
  956. }
  957. static inline void arch_leave_lazy_cpu_mode(void)
  958. {
  959. PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
  960. }
  961. static inline void arch_flush_lazy_cpu_mode(void)
  962. {
  963. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
  964. arch_leave_lazy_cpu_mode();
  965. arch_enter_lazy_cpu_mode();
  966. }
  967. }
  968. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  969. static inline void arch_enter_lazy_mmu_mode(void)
  970. {
  971. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  972. }
  973. static inline void arch_leave_lazy_mmu_mode(void)
  974. {
  975. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  976. }
  977. static inline void arch_flush_lazy_mmu_mode(void)
  978. {
  979. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
  980. arch_leave_lazy_mmu_mode();
  981. arch_enter_lazy_mmu_mode();
  982. }
  983. }
  984. void _paravirt_nop(void);
  985. #define paravirt_nop ((void *)_paravirt_nop)
  986. /* These all sit in the .parainstructions section to tell us what to patch. */
  987. struct paravirt_patch_site {
  988. u8 *instr; /* original instructions */
  989. u8 instrtype; /* type of this instruction */
  990. u8 len; /* length of original instruction */
  991. u16 clobbers; /* what registers you may clobber */
  992. };
  993. extern struct paravirt_patch_site __parainstructions[],
  994. __parainstructions_end[];
  995. #ifdef CONFIG_X86_32
  996. #define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
  997. #define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
  998. #define PV_FLAGS_ARG "0"
  999. #define PV_EXTRA_CLOBBERS
  1000. #define PV_VEXTRA_CLOBBERS
  1001. #else
  1002. /* We save some registers, but all of them, that's too much. We clobber all
  1003. * caller saved registers but the argument parameter */
  1004. #define PV_SAVE_REGS "pushq %%rdi;"
  1005. #define PV_RESTORE_REGS "popq %%rdi;"
  1006. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx"
  1007. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx"
  1008. #define PV_FLAGS_ARG "D"
  1009. #endif
  1010. static inline unsigned long __raw_local_save_flags(void)
  1011. {
  1012. unsigned long f;
  1013. asm volatile(paravirt_alt(PV_SAVE_REGS
  1014. PARAVIRT_CALL
  1015. PV_RESTORE_REGS)
  1016. : "=a"(f)
  1017. : paravirt_type(pv_irq_ops.save_fl),
  1018. paravirt_clobber(CLBR_EAX)
  1019. : "memory", "cc" PV_VEXTRA_CLOBBERS);
  1020. return f;
  1021. }
  1022. static inline void raw_local_irq_restore(unsigned long f)
  1023. {
  1024. asm volatile(paravirt_alt(PV_SAVE_REGS
  1025. PARAVIRT_CALL
  1026. PV_RESTORE_REGS)
  1027. : "=a"(f)
  1028. : PV_FLAGS_ARG(f),
  1029. paravirt_type(pv_irq_ops.restore_fl),
  1030. paravirt_clobber(CLBR_EAX)
  1031. : "memory", "cc" PV_EXTRA_CLOBBERS);
  1032. }
  1033. static inline void raw_local_irq_disable(void)
  1034. {
  1035. asm volatile(paravirt_alt(PV_SAVE_REGS
  1036. PARAVIRT_CALL
  1037. PV_RESTORE_REGS)
  1038. :
  1039. : paravirt_type(pv_irq_ops.irq_disable),
  1040. paravirt_clobber(CLBR_EAX)
  1041. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1042. }
  1043. static inline void raw_local_irq_enable(void)
  1044. {
  1045. asm volatile(paravirt_alt(PV_SAVE_REGS
  1046. PARAVIRT_CALL
  1047. PV_RESTORE_REGS)
  1048. :
  1049. : paravirt_type(pv_irq_ops.irq_enable),
  1050. paravirt_clobber(CLBR_EAX)
  1051. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1052. }
  1053. static inline unsigned long __raw_local_irq_save(void)
  1054. {
  1055. unsigned long f;
  1056. f = __raw_local_save_flags();
  1057. raw_local_irq_disable();
  1058. return f;
  1059. }
  1060. /* Make sure as little as possible of this mess escapes. */
  1061. #undef PARAVIRT_CALL
  1062. #undef __PVOP_CALL
  1063. #undef __PVOP_VCALL
  1064. #undef PVOP_VCALL0
  1065. #undef PVOP_CALL0
  1066. #undef PVOP_VCALL1
  1067. #undef PVOP_CALL1
  1068. #undef PVOP_VCALL2
  1069. #undef PVOP_CALL2
  1070. #undef PVOP_VCALL3
  1071. #undef PVOP_CALL3
  1072. #undef PVOP_VCALL4
  1073. #undef PVOP_CALL4
  1074. #else /* __ASSEMBLY__ */
  1075. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  1076. 771:; \
  1077. ops; \
  1078. 772:; \
  1079. .pushsection .parainstructions,"a"; \
  1080. .align algn; \
  1081. word 771b; \
  1082. .byte ptype; \
  1083. .byte 772b-771b; \
  1084. .short clobbers; \
  1085. .popsection
  1086. #ifdef CONFIG_X86_64
  1087. #define PV_SAVE_REGS pushq %rax; pushq %rdi; pushq %rcx; pushq %rdx
  1088. #define PV_RESTORE_REGS popq %rdx; popq %rcx; popq %rdi; popq %rax
  1089. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  1090. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  1091. #else
  1092. #define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
  1093. #define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
  1094. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  1095. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  1096. #endif
  1097. #define INTERRUPT_RETURN \
  1098. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  1099. jmp *%cs:pv_cpu_ops+PV_CPU_iret)
  1100. #define DISABLE_INTERRUPTS(clobbers) \
  1101. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  1102. PV_SAVE_REGS; \
  1103. call *%cs:pv_irq_ops+PV_IRQ_irq_disable; \
  1104. PV_RESTORE_REGS;) \
  1105. #define ENABLE_INTERRUPTS(clobbers) \
  1106. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  1107. PV_SAVE_REGS; \
  1108. call *%cs:pv_irq_ops+PV_IRQ_irq_enable; \
  1109. PV_RESTORE_REGS;)
  1110. #define ENABLE_INTERRUPTS_SYSCALL_RET \
  1111. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_syscall_ret),\
  1112. CLBR_NONE, \
  1113. jmp *%cs:pv_cpu_ops+PV_CPU_irq_enable_syscall_ret)
  1114. #ifdef CONFIG_X86_32
  1115. #define GET_CR0_INTO_EAX \
  1116. push %ecx; push %edx; \
  1117. call *pv_cpu_ops+PV_CPU_read_cr0; \
  1118. pop %edx; pop %ecx
  1119. #else
  1120. #define SWAPGS \
  1121. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1122. PV_SAVE_REGS; \
  1123. call *pv_cpu_ops+PV_CPU_swapgs; \
  1124. PV_RESTORE_REGS \
  1125. )
  1126. #define GET_CR2_INTO_RCX \
  1127. call *pv_mmu_ops+PV_MMU_read_cr2; \
  1128. movq %rax, %rcx; \
  1129. xorq %rax, %rax;
  1130. #endif
  1131. #endif /* __ASSEMBLY__ */
  1132. #endif /* CONFIG_PARAVIRT */
  1133. #endif /* __ASM_PARAVIRT_H */