da8xx-fb.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/clk.h>
  32. #include <video/da8xx-fb.h>
  33. #define DRIVER_NAME "da8xx_lcdc"
  34. /* LCD Status Register */
  35. #define LCD_END_OF_FRAME0 BIT(8)
  36. #define LCD_FIFO_UNDERFLOW BIT(5)
  37. #define LCD_SYNC_LOST BIT(2)
  38. /* LCD DMA Control Register */
  39. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  40. #define LCD_DMA_BURST_1 0x0
  41. #define LCD_DMA_BURST_2 0x1
  42. #define LCD_DMA_BURST_4 0x2
  43. #define LCD_DMA_BURST_8 0x3
  44. #define LCD_DMA_BURST_16 0x4
  45. #define LCD_END_OF_FRAME_INT_ENA BIT(2)
  46. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  47. /* LCD Control Register */
  48. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  49. #define LCD_RASTER_MODE 0x01
  50. /* LCD Raster Control Register */
  51. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  52. #define PALETTE_AND_DATA 0x00
  53. #define PALETTE_ONLY 0x01
  54. #define LCD_MONO_8BIT_MODE BIT(9)
  55. #define LCD_RASTER_ORDER BIT(8)
  56. #define LCD_TFT_MODE BIT(7)
  57. #define LCD_UNDERFLOW_INT_ENA BIT(6)
  58. #define LCD_MONOCHROME_MODE BIT(1)
  59. #define LCD_RASTER_ENABLE BIT(0)
  60. #define LCD_TFT_ALT_ENABLE BIT(23)
  61. #define LCD_STN_565_ENABLE BIT(24)
  62. /* LCD Raster Timing 2 Register */
  63. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  64. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  65. #define LCD_SYNC_CTRL BIT(25)
  66. #define LCD_SYNC_EDGE BIT(24)
  67. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  68. #define LCD_INVERT_LINE_CLOCK BIT(21)
  69. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  70. /* LCD Block */
  71. #define LCD_CTRL_REG 0x4
  72. #define LCD_STAT_REG 0x8
  73. #define LCD_RASTER_CTRL_REG 0x28
  74. #define LCD_RASTER_TIMING_0_REG 0x2C
  75. #define LCD_RASTER_TIMING_1_REG 0x30
  76. #define LCD_RASTER_TIMING_2_REG 0x34
  77. #define LCD_DMA_CTRL_REG 0x40
  78. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  79. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  80. #define WSI_TIMEOUT 50
  81. #define PALETTE_SIZE 256
  82. #define LEFT_MARGIN 64
  83. #define RIGHT_MARGIN 64
  84. #define UPPER_MARGIN 32
  85. #define LOWER_MARGIN 32
  86. static resource_size_t da8xx_fb_reg_base;
  87. static struct resource *lcdc_regs;
  88. static inline unsigned int lcdc_read(unsigned int addr)
  89. {
  90. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  91. }
  92. static inline void lcdc_write(unsigned int val, unsigned int addr)
  93. {
  94. __raw_writel(val, da8xx_fb_reg_base + (addr));
  95. }
  96. struct da8xx_fb_par {
  97. wait_queue_head_t da8xx_wq;
  98. resource_size_t p_palette_base;
  99. unsigned char *v_palette_base;
  100. struct clk *lcdc_clk;
  101. int irq;
  102. unsigned short pseudo_palette[16];
  103. unsigned int databuf_sz;
  104. unsigned int palette_sz;
  105. };
  106. /* Variable Screen Information */
  107. static struct fb_var_screeninfo da8xx_fb_var __devinitdata = {
  108. .xoffset = 0,
  109. .yoffset = 0,
  110. .transp = {0, 0, 0},
  111. .nonstd = 0,
  112. .activate = 0,
  113. .height = -1,
  114. .width = -1,
  115. .pixclock = 46666, /* 46us - AUO display */
  116. .accel_flags = 0,
  117. .left_margin = LEFT_MARGIN,
  118. .right_margin = RIGHT_MARGIN,
  119. .upper_margin = UPPER_MARGIN,
  120. .lower_margin = LOWER_MARGIN,
  121. .sync = 0,
  122. .vmode = FB_VMODE_NONINTERLACED
  123. };
  124. static struct fb_fix_screeninfo da8xx_fb_fix __devinitdata = {
  125. .id = "DA8xx FB Drv",
  126. .type = FB_TYPE_PACKED_PIXELS,
  127. .type_aux = 0,
  128. .visual = FB_VISUAL_PSEUDOCOLOR,
  129. .xpanstep = 1,
  130. .ypanstep = 1,
  131. .ywrapstep = 1,
  132. .accel = FB_ACCEL_NONE
  133. };
  134. struct da8xx_panel {
  135. const char name[25]; /* Full name <vendor>_<model> */
  136. unsigned short width;
  137. unsigned short height;
  138. int hfp; /* Horizontal front porch */
  139. int hbp; /* Horizontal back porch */
  140. int hsw; /* Horizontal Sync Pulse Width */
  141. int vfp; /* Vertical front porch */
  142. int vbp; /* Vertical back porch */
  143. int vsw; /* Vertical Sync Pulse Width */
  144. int pxl_clk; /* Pixel clock */
  145. };
  146. static struct da8xx_panel known_lcd_panels[] = {
  147. /* Sharp LCD035Q3DG01 */
  148. [0] = {
  149. .name = "Sharp_LCD035Q3DG01",
  150. .width = 320,
  151. .height = 240,
  152. .hfp = 8,
  153. .hbp = 6,
  154. .hsw = 0,
  155. .vfp = 2,
  156. .vbp = 2,
  157. .vsw = 0,
  158. .pxl_clk = 0x10,
  159. },
  160. /* Sharp LK043T1DG01 */
  161. [1] = {
  162. .name = "Sharp_LK043T1DG01",
  163. .width = 480,
  164. .height = 272,
  165. .hfp = 2,
  166. .hbp = 2,
  167. .hsw = 41,
  168. .vfp = 2,
  169. .vbp = 2,
  170. .vsw = 10,
  171. .pxl_clk = 0x12,
  172. },
  173. };
  174. /* Disable the Raster Engine of the LCD Controller */
  175. static int lcd_disable_raster(struct da8xx_fb_par *par)
  176. {
  177. int ret = 0;
  178. u32 reg;
  179. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  180. if (reg & LCD_RASTER_ENABLE) {
  181. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  182. ret = wait_event_interruptible_timeout(par->da8xx_wq,
  183. !lcdc_read(LCD_STAT_REG) &
  184. LCD_END_OF_FRAME0, WSI_TIMEOUT);
  185. }
  186. if (ret < 0)
  187. return ret;
  188. if (ret == 0)
  189. return -ETIMEDOUT;
  190. return 0;
  191. }
  192. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  193. {
  194. u32 tmp = par->p_palette_base + par->databuf_sz - 4;
  195. u32 reg;
  196. /* Update the databuf in the hw. */
  197. lcdc_write(par->p_palette_base, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  198. lcdc_write(tmp, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  199. /* Start the DMA. */
  200. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  201. reg &= ~(3 << 20);
  202. if (load_mode == LOAD_DATA)
  203. reg |= LCD_PALETTE_LOAD_MODE(PALETTE_AND_DATA);
  204. else if (load_mode == LOAD_PALETTE)
  205. reg |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  206. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  207. }
  208. /* Configure the Burst Size of DMA */
  209. static int lcd_cfg_dma(int burst_size)
  210. {
  211. u32 reg;
  212. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  213. switch (burst_size) {
  214. case 1:
  215. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  216. break;
  217. case 2:
  218. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  219. break;
  220. case 4:
  221. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  222. break;
  223. case 8:
  224. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  225. break;
  226. case 16:
  227. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  228. break;
  229. default:
  230. return -EINVAL;
  231. }
  232. lcdc_write(reg | LCD_END_OF_FRAME_INT_ENA, LCD_DMA_CTRL_REG);
  233. return 0;
  234. }
  235. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  236. {
  237. u32 reg;
  238. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  239. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  240. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  241. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  242. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  243. }
  244. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  245. int front_porch)
  246. {
  247. u32 reg;
  248. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  249. reg |= ((back_porch & 0xff) << 24)
  250. | ((front_porch & 0xff) << 16)
  251. | ((pulse_width & 0x3f) << 10);
  252. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  253. }
  254. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  255. int front_porch)
  256. {
  257. u32 reg;
  258. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  259. reg |= ((back_porch & 0xff) << 24)
  260. | ((front_porch & 0xff) << 16)
  261. | ((pulse_width & 0x3f) << 10);
  262. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  263. }
  264. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  265. {
  266. u32 reg;
  267. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  268. LCD_MONO_8BIT_MODE |
  269. LCD_MONOCHROME_MODE);
  270. switch (cfg->p_disp_panel->panel_shade) {
  271. case MONOCHROME:
  272. reg |= LCD_MONOCHROME_MODE;
  273. if (cfg->mono_8bit_mode)
  274. reg |= LCD_MONO_8BIT_MODE;
  275. break;
  276. case COLOR_ACTIVE:
  277. reg |= LCD_TFT_MODE;
  278. if (cfg->tft_alt_mode)
  279. reg |= LCD_TFT_ALT_ENABLE;
  280. break;
  281. case COLOR_PASSIVE:
  282. if (cfg->stn_565_mode)
  283. reg |= LCD_STN_565_ENABLE;
  284. break;
  285. default:
  286. return -EINVAL;
  287. }
  288. /* enable additional interrupts here */
  289. reg |= LCD_UNDERFLOW_INT_ENA;
  290. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  291. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  292. if (cfg->sync_ctrl)
  293. reg |= LCD_SYNC_CTRL;
  294. else
  295. reg &= ~LCD_SYNC_CTRL;
  296. if (cfg->sync_edge)
  297. reg |= LCD_SYNC_EDGE;
  298. else
  299. reg &= ~LCD_SYNC_EDGE;
  300. if (cfg->invert_pxl_clock)
  301. reg |= LCD_INVERT_PIXEL_CLOCK;
  302. else
  303. reg &= ~LCD_INVERT_PIXEL_CLOCK;
  304. if (cfg->invert_line_clock)
  305. reg |= LCD_INVERT_LINE_CLOCK;
  306. else
  307. reg &= ~LCD_INVERT_LINE_CLOCK;
  308. if (cfg->invert_frm_clock)
  309. reg |= LCD_INVERT_FRAME_CLOCK;
  310. else
  311. reg &= ~LCD_INVERT_FRAME_CLOCK;
  312. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  313. return 0;
  314. }
  315. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  316. u32 bpp, u32 raster_order)
  317. {
  318. u32 bpl, reg;
  319. /* Disable Dual Frame Buffer. */
  320. reg = lcdc_read(LCD_DMA_CTRL_REG);
  321. lcdc_write(reg & ~LCD_DUAL_FRAME_BUFFER_ENABLE,
  322. LCD_DMA_CTRL_REG);
  323. /* Set the Panel Width */
  324. /* Pixels per line = (PPL + 1)*16 */
  325. /*0x3F in bits 4..9 gives max horisontal resolution = 1024 pixels*/
  326. width &= 0x3f0;
  327. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  328. reg &= 0xfffffc00;
  329. reg |= ((width >> 4) - 1) << 4;
  330. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  331. /* Set the Panel Height */
  332. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  333. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  334. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  335. /* Set the Raster Order of the Frame Buffer */
  336. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  337. if (raster_order)
  338. reg |= LCD_RASTER_ORDER;
  339. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  340. switch (bpp) {
  341. case 1:
  342. case 2:
  343. case 4:
  344. case 16:
  345. par->palette_sz = 16 * 2;
  346. break;
  347. case 8:
  348. par->palette_sz = 256 * 2;
  349. break;
  350. default:
  351. return -EINVAL;
  352. }
  353. bpl = width * bpp / 8;
  354. par->databuf_sz = height * bpl + par->palette_sz;
  355. return 0;
  356. }
  357. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  358. unsigned blue, unsigned transp,
  359. struct fb_info *info)
  360. {
  361. struct da8xx_fb_par *par = info->par;
  362. unsigned short *palette = (unsigned short *)par->v_palette_base;
  363. u_short pal;
  364. if (regno > 255)
  365. return 1;
  366. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  367. return 1;
  368. if (info->var.bits_per_pixel == 8) {
  369. red >>= 4;
  370. green >>= 8;
  371. blue >>= 12;
  372. pal = (red & 0x0f00);
  373. pal |= (green & 0x00f0);
  374. pal |= (blue & 0x000f);
  375. palette[regno] = pal;
  376. } else if ((info->var.bits_per_pixel == 16) && regno < 16) {
  377. red >>= (16 - info->var.red.length);
  378. red <<= info->var.red.offset;
  379. green >>= (16 - info->var.green.length);
  380. green <<= info->var.green.offset;
  381. blue >>= (16 - info->var.blue.length);
  382. blue <<= info->var.blue.offset;
  383. par->pseudo_palette[regno] = red | green | blue;
  384. palette[0] = 0x4000;
  385. }
  386. return 0;
  387. }
  388. static int lcd_reset(struct da8xx_fb_par *par)
  389. {
  390. int ret = 0;
  391. /* Disable the Raster if previously Enabled */
  392. if (lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE)
  393. ret = lcd_disable_raster(par);
  394. /* DMA has to be disabled */
  395. lcdc_write(0, LCD_DMA_CTRL_REG);
  396. lcdc_write(0, LCD_RASTER_CTRL_REG);
  397. return ret;
  398. }
  399. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  400. struct da8xx_panel *panel)
  401. {
  402. u32 bpp;
  403. int ret = 0;
  404. ret = lcd_reset(par);
  405. if (ret != 0)
  406. return ret;
  407. /* Configure the LCD clock divisor. */
  408. lcdc_write(LCD_CLK_DIVISOR(panel->pxl_clk) |
  409. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  410. /* Configure the DMA burst size. */
  411. ret = lcd_cfg_dma(cfg->dma_burst_sz);
  412. if (ret < 0)
  413. return ret;
  414. /* Configure the AC bias properties. */
  415. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  416. /* Configure the vertical and horizontal sync properties. */
  417. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  418. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  419. /* Configure for disply */
  420. ret = lcd_cfg_display(cfg);
  421. if (ret < 0)
  422. return ret;
  423. if (QVGA != cfg->p_disp_panel->panel_type)
  424. return -EINVAL;
  425. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  426. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  427. bpp = cfg->bpp;
  428. else
  429. bpp = cfg->p_disp_panel->max_bpp;
  430. if (bpp == 12)
  431. bpp = 16;
  432. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  433. (unsigned int)panel->height, bpp,
  434. cfg->raster_order);
  435. if (ret < 0)
  436. return ret;
  437. /* Configure FDD */
  438. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  439. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  440. return 0;
  441. }
  442. static irqreturn_t lcdc_irq_handler(int irq, void *arg)
  443. {
  444. u32 stat = lcdc_read(LCD_STAT_REG);
  445. struct da8xx_fb_par *par = arg;
  446. u32 reg;
  447. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  448. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  449. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  450. lcdc_write(stat, LCD_STAT_REG);
  451. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  452. } else
  453. lcdc_write(stat, LCD_STAT_REG);
  454. wake_up_interruptible(&par->da8xx_wq);
  455. return IRQ_HANDLED;
  456. }
  457. static int fb_check_var(struct fb_var_screeninfo *var,
  458. struct fb_info *info)
  459. {
  460. int err = 0;
  461. switch (var->bits_per_pixel) {
  462. case 1:
  463. case 8:
  464. var->red.offset = 0;
  465. var->red.length = 8;
  466. var->green.offset = 0;
  467. var->green.length = 8;
  468. var->blue.offset = 0;
  469. var->blue.length = 8;
  470. var->transp.offset = 0;
  471. var->transp.length = 0;
  472. break;
  473. case 4:
  474. var->red.offset = 0;
  475. var->red.length = 4;
  476. var->green.offset = 0;
  477. var->green.length = 4;
  478. var->blue.offset = 0;
  479. var->blue.length = 4;
  480. var->transp.offset = 0;
  481. var->transp.length = 0;
  482. break;
  483. case 16: /* RGB 565 */
  484. var->red.offset = 0;
  485. var->red.length = 5;
  486. var->green.offset = 5;
  487. var->green.length = 6;
  488. var->blue.offset = 11;
  489. var->blue.length = 5;
  490. var->transp.offset = 0;
  491. var->transp.length = 0;
  492. break;
  493. default:
  494. err = -EINVAL;
  495. }
  496. var->red.msb_right = 0;
  497. var->green.msb_right = 0;
  498. var->blue.msb_right = 0;
  499. var->transp.msb_right = 0;
  500. return err;
  501. }
  502. static int __devexit fb_remove(struct platform_device *dev)
  503. {
  504. struct fb_info *info = dev_get_drvdata(&dev->dev);
  505. int ret = 0;
  506. if (info) {
  507. struct da8xx_fb_par *par = info->par;
  508. if (lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE)
  509. ret = lcd_disable_raster(par);
  510. lcdc_write(0, LCD_RASTER_CTRL_REG);
  511. /* disable DMA */
  512. lcdc_write(0, LCD_DMA_CTRL_REG);
  513. unregister_framebuffer(info);
  514. fb_dealloc_cmap(&info->cmap);
  515. dma_free_coherent(NULL, par->databuf_sz + PAGE_SIZE,
  516. info->screen_base,
  517. info->fix.smem_start);
  518. free_irq(par->irq, par);
  519. clk_disable(par->lcdc_clk);
  520. clk_put(par->lcdc_clk);
  521. framebuffer_release(info);
  522. iounmap((void __iomem *)da8xx_fb_reg_base);
  523. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  524. }
  525. return ret;
  526. }
  527. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  528. unsigned long arg)
  529. {
  530. struct lcd_sync_arg sync_arg;
  531. switch (cmd) {
  532. case FBIOGET_CONTRAST:
  533. case FBIOPUT_CONTRAST:
  534. case FBIGET_BRIGHTNESS:
  535. case FBIPUT_BRIGHTNESS:
  536. case FBIGET_COLOR:
  537. case FBIPUT_COLOR:
  538. return -EINVAL;
  539. case FBIPUT_HSYNC:
  540. if (copy_from_user(&sync_arg, (char *)arg,
  541. sizeof(struct lcd_sync_arg)))
  542. return -EINVAL;
  543. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  544. sync_arg.pulse_width,
  545. sync_arg.front_porch);
  546. break;
  547. case FBIPUT_VSYNC:
  548. if (copy_from_user(&sync_arg, (char *)arg,
  549. sizeof(struct lcd_sync_arg)))
  550. return -EINVAL;
  551. lcd_cfg_vertical_sync(sync_arg.back_porch,
  552. sync_arg.pulse_width,
  553. sync_arg.front_porch);
  554. break;
  555. default:
  556. return -EINVAL;
  557. }
  558. return 0;
  559. }
  560. static struct fb_ops da8xx_fb_ops = {
  561. .owner = THIS_MODULE,
  562. .fb_check_var = fb_check_var,
  563. .fb_setcolreg = fb_setcolreg,
  564. .fb_ioctl = fb_ioctl,
  565. .fb_fillrect = cfb_fillrect,
  566. .fb_copyarea = cfb_copyarea,
  567. .fb_imageblit = cfb_imageblit,
  568. };
  569. static int __init fb_probe(struct platform_device *device)
  570. {
  571. struct da8xx_lcdc_platform_data *fb_pdata =
  572. device->dev.platform_data;
  573. struct lcd_ctrl_config *lcd_cfg;
  574. struct da8xx_panel *lcdc_info;
  575. struct fb_info *da8xx_fb_info;
  576. struct clk *fb_clk = NULL;
  577. struct da8xx_fb_par *par;
  578. resource_size_t len;
  579. int ret, i;
  580. if (fb_pdata == NULL) {
  581. dev_err(&device->dev, "Can not get platform data\n");
  582. return -ENOENT;
  583. }
  584. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  585. if (!lcdc_regs) {
  586. dev_err(&device->dev,
  587. "Can not get memory resource for LCD controller\n");
  588. return -ENOENT;
  589. }
  590. len = resource_size(lcdc_regs);
  591. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  592. if (!lcdc_regs)
  593. return -EBUSY;
  594. da8xx_fb_reg_base = (resource_size_t)ioremap(lcdc_regs->start, len);
  595. if (!da8xx_fb_reg_base) {
  596. ret = -EBUSY;
  597. goto err_request_mem;
  598. }
  599. fb_clk = clk_get(&device->dev, NULL);
  600. if (IS_ERR(fb_clk)) {
  601. dev_err(&device->dev, "Can not get device clock\n");
  602. ret = -ENODEV;
  603. goto err_ioremap;
  604. }
  605. ret = clk_enable(fb_clk);
  606. if (ret)
  607. goto err_clk_put;
  608. for (i = 0, lcdc_info = known_lcd_panels;
  609. i < ARRAY_SIZE(known_lcd_panels);
  610. i++, lcdc_info++) {
  611. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  612. break;
  613. }
  614. if (i == ARRAY_SIZE(known_lcd_panels)) {
  615. dev_err(&device->dev, "GLCD: No valid panel found\n");
  616. ret = ENODEV;
  617. goto err_clk_disable;
  618. } else
  619. dev_info(&device->dev, "GLCD: Found %s panel\n",
  620. fb_pdata->type);
  621. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  622. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  623. &device->dev);
  624. if (!da8xx_fb_info) {
  625. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  626. ret = -ENOMEM;
  627. goto err_clk_disable;
  628. }
  629. par = da8xx_fb_info->par;
  630. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  631. dev_err(&device->dev, "lcd_init failed\n");
  632. ret = -EFAULT;
  633. goto err_release_fb;
  634. }
  635. /* allocate frame buffer */
  636. da8xx_fb_info->screen_base = dma_alloc_coherent(NULL,
  637. par->databuf_sz + PAGE_SIZE,
  638. (resource_size_t *)
  639. &da8xx_fb_info->fix.smem_start,
  640. GFP_KERNEL | GFP_DMA);
  641. if (!da8xx_fb_info->screen_base) {
  642. dev_err(&device->dev,
  643. "GLCD: kmalloc for frame buffer failed\n");
  644. ret = -EINVAL;
  645. goto err_release_fb;
  646. }
  647. /* move palette base pointer by (PAGE_SIZE - palette_sz) bytes */
  648. par->v_palette_base = da8xx_fb_info->screen_base +
  649. (PAGE_SIZE - par->palette_sz);
  650. par->p_palette_base = da8xx_fb_info->fix.smem_start +
  651. (PAGE_SIZE - par->palette_sz);
  652. /* the rest of the frame buffer is pixel data */
  653. da8xx_fb_fix.smem_start = par->p_palette_base + par->palette_sz;
  654. da8xx_fb_fix.smem_len = par->databuf_sz - par->palette_sz;
  655. da8xx_fb_fix.line_length = (lcdc_info->width * lcd_cfg->bpp) / 8;
  656. par->lcdc_clk = fb_clk;
  657. init_waitqueue_head(&par->da8xx_wq);
  658. par->irq = platform_get_irq(device, 0);
  659. if (par->irq < 0) {
  660. ret = -ENOENT;
  661. goto err_release_fb_mem;
  662. }
  663. ret = request_irq(par->irq, lcdc_irq_handler, 0, DRIVER_NAME, par);
  664. if (ret)
  665. goto err_release_fb_mem;
  666. /* Initialize par */
  667. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  668. da8xx_fb_var.xres = lcdc_info->width;
  669. da8xx_fb_var.xres_virtual = lcdc_info->width;
  670. da8xx_fb_var.yres = lcdc_info->height;
  671. da8xx_fb_var.yres_virtual = lcdc_info->height;
  672. da8xx_fb_var.grayscale =
  673. lcd_cfg->p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  674. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  675. da8xx_fb_var.hsync_len = lcdc_info->hsw;
  676. da8xx_fb_var.vsync_len = lcdc_info->vsw;
  677. /* Initialize fbinfo */
  678. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  679. da8xx_fb_info->fix = da8xx_fb_fix;
  680. da8xx_fb_info->var = da8xx_fb_var;
  681. da8xx_fb_info->fbops = &da8xx_fb_ops;
  682. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  683. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  684. if (ret)
  685. goto err_free_irq;
  686. /* First palette_sz byte of the frame buffer is the palette */
  687. da8xx_fb_info->cmap.len = par->palette_sz;
  688. /* Flush the buffer to the screen. */
  689. lcd_blit(LOAD_DATA, par);
  690. /* initialize var_screeninfo */
  691. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  692. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  693. dev_set_drvdata(&device->dev, da8xx_fb_info);
  694. /* Register the Frame Buffer */
  695. if (register_framebuffer(da8xx_fb_info) < 0) {
  696. dev_err(&device->dev,
  697. "GLCD: Frame Buffer Registration Failed!\n");
  698. ret = -EINVAL;
  699. goto err_dealloc_cmap;
  700. }
  701. /* enable raster engine */
  702. lcdc_write(lcdc_read(LCD_RASTER_CTRL_REG) |
  703. LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  704. return 0;
  705. err_dealloc_cmap:
  706. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  707. err_free_irq:
  708. free_irq(par->irq, par);
  709. err_release_fb_mem:
  710. dma_free_coherent(NULL, par->databuf_sz + PAGE_SIZE,
  711. da8xx_fb_info->screen_base,
  712. da8xx_fb_info->fix.smem_start);
  713. err_release_fb:
  714. framebuffer_release(da8xx_fb_info);
  715. err_clk_disable:
  716. clk_disable(fb_clk);
  717. err_clk_put:
  718. clk_put(fb_clk);
  719. err_ioremap:
  720. iounmap((void __iomem *)da8xx_fb_reg_base);
  721. err_request_mem:
  722. release_mem_region(lcdc_regs->start, len);
  723. return ret;
  724. }
  725. #ifdef CONFIG_PM
  726. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  727. {
  728. return -EBUSY;
  729. }
  730. static int fb_resume(struct platform_device *dev)
  731. {
  732. return -EBUSY;
  733. }
  734. #else
  735. #define fb_suspend NULL
  736. #define fb_resume NULL
  737. #endif
  738. static struct platform_driver da8xx_fb_driver = {
  739. .probe = fb_probe,
  740. .remove = fb_remove,
  741. .suspend = fb_suspend,
  742. .resume = fb_resume,
  743. .driver = {
  744. .name = DRIVER_NAME,
  745. .owner = THIS_MODULE,
  746. },
  747. };
  748. static int __init da8xx_fb_init(void)
  749. {
  750. return platform_driver_register(&da8xx_fb_driver);
  751. }
  752. static void __exit da8xx_fb_cleanup(void)
  753. {
  754. platform_driver_unregister(&da8xx_fb_driver);
  755. }
  756. module_init(da8xx_fb_init);
  757. module_exit(da8xx_fb_cleanup);
  758. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  759. MODULE_AUTHOR("Texas Instruments");
  760. MODULE_LICENSE("GPL");