rv770.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include <drm/radeon_drm.h>
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
  44. static int rv770_uvd_calc_post_div(unsigned target_freq,
  45. unsigned vco_freq,
  46. unsigned *div)
  47. {
  48. /* Fclk = Fvco / PDIV */
  49. *div = vco_freq / target_freq;
  50. /* we alway need a frequency less than or equal the target */
  51. if ((vco_freq / *div) > target_freq)
  52. *div += 1;
  53. /* out of range ? */
  54. if (*div > 30)
  55. return -1; /* forget it */
  56. *div -= 1;
  57. return vco_freq / (*div + 1);
  58. }
  59. static int rv770_uvd_send_upll_ctlreq(struct radeon_device *rdev)
  60. {
  61. unsigned i;
  62. /* assert UPLL_CTLREQ */
  63. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_CTLREQ_MASK, ~UPLL_CTLREQ_MASK);
  64. /* wait for CTLACK and CTLACK2 to get asserted */
  65. for (i = 0; i < 100; ++i) {
  66. uint32_t mask = UPLL_CTLACK_MASK | UPLL_CTLACK2_MASK;
  67. if ((RREG32(CG_UPLL_FUNC_CNTL) & mask) == mask)
  68. break;
  69. mdelay(10);
  70. }
  71. if (i == 100)
  72. return -ETIMEDOUT;
  73. /* deassert UPLL_CTLREQ */
  74. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_CTLREQ_MASK);
  75. return 0;
  76. }
  77. int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  78. {
  79. /* start off with something large */
  80. int optimal_diff_score = 0x7FFFFFF;
  81. unsigned optimal_fb_div = 0, optimal_vclk_div = 0;
  82. unsigned optimal_dclk_div = 0, optimal_vco_freq = 0;
  83. unsigned vco_freq, vco_min = 50000, vco_max = 160000;
  84. unsigned ref_freq = rdev->clock.spll.reference_freq;
  85. int r;
  86. /* RV740 uses evergreen uvd clk programming */
  87. if (rdev->family == CHIP_RV740)
  88. return evergreen_set_uvd_clocks(rdev, vclk, dclk);
  89. /* bypass vclk and dclk with bclk */
  90. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  91. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  92. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  93. if (!vclk || !dclk) {
  94. /* keep the Bypass mode, put PLL to sleep */
  95. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  96. return 0;
  97. }
  98. /* loop through vco from low to high */
  99. vco_min = max(max(vco_min, vclk), dclk);
  100. for (vco_freq = vco_min; vco_freq <= vco_max; vco_freq += 500) {
  101. uint64_t fb_div = (uint64_t)vco_freq * 43663;
  102. int calc_clk, diff_score, diff_vclk, diff_dclk;
  103. unsigned vclk_div, dclk_div;
  104. do_div(fb_div, ref_freq);
  105. fb_div |= 1;
  106. /* fb div out of range ? */
  107. if (fb_div > 0x03FFFFFF)
  108. break; /* it can oly get worse */
  109. /* calc vclk with current vco freq. */
  110. calc_clk = rv770_uvd_calc_post_div(vclk, vco_freq, &vclk_div);
  111. if (calc_clk == -1)
  112. break; /* vco is too big, it has to stop. */
  113. diff_vclk = vclk - calc_clk;
  114. /* calc dclk with current vco freq. */
  115. calc_clk = rv770_uvd_calc_post_div(dclk, vco_freq, &dclk_div);
  116. if (calc_clk == -1)
  117. break; /* vco is too big, it has to stop. */
  118. diff_dclk = dclk - calc_clk;
  119. /* determine if this vco setting is better than current optimal settings */
  120. diff_score = abs(diff_vclk) + abs(diff_dclk);
  121. if (diff_score < optimal_diff_score) {
  122. optimal_fb_div = fb_div;
  123. optimal_vclk_div = vclk_div;
  124. optimal_dclk_div = dclk_div;
  125. optimal_vco_freq = vco_freq;
  126. optimal_diff_score = diff_score;
  127. if (optimal_diff_score == 0)
  128. break; /* it can't get better than this */
  129. }
  130. }
  131. /* set UPLL_FB_DIV to 0x50000 */
  132. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(0x50000), ~UPLL_FB_DIV_MASK);
  133. /* deassert UPLL_RESET and UPLL_SLEEP */
  134. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~(UPLL_RESET_MASK | UPLL_SLEEP_MASK));
  135. /* assert BYPASS EN and FB_DIV[0] <- ??? why? */
  136. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  137. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(1), ~UPLL_FB_DIV(1));
  138. r = rv770_uvd_send_upll_ctlreq(rdev);
  139. if (r)
  140. return r;
  141. /* assert PLL_RESET */
  142. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  143. /* set the required FB_DIV, REF_DIV, Post divder values */
  144. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REF_DIV(1), ~UPLL_REF_DIV_MASK);
  145. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  146. UPLL_SW_HILEN(optimal_vclk_div >> 1) |
  147. UPLL_SW_LOLEN((optimal_vclk_div >> 1) + (optimal_vclk_div & 1)) |
  148. UPLL_SW_HILEN2(optimal_dclk_div >> 1) |
  149. UPLL_SW_LOLEN2((optimal_dclk_div >> 1) + (optimal_dclk_div & 1)),
  150. ~UPLL_SW_MASK);
  151. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(optimal_fb_div),
  152. ~UPLL_FB_DIV_MASK);
  153. /* give the PLL some time to settle */
  154. mdelay(15);
  155. /* deassert PLL_RESET */
  156. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  157. mdelay(15);
  158. /* deassert BYPASS EN and FB_DIV[0] <- ??? why? */
  159. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  160. WREG32_P(CG_UPLL_FUNC_CNTL_3, 0, ~UPLL_FB_DIV(1));
  161. r = rv770_uvd_send_upll_ctlreq(rdev);
  162. if (r)
  163. return r;
  164. /* switch VCLK and DCLK selection */
  165. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  166. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  167. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  168. mdelay(100);
  169. return 0;
  170. }
  171. #define PCIE_BUS_CLK 10000
  172. #define TCLK (PCIE_BUS_CLK / 10)
  173. /**
  174. * rv770_get_xclk - get the xclk
  175. *
  176. * @rdev: radeon_device pointer
  177. *
  178. * Returns the reference clock used by the gfx engine
  179. * (r7xx-cayman).
  180. */
  181. u32 rv770_get_xclk(struct radeon_device *rdev)
  182. {
  183. u32 reference_clock = rdev->clock.spll.reference_freq;
  184. u32 tmp = RREG32(CG_CLKPIN_CNTL);
  185. if (tmp & MUX_TCLK_TO_XCLK)
  186. return TCLK;
  187. if (tmp & XTALIN_DIVIDE)
  188. return reference_clock / 4;
  189. return reference_clock;
  190. }
  191. int rv770_uvd_resume(struct radeon_device *rdev)
  192. {
  193. uint64_t addr;
  194. uint32_t chip_id, size;
  195. int r;
  196. r = radeon_uvd_resume(rdev);
  197. if (r)
  198. return r;
  199. /* programm the VCPU memory controller bits 0-27 */
  200. addr = rdev->uvd.gpu_addr >> 3;
  201. size = RADEON_GPU_PAGE_ALIGN(rdev->uvd_fw->size + 4) >> 3;
  202. WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
  203. WREG32(UVD_VCPU_CACHE_SIZE0, size);
  204. addr += size;
  205. size = RADEON_UVD_STACK_SIZE >> 3;
  206. WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
  207. WREG32(UVD_VCPU_CACHE_SIZE1, size);
  208. addr += size;
  209. size = RADEON_UVD_HEAP_SIZE >> 3;
  210. WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
  211. WREG32(UVD_VCPU_CACHE_SIZE2, size);
  212. /* bits 28-31 */
  213. addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
  214. WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  215. /* bits 32-39 */
  216. addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
  217. WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  218. /* tell firmware which hardware it is running on */
  219. switch (rdev->family) {
  220. default:
  221. return -EINVAL;
  222. case CHIP_RV710:
  223. chip_id = 0x01000005;
  224. break;
  225. case CHIP_RV730:
  226. chip_id = 0x01000006;
  227. break;
  228. case CHIP_RV740:
  229. chip_id = 0x01000007;
  230. break;
  231. case CHIP_CYPRESS:
  232. case CHIP_HEMLOCK:
  233. chip_id = 0x01000008;
  234. break;
  235. case CHIP_JUNIPER:
  236. chip_id = 0x01000009;
  237. break;
  238. case CHIP_REDWOOD:
  239. chip_id = 0x0100000a;
  240. break;
  241. case CHIP_CEDAR:
  242. chip_id = 0x0100000b;
  243. break;
  244. case CHIP_SUMO:
  245. chip_id = 0x0100000c;
  246. break;
  247. case CHIP_SUMO2:
  248. chip_id = 0x0100000d;
  249. break;
  250. case CHIP_PALM:
  251. chip_id = 0x0100000e;
  252. break;
  253. case CHIP_CAYMAN:
  254. chip_id = 0x0100000f;
  255. break;
  256. case CHIP_BARTS:
  257. chip_id = 0x01000010;
  258. break;
  259. case CHIP_TURKS:
  260. chip_id = 0x01000011;
  261. break;
  262. case CHIP_CAICOS:
  263. chip_id = 0x01000012;
  264. break;
  265. case CHIP_TAHITI:
  266. chip_id = 0x01000014;
  267. break;
  268. case CHIP_VERDE:
  269. chip_id = 0x01000015;
  270. break;
  271. case CHIP_PITCAIRN:
  272. chip_id = 0x01000016;
  273. break;
  274. case CHIP_ARUBA:
  275. chip_id = 0x01000017;
  276. break;
  277. }
  278. WREG32(UVD_VCPU_CHIP_ID, chip_id);
  279. return 0;
  280. }
  281. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  282. {
  283. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  284. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  285. int i;
  286. /* Lock the graphics update lock */
  287. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  288. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  289. /* update the scanout addresses */
  290. if (radeon_crtc->crtc_id) {
  291. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  292. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  293. } else {
  294. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  295. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  296. }
  297. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  298. (u32)crtc_base);
  299. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  300. (u32)crtc_base);
  301. /* Wait for update_pending to go high. */
  302. for (i = 0; i < rdev->usec_timeout; i++) {
  303. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  304. break;
  305. udelay(1);
  306. }
  307. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  308. /* Unlock the lock, so double-buffering can take place inside vblank */
  309. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  310. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  311. /* Return current update_pending status: */
  312. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  313. }
  314. /* get temperature in millidegrees */
  315. int rv770_get_temp(struct radeon_device *rdev)
  316. {
  317. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  318. ASIC_T_SHIFT;
  319. int actual_temp;
  320. if (temp & 0x400)
  321. actual_temp = -256;
  322. else if (temp & 0x200)
  323. actual_temp = 255;
  324. else if (temp & 0x100) {
  325. actual_temp = temp & 0x1ff;
  326. actual_temp |= ~0x1ff;
  327. } else
  328. actual_temp = temp & 0xff;
  329. return (actual_temp * 1000) / 2;
  330. }
  331. void rv770_pm_misc(struct radeon_device *rdev)
  332. {
  333. int req_ps_idx = rdev->pm.requested_power_state_index;
  334. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  335. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  336. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  337. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  338. /* 0xff01 is a flag rather then an actual voltage */
  339. if (voltage->voltage == 0xff01)
  340. return;
  341. if (voltage->voltage != rdev->pm.current_vddc) {
  342. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  343. rdev->pm.current_vddc = voltage->voltage;
  344. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  345. }
  346. }
  347. }
  348. /*
  349. * GART
  350. */
  351. static int rv770_pcie_gart_enable(struct radeon_device *rdev)
  352. {
  353. u32 tmp;
  354. int r, i;
  355. if (rdev->gart.robj == NULL) {
  356. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  357. return -EINVAL;
  358. }
  359. r = radeon_gart_table_vram_pin(rdev);
  360. if (r)
  361. return r;
  362. radeon_gart_restore(rdev);
  363. /* Setup L2 cache */
  364. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  365. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  366. EFFECTIVE_L2_QUEUE_SIZE(7));
  367. WREG32(VM_L2_CNTL2, 0);
  368. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  369. /* Setup TLB control */
  370. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  371. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  372. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  373. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  374. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  375. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  376. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  377. if (rdev->family == CHIP_RV740)
  378. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  379. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  380. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  381. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  382. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  383. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  384. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  385. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  386. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  387. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  388. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  389. (u32)(rdev->dummy_page.addr >> 12));
  390. for (i = 1; i < 7; i++)
  391. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  392. r600_pcie_gart_tlb_flush(rdev);
  393. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  394. (unsigned)(rdev->mc.gtt_size >> 20),
  395. (unsigned long long)rdev->gart.table_addr);
  396. rdev->gart.ready = true;
  397. return 0;
  398. }
  399. static void rv770_pcie_gart_disable(struct radeon_device *rdev)
  400. {
  401. u32 tmp;
  402. int i;
  403. /* Disable all tables */
  404. for (i = 0; i < 7; i++)
  405. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  406. /* Setup L2 cache */
  407. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  408. EFFECTIVE_L2_QUEUE_SIZE(7));
  409. WREG32(VM_L2_CNTL2, 0);
  410. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  411. /* Setup TLB control */
  412. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  413. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  414. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  415. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  416. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  417. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  418. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  419. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  420. radeon_gart_table_vram_unpin(rdev);
  421. }
  422. static void rv770_pcie_gart_fini(struct radeon_device *rdev)
  423. {
  424. radeon_gart_fini(rdev);
  425. rv770_pcie_gart_disable(rdev);
  426. radeon_gart_table_vram_free(rdev);
  427. }
  428. static void rv770_agp_enable(struct radeon_device *rdev)
  429. {
  430. u32 tmp;
  431. int i;
  432. /* Setup L2 cache */
  433. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  434. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  435. EFFECTIVE_L2_QUEUE_SIZE(7));
  436. WREG32(VM_L2_CNTL2, 0);
  437. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  438. /* Setup TLB control */
  439. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  440. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  441. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  442. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  443. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  444. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  445. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  446. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  447. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  448. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  449. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  450. for (i = 0; i < 7; i++)
  451. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  452. }
  453. static void rv770_mc_program(struct radeon_device *rdev)
  454. {
  455. struct rv515_mc_save save;
  456. u32 tmp;
  457. int i, j;
  458. /* Initialize HDP */
  459. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  460. WREG32((0x2c14 + j), 0x00000000);
  461. WREG32((0x2c18 + j), 0x00000000);
  462. WREG32((0x2c1c + j), 0x00000000);
  463. WREG32((0x2c20 + j), 0x00000000);
  464. WREG32((0x2c24 + j), 0x00000000);
  465. }
  466. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  467. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  468. */
  469. tmp = RREG32(HDP_DEBUG1);
  470. rv515_mc_stop(rdev, &save);
  471. if (r600_mc_wait_for_idle(rdev)) {
  472. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  473. }
  474. /* Lockout access through VGA aperture*/
  475. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  476. /* Update configuration */
  477. if (rdev->flags & RADEON_IS_AGP) {
  478. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  479. /* VRAM before AGP */
  480. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  481. rdev->mc.vram_start >> 12);
  482. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  483. rdev->mc.gtt_end >> 12);
  484. } else {
  485. /* VRAM after AGP */
  486. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  487. rdev->mc.gtt_start >> 12);
  488. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  489. rdev->mc.vram_end >> 12);
  490. }
  491. } else {
  492. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  493. rdev->mc.vram_start >> 12);
  494. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  495. rdev->mc.vram_end >> 12);
  496. }
  497. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  498. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  499. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  500. WREG32(MC_VM_FB_LOCATION, tmp);
  501. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  502. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  503. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  504. if (rdev->flags & RADEON_IS_AGP) {
  505. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  506. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  507. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  508. } else {
  509. WREG32(MC_VM_AGP_BASE, 0);
  510. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  511. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  512. }
  513. if (r600_mc_wait_for_idle(rdev)) {
  514. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  515. }
  516. rv515_mc_resume(rdev, &save);
  517. /* we need to own VRAM, so turn off the VGA renderer here
  518. * to stop it overwriting our objects */
  519. rv515_vga_render_disable(rdev);
  520. }
  521. /*
  522. * CP.
  523. */
  524. void r700_cp_stop(struct radeon_device *rdev)
  525. {
  526. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  527. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  528. WREG32(SCRATCH_UMSK, 0);
  529. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  530. }
  531. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  532. {
  533. const __be32 *fw_data;
  534. int i;
  535. if (!rdev->me_fw || !rdev->pfp_fw)
  536. return -EINVAL;
  537. r700_cp_stop(rdev);
  538. WREG32(CP_RB_CNTL,
  539. #ifdef __BIG_ENDIAN
  540. BUF_SWAP_32BIT |
  541. #endif
  542. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  543. /* Reset cp */
  544. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  545. RREG32(GRBM_SOFT_RESET);
  546. mdelay(15);
  547. WREG32(GRBM_SOFT_RESET, 0);
  548. fw_data = (const __be32 *)rdev->pfp_fw->data;
  549. WREG32(CP_PFP_UCODE_ADDR, 0);
  550. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  551. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  552. WREG32(CP_PFP_UCODE_ADDR, 0);
  553. fw_data = (const __be32 *)rdev->me_fw->data;
  554. WREG32(CP_ME_RAM_WADDR, 0);
  555. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  556. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  557. WREG32(CP_PFP_UCODE_ADDR, 0);
  558. WREG32(CP_ME_RAM_WADDR, 0);
  559. WREG32(CP_ME_RAM_RADDR, 0);
  560. return 0;
  561. }
  562. void r700_cp_fini(struct radeon_device *rdev)
  563. {
  564. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  565. r700_cp_stop(rdev);
  566. radeon_ring_fini(rdev, ring);
  567. radeon_scratch_free(rdev, ring->rptr_save_reg);
  568. }
  569. /*
  570. * Core functions
  571. */
  572. static void rv770_gpu_init(struct radeon_device *rdev)
  573. {
  574. int i, j, num_qd_pipes;
  575. u32 ta_aux_cntl;
  576. u32 sx_debug_1;
  577. u32 smx_dc_ctl0;
  578. u32 db_debug3;
  579. u32 num_gs_verts_per_thread;
  580. u32 vgt_gs_per_es;
  581. u32 gs_prim_buffer_depth = 0;
  582. u32 sq_ms_fifo_sizes;
  583. u32 sq_config;
  584. u32 sq_thread_resource_mgmt;
  585. u32 hdp_host_path_cntl;
  586. u32 sq_dyn_gpr_size_simd_ab_0;
  587. u32 gb_tiling_config = 0;
  588. u32 cc_rb_backend_disable = 0;
  589. u32 cc_gc_shader_pipe_config = 0;
  590. u32 mc_arb_ramcfg;
  591. u32 db_debug4, tmp;
  592. u32 inactive_pipes, shader_pipe_config;
  593. u32 disabled_rb_mask;
  594. unsigned active_number;
  595. /* setup chip specs */
  596. rdev->config.rv770.tiling_group_size = 256;
  597. switch (rdev->family) {
  598. case CHIP_RV770:
  599. rdev->config.rv770.max_pipes = 4;
  600. rdev->config.rv770.max_tile_pipes = 8;
  601. rdev->config.rv770.max_simds = 10;
  602. rdev->config.rv770.max_backends = 4;
  603. rdev->config.rv770.max_gprs = 256;
  604. rdev->config.rv770.max_threads = 248;
  605. rdev->config.rv770.max_stack_entries = 512;
  606. rdev->config.rv770.max_hw_contexts = 8;
  607. rdev->config.rv770.max_gs_threads = 16 * 2;
  608. rdev->config.rv770.sx_max_export_size = 128;
  609. rdev->config.rv770.sx_max_export_pos_size = 16;
  610. rdev->config.rv770.sx_max_export_smx_size = 112;
  611. rdev->config.rv770.sq_num_cf_insts = 2;
  612. rdev->config.rv770.sx_num_of_sets = 7;
  613. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  614. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  615. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  616. break;
  617. case CHIP_RV730:
  618. rdev->config.rv770.max_pipes = 2;
  619. rdev->config.rv770.max_tile_pipes = 4;
  620. rdev->config.rv770.max_simds = 8;
  621. rdev->config.rv770.max_backends = 2;
  622. rdev->config.rv770.max_gprs = 128;
  623. rdev->config.rv770.max_threads = 248;
  624. rdev->config.rv770.max_stack_entries = 256;
  625. rdev->config.rv770.max_hw_contexts = 8;
  626. rdev->config.rv770.max_gs_threads = 16 * 2;
  627. rdev->config.rv770.sx_max_export_size = 256;
  628. rdev->config.rv770.sx_max_export_pos_size = 32;
  629. rdev->config.rv770.sx_max_export_smx_size = 224;
  630. rdev->config.rv770.sq_num_cf_insts = 2;
  631. rdev->config.rv770.sx_num_of_sets = 7;
  632. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  633. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  634. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  635. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  636. rdev->config.rv770.sx_max_export_pos_size -= 16;
  637. rdev->config.rv770.sx_max_export_smx_size += 16;
  638. }
  639. break;
  640. case CHIP_RV710:
  641. rdev->config.rv770.max_pipes = 2;
  642. rdev->config.rv770.max_tile_pipes = 2;
  643. rdev->config.rv770.max_simds = 2;
  644. rdev->config.rv770.max_backends = 1;
  645. rdev->config.rv770.max_gprs = 256;
  646. rdev->config.rv770.max_threads = 192;
  647. rdev->config.rv770.max_stack_entries = 256;
  648. rdev->config.rv770.max_hw_contexts = 4;
  649. rdev->config.rv770.max_gs_threads = 8 * 2;
  650. rdev->config.rv770.sx_max_export_size = 128;
  651. rdev->config.rv770.sx_max_export_pos_size = 16;
  652. rdev->config.rv770.sx_max_export_smx_size = 112;
  653. rdev->config.rv770.sq_num_cf_insts = 1;
  654. rdev->config.rv770.sx_num_of_sets = 7;
  655. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  656. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  657. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  658. break;
  659. case CHIP_RV740:
  660. rdev->config.rv770.max_pipes = 4;
  661. rdev->config.rv770.max_tile_pipes = 4;
  662. rdev->config.rv770.max_simds = 8;
  663. rdev->config.rv770.max_backends = 4;
  664. rdev->config.rv770.max_gprs = 256;
  665. rdev->config.rv770.max_threads = 248;
  666. rdev->config.rv770.max_stack_entries = 512;
  667. rdev->config.rv770.max_hw_contexts = 8;
  668. rdev->config.rv770.max_gs_threads = 16 * 2;
  669. rdev->config.rv770.sx_max_export_size = 256;
  670. rdev->config.rv770.sx_max_export_pos_size = 32;
  671. rdev->config.rv770.sx_max_export_smx_size = 224;
  672. rdev->config.rv770.sq_num_cf_insts = 2;
  673. rdev->config.rv770.sx_num_of_sets = 7;
  674. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  675. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  676. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  677. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  678. rdev->config.rv770.sx_max_export_pos_size -= 16;
  679. rdev->config.rv770.sx_max_export_smx_size += 16;
  680. }
  681. break;
  682. default:
  683. break;
  684. }
  685. /* Initialize HDP */
  686. j = 0;
  687. for (i = 0; i < 32; i++) {
  688. WREG32((0x2c14 + j), 0x00000000);
  689. WREG32((0x2c18 + j), 0x00000000);
  690. WREG32((0x2c1c + j), 0x00000000);
  691. WREG32((0x2c20 + j), 0x00000000);
  692. WREG32((0x2c24 + j), 0x00000000);
  693. j += 0x18;
  694. }
  695. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  696. /* setup tiling, simd, pipe config */
  697. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  698. shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  699. inactive_pipes = (shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  700. for (i = 0, tmp = 1, active_number = 0; i < R7XX_MAX_PIPES; i++) {
  701. if (!(inactive_pipes & tmp)) {
  702. active_number++;
  703. }
  704. tmp <<= 1;
  705. }
  706. if (active_number == 1) {
  707. WREG32(SPI_CONFIG_CNTL, DISABLE_INTERP_1);
  708. } else {
  709. WREG32(SPI_CONFIG_CNTL, 0);
  710. }
  711. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  712. tmp = R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_rb_backend_disable >> 16);
  713. if (tmp < rdev->config.rv770.max_backends) {
  714. rdev->config.rv770.max_backends = tmp;
  715. }
  716. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  717. tmp = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R7XX_MAX_PIPES_MASK);
  718. if (tmp < rdev->config.rv770.max_pipes) {
  719. rdev->config.rv770.max_pipes = tmp;
  720. }
  721. tmp = R7XX_MAX_SIMDS - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
  722. if (tmp < rdev->config.rv770.max_simds) {
  723. rdev->config.rv770.max_simds = tmp;
  724. }
  725. switch (rdev->config.rv770.max_tile_pipes) {
  726. case 1:
  727. default:
  728. gb_tiling_config = PIPE_TILING(0);
  729. break;
  730. case 2:
  731. gb_tiling_config = PIPE_TILING(1);
  732. break;
  733. case 4:
  734. gb_tiling_config = PIPE_TILING(2);
  735. break;
  736. case 8:
  737. gb_tiling_config = PIPE_TILING(3);
  738. break;
  739. }
  740. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  741. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R7XX_MAX_BACKENDS_MASK;
  742. tmp = (gb_tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  743. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends,
  744. R7XX_MAX_BACKENDS, disabled_rb_mask);
  745. gb_tiling_config |= tmp << 16;
  746. rdev->config.rv770.backend_map = tmp;
  747. if (rdev->family == CHIP_RV770)
  748. gb_tiling_config |= BANK_TILING(1);
  749. else {
  750. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  751. gb_tiling_config |= BANK_TILING(1);
  752. else
  753. gb_tiling_config |= BANK_TILING(0);
  754. }
  755. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  756. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  757. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  758. gb_tiling_config |= ROW_TILING(3);
  759. gb_tiling_config |= SAMPLE_SPLIT(3);
  760. } else {
  761. gb_tiling_config |=
  762. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  763. gb_tiling_config |=
  764. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  765. }
  766. gb_tiling_config |= BANK_SWAPS(1);
  767. rdev->config.rv770.tile_config = gb_tiling_config;
  768. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  769. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  770. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  771. WREG32(DMA_TILING_CONFIG, (gb_tiling_config & 0xffff));
  772. WREG32(DMA_TILING_CONFIG2, (gb_tiling_config & 0xffff));
  773. if (rdev->family == CHIP_RV730) {
  774. WREG32(UVD_UDEC_DB_TILING_CONFIG, (gb_tiling_config & 0xffff));
  775. WREG32(UVD_UDEC_DBW_TILING_CONFIG, (gb_tiling_config & 0xffff));
  776. WREG32(UVD_UDEC_TILING_CONFIG, (gb_tiling_config & 0xffff));
  777. }
  778. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  779. WREG32(CGTS_TCC_DISABLE, 0);
  780. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  781. WREG32(CGTS_USER_TCC_DISABLE, 0);
  782. num_qd_pipes = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  783. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  784. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  785. /* set HW defaults for 3D engine */
  786. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  787. ROQ_IB2_START(0x2b)));
  788. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  789. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  790. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  791. sx_debug_1 = RREG32(SX_DEBUG_1);
  792. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  793. WREG32(SX_DEBUG_1, sx_debug_1);
  794. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  795. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  796. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  797. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  798. if (rdev->family != CHIP_RV740)
  799. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  800. GS_FLUSH_CTL(4) |
  801. ACK_FLUSH_CTL(3) |
  802. SYNC_FLUSH_CTL));
  803. if (rdev->family != CHIP_RV770)
  804. WREG32(SMX_SAR_CTL0, 0x00003f3f);
  805. db_debug3 = RREG32(DB_DEBUG3);
  806. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  807. switch (rdev->family) {
  808. case CHIP_RV770:
  809. case CHIP_RV740:
  810. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  811. break;
  812. case CHIP_RV710:
  813. case CHIP_RV730:
  814. default:
  815. db_debug3 |= DB_CLK_OFF_DELAY(2);
  816. break;
  817. }
  818. WREG32(DB_DEBUG3, db_debug3);
  819. if (rdev->family != CHIP_RV770) {
  820. db_debug4 = RREG32(DB_DEBUG4);
  821. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  822. WREG32(DB_DEBUG4, db_debug4);
  823. }
  824. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  825. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  826. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  827. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  828. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  829. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  830. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  831. WREG32(VGT_NUM_INSTANCES, 1);
  832. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  833. WREG32(CP_PERFMON_CNTL, 0);
  834. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  835. DONE_FIFO_HIWATER(0xe0) |
  836. ALU_UPDATE_FIFO_HIWATER(0x8));
  837. switch (rdev->family) {
  838. case CHIP_RV770:
  839. case CHIP_RV730:
  840. case CHIP_RV710:
  841. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  842. break;
  843. case CHIP_RV740:
  844. default:
  845. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  846. break;
  847. }
  848. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  849. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  850. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  851. */
  852. sq_config = RREG32(SQ_CONFIG);
  853. sq_config &= ~(PS_PRIO(3) |
  854. VS_PRIO(3) |
  855. GS_PRIO(3) |
  856. ES_PRIO(3));
  857. sq_config |= (DX9_CONSTS |
  858. VC_ENABLE |
  859. EXPORT_SRC_C |
  860. PS_PRIO(0) |
  861. VS_PRIO(1) |
  862. GS_PRIO(2) |
  863. ES_PRIO(3));
  864. if (rdev->family == CHIP_RV710)
  865. /* no vertex cache */
  866. sq_config &= ~VC_ENABLE;
  867. WREG32(SQ_CONFIG, sq_config);
  868. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  869. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  870. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  871. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  872. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  873. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  874. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  875. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  876. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  877. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  878. else
  879. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  880. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  881. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  882. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  883. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  884. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  885. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  886. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  887. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  888. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  889. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  890. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  891. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  892. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  893. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  894. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  895. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  896. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  897. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  898. FORCE_EOV_MAX_REZ_CNT(255)));
  899. if (rdev->family == CHIP_RV710)
  900. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  901. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  902. else
  903. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  904. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  905. switch (rdev->family) {
  906. case CHIP_RV770:
  907. case CHIP_RV730:
  908. case CHIP_RV740:
  909. gs_prim_buffer_depth = 384;
  910. break;
  911. case CHIP_RV710:
  912. gs_prim_buffer_depth = 128;
  913. break;
  914. default:
  915. break;
  916. }
  917. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  918. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  919. /* Max value for this is 256 */
  920. if (vgt_gs_per_es > 256)
  921. vgt_gs_per_es = 256;
  922. WREG32(VGT_ES_PER_GS, 128);
  923. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  924. WREG32(VGT_GS_PER_VS, 2);
  925. /* more default values. 2D/3D driver should adjust as needed */
  926. WREG32(VGT_GS_VERTEX_REUSE, 16);
  927. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  928. WREG32(VGT_STRMOUT_EN, 0);
  929. WREG32(SX_MISC, 0);
  930. WREG32(PA_SC_MODE_CNTL, 0);
  931. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  932. WREG32(PA_SC_AA_CONFIG, 0);
  933. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  934. WREG32(PA_SC_LINE_STIPPLE, 0);
  935. WREG32(SPI_INPUT_Z, 0);
  936. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  937. WREG32(CB_COLOR7_FRAG, 0);
  938. /* clear render buffer base addresses */
  939. WREG32(CB_COLOR0_BASE, 0);
  940. WREG32(CB_COLOR1_BASE, 0);
  941. WREG32(CB_COLOR2_BASE, 0);
  942. WREG32(CB_COLOR3_BASE, 0);
  943. WREG32(CB_COLOR4_BASE, 0);
  944. WREG32(CB_COLOR5_BASE, 0);
  945. WREG32(CB_COLOR6_BASE, 0);
  946. WREG32(CB_COLOR7_BASE, 0);
  947. WREG32(TCP_CNTL, 0);
  948. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  949. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  950. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  951. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  952. NUM_CLIP_SEQ(3)));
  953. WREG32(VC_ENHANCE, 0);
  954. }
  955. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  956. {
  957. u64 size_bf, size_af;
  958. if (mc->mc_vram_size > 0xE0000000) {
  959. /* leave room for at least 512M GTT */
  960. dev_warn(rdev->dev, "limiting VRAM\n");
  961. mc->real_vram_size = 0xE0000000;
  962. mc->mc_vram_size = 0xE0000000;
  963. }
  964. if (rdev->flags & RADEON_IS_AGP) {
  965. size_bf = mc->gtt_start;
  966. size_af = mc->mc_mask - mc->gtt_end;
  967. if (size_bf > size_af) {
  968. if (mc->mc_vram_size > size_bf) {
  969. dev_warn(rdev->dev, "limiting VRAM\n");
  970. mc->real_vram_size = size_bf;
  971. mc->mc_vram_size = size_bf;
  972. }
  973. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  974. } else {
  975. if (mc->mc_vram_size > size_af) {
  976. dev_warn(rdev->dev, "limiting VRAM\n");
  977. mc->real_vram_size = size_af;
  978. mc->mc_vram_size = size_af;
  979. }
  980. mc->vram_start = mc->gtt_end + 1;
  981. }
  982. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  983. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  984. mc->mc_vram_size >> 20, mc->vram_start,
  985. mc->vram_end, mc->real_vram_size >> 20);
  986. } else {
  987. radeon_vram_location(rdev, &rdev->mc, 0);
  988. rdev->mc.gtt_base_align = 0;
  989. radeon_gtt_location(rdev, mc);
  990. }
  991. }
  992. static int rv770_mc_init(struct radeon_device *rdev)
  993. {
  994. u32 tmp;
  995. int chansize, numchan;
  996. /* Get VRAM informations */
  997. rdev->mc.vram_is_ddr = true;
  998. tmp = RREG32(MC_ARB_RAMCFG);
  999. if (tmp & CHANSIZE_OVERRIDE) {
  1000. chansize = 16;
  1001. } else if (tmp & CHANSIZE_MASK) {
  1002. chansize = 64;
  1003. } else {
  1004. chansize = 32;
  1005. }
  1006. tmp = RREG32(MC_SHARED_CHMAP);
  1007. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1008. case 0:
  1009. default:
  1010. numchan = 1;
  1011. break;
  1012. case 1:
  1013. numchan = 2;
  1014. break;
  1015. case 2:
  1016. numchan = 4;
  1017. break;
  1018. case 3:
  1019. numchan = 8;
  1020. break;
  1021. }
  1022. rdev->mc.vram_width = numchan * chansize;
  1023. /* Could aper size report 0 ? */
  1024. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1025. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1026. /* Setup GPU memory space */
  1027. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1028. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1029. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1030. r700_vram_gtt_location(rdev, &rdev->mc);
  1031. radeon_update_bandwidth_info(rdev);
  1032. return 0;
  1033. }
  1034. /**
  1035. * rv770_copy_dma - copy pages using the DMA engine
  1036. *
  1037. * @rdev: radeon_device pointer
  1038. * @src_offset: src GPU address
  1039. * @dst_offset: dst GPU address
  1040. * @num_gpu_pages: number of GPU pages to xfer
  1041. * @fence: radeon fence object
  1042. *
  1043. * Copy GPU paging using the DMA engine (r7xx).
  1044. * Used by the radeon ttm implementation to move pages if
  1045. * registered as the asic copy callback.
  1046. */
  1047. int rv770_copy_dma(struct radeon_device *rdev,
  1048. uint64_t src_offset, uint64_t dst_offset,
  1049. unsigned num_gpu_pages,
  1050. struct radeon_fence **fence)
  1051. {
  1052. struct radeon_semaphore *sem = NULL;
  1053. int ring_index = rdev->asic->copy.dma_ring_index;
  1054. struct radeon_ring *ring = &rdev->ring[ring_index];
  1055. u32 size_in_dw, cur_size_in_dw;
  1056. int i, num_loops;
  1057. int r = 0;
  1058. r = radeon_semaphore_create(rdev, &sem);
  1059. if (r) {
  1060. DRM_ERROR("radeon: moving bo (%d).\n", r);
  1061. return r;
  1062. }
  1063. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  1064. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFF);
  1065. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 8);
  1066. if (r) {
  1067. DRM_ERROR("radeon: moving bo (%d).\n", r);
  1068. radeon_semaphore_free(rdev, &sem, NULL);
  1069. return r;
  1070. }
  1071. if (radeon_fence_need_sync(*fence, ring->idx)) {
  1072. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  1073. ring->idx);
  1074. radeon_fence_note_sync(*fence, ring->idx);
  1075. } else {
  1076. radeon_semaphore_free(rdev, &sem, NULL);
  1077. }
  1078. for (i = 0; i < num_loops; i++) {
  1079. cur_size_in_dw = size_in_dw;
  1080. if (cur_size_in_dw > 0xFFFF)
  1081. cur_size_in_dw = 0xFFFF;
  1082. size_in_dw -= cur_size_in_dw;
  1083. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  1084. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  1085. radeon_ring_write(ring, src_offset & 0xfffffffc);
  1086. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  1087. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  1088. src_offset += cur_size_in_dw * 4;
  1089. dst_offset += cur_size_in_dw * 4;
  1090. }
  1091. r = radeon_fence_emit(rdev, fence, ring->idx);
  1092. if (r) {
  1093. radeon_ring_unlock_undo(rdev, ring);
  1094. return r;
  1095. }
  1096. radeon_ring_unlock_commit(rdev, ring);
  1097. radeon_semaphore_free(rdev, &sem, *fence);
  1098. return r;
  1099. }
  1100. static int rv770_startup(struct radeon_device *rdev)
  1101. {
  1102. struct radeon_ring *ring;
  1103. int r;
  1104. /* enable pcie gen2 link */
  1105. rv770_pcie_gen2_enable(rdev);
  1106. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1107. r = r600_init_microcode(rdev);
  1108. if (r) {
  1109. DRM_ERROR("Failed to load firmware!\n");
  1110. return r;
  1111. }
  1112. }
  1113. r = r600_vram_scratch_init(rdev);
  1114. if (r)
  1115. return r;
  1116. rv770_mc_program(rdev);
  1117. if (rdev->flags & RADEON_IS_AGP) {
  1118. rv770_agp_enable(rdev);
  1119. } else {
  1120. r = rv770_pcie_gart_enable(rdev);
  1121. if (r)
  1122. return r;
  1123. }
  1124. rv770_gpu_init(rdev);
  1125. r = r600_blit_init(rdev);
  1126. if (r) {
  1127. r600_blit_fini(rdev);
  1128. rdev->asic->copy.copy = NULL;
  1129. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1130. }
  1131. /* allocate wb buffer */
  1132. r = radeon_wb_init(rdev);
  1133. if (r)
  1134. return r;
  1135. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1136. if (r) {
  1137. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1138. return r;
  1139. }
  1140. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1141. if (r) {
  1142. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1143. return r;
  1144. }
  1145. r = rv770_uvd_resume(rdev);
  1146. if (!r) {
  1147. r = radeon_fence_driver_start_ring(rdev,
  1148. R600_RING_TYPE_UVD_INDEX);
  1149. if (r)
  1150. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1151. }
  1152. if (r)
  1153. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1154. /* Enable IRQ */
  1155. r = r600_irq_init(rdev);
  1156. if (r) {
  1157. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1158. radeon_irq_kms_fini(rdev);
  1159. return r;
  1160. }
  1161. r600_irq_set(rdev);
  1162. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1163. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1164. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  1165. 0, 0xfffff, RADEON_CP_PACKET2);
  1166. if (r)
  1167. return r;
  1168. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1169. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1170. DMA_RB_RPTR, DMA_RB_WPTR,
  1171. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1172. if (r)
  1173. return r;
  1174. r = rv770_cp_load_microcode(rdev);
  1175. if (r)
  1176. return r;
  1177. r = r600_cp_resume(rdev);
  1178. if (r)
  1179. return r;
  1180. r = r600_dma_resume(rdev);
  1181. if (r)
  1182. return r;
  1183. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1184. if (ring->ring_size) {
  1185. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1186. R600_WB_UVD_RPTR_OFFSET,
  1187. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1188. 0, 0xfffff, RADEON_CP_PACKET2);
  1189. if (!r)
  1190. r = r600_uvd_init(rdev);
  1191. if (r)
  1192. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1193. }
  1194. r = radeon_ib_pool_init(rdev);
  1195. if (r) {
  1196. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1197. return r;
  1198. }
  1199. r = r600_audio_init(rdev);
  1200. if (r) {
  1201. DRM_ERROR("radeon: audio init failed\n");
  1202. return r;
  1203. }
  1204. return 0;
  1205. }
  1206. int rv770_resume(struct radeon_device *rdev)
  1207. {
  1208. int r;
  1209. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1210. * posting will perform necessary task to bring back GPU into good
  1211. * shape.
  1212. */
  1213. /* post card */
  1214. atom_asic_init(rdev->mode_info.atom_context);
  1215. rdev->accel_working = true;
  1216. r = rv770_startup(rdev);
  1217. if (r) {
  1218. DRM_ERROR("r600 startup failed on resume\n");
  1219. rdev->accel_working = false;
  1220. return r;
  1221. }
  1222. return r;
  1223. }
  1224. int rv770_suspend(struct radeon_device *rdev)
  1225. {
  1226. r600_audio_fini(rdev);
  1227. radeon_uvd_suspend(rdev);
  1228. r700_cp_stop(rdev);
  1229. r600_dma_stop(rdev);
  1230. r600_irq_suspend(rdev);
  1231. radeon_wb_disable(rdev);
  1232. rv770_pcie_gart_disable(rdev);
  1233. return 0;
  1234. }
  1235. /* Plan is to move initialization in that function and use
  1236. * helper function so that radeon_device_init pretty much
  1237. * do nothing more than calling asic specific function. This
  1238. * should also allow to remove a bunch of callback function
  1239. * like vram_info.
  1240. */
  1241. int rv770_init(struct radeon_device *rdev)
  1242. {
  1243. int r;
  1244. /* Read BIOS */
  1245. if (!radeon_get_bios(rdev)) {
  1246. if (ASIC_IS_AVIVO(rdev))
  1247. return -EINVAL;
  1248. }
  1249. /* Must be an ATOMBIOS */
  1250. if (!rdev->is_atom_bios) {
  1251. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1252. return -EINVAL;
  1253. }
  1254. r = radeon_atombios_init(rdev);
  1255. if (r)
  1256. return r;
  1257. /* Post card if necessary */
  1258. if (!radeon_card_posted(rdev)) {
  1259. if (!rdev->bios) {
  1260. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1261. return -EINVAL;
  1262. }
  1263. DRM_INFO("GPU not posted. posting now...\n");
  1264. atom_asic_init(rdev->mode_info.atom_context);
  1265. }
  1266. /* Initialize scratch registers */
  1267. r600_scratch_init(rdev);
  1268. /* Initialize surface registers */
  1269. radeon_surface_init(rdev);
  1270. /* Initialize clocks */
  1271. radeon_get_clock_info(rdev->ddev);
  1272. /* Fence driver */
  1273. r = radeon_fence_driver_init(rdev);
  1274. if (r)
  1275. return r;
  1276. /* initialize AGP */
  1277. if (rdev->flags & RADEON_IS_AGP) {
  1278. r = radeon_agp_init(rdev);
  1279. if (r)
  1280. radeon_agp_disable(rdev);
  1281. }
  1282. r = rv770_mc_init(rdev);
  1283. if (r)
  1284. return r;
  1285. /* Memory manager */
  1286. r = radeon_bo_init(rdev);
  1287. if (r)
  1288. return r;
  1289. r = radeon_irq_kms_init(rdev);
  1290. if (r)
  1291. return r;
  1292. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  1293. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  1294. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  1295. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  1296. r = radeon_uvd_init(rdev);
  1297. if (!r) {
  1298. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  1299. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
  1300. 4096);
  1301. }
  1302. rdev->ih.ring_obj = NULL;
  1303. r600_ih_ring_init(rdev, 64 * 1024);
  1304. r = r600_pcie_gart_init(rdev);
  1305. if (r)
  1306. return r;
  1307. rdev->accel_working = true;
  1308. r = rv770_startup(rdev);
  1309. if (r) {
  1310. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1311. r700_cp_fini(rdev);
  1312. r600_dma_fini(rdev);
  1313. r600_irq_fini(rdev);
  1314. radeon_wb_fini(rdev);
  1315. radeon_ib_pool_fini(rdev);
  1316. radeon_irq_kms_fini(rdev);
  1317. rv770_pcie_gart_fini(rdev);
  1318. rdev->accel_working = false;
  1319. }
  1320. return 0;
  1321. }
  1322. void rv770_fini(struct radeon_device *rdev)
  1323. {
  1324. r600_blit_fini(rdev);
  1325. r700_cp_fini(rdev);
  1326. r600_dma_fini(rdev);
  1327. r600_irq_fini(rdev);
  1328. radeon_wb_fini(rdev);
  1329. radeon_ib_pool_fini(rdev);
  1330. radeon_irq_kms_fini(rdev);
  1331. rv770_pcie_gart_fini(rdev);
  1332. radeon_uvd_fini(rdev);
  1333. r600_vram_scratch_fini(rdev);
  1334. radeon_gem_fini(rdev);
  1335. radeon_fence_driver_fini(rdev);
  1336. radeon_agp_fini(rdev);
  1337. radeon_bo_fini(rdev);
  1338. radeon_atombios_fini(rdev);
  1339. kfree(rdev->bios);
  1340. rdev->bios = NULL;
  1341. }
  1342. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1343. {
  1344. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1345. u16 link_cntl2;
  1346. u32 mask;
  1347. int ret;
  1348. if (radeon_pcie_gen2 == 0)
  1349. return;
  1350. if (rdev->flags & RADEON_IS_IGP)
  1351. return;
  1352. if (!(rdev->flags & RADEON_IS_PCIE))
  1353. return;
  1354. /* x2 cards have a special sequence */
  1355. if (ASIC_IS_X2(rdev))
  1356. return;
  1357. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  1358. if (ret != 0)
  1359. return;
  1360. if (!(mask & DRM_PCIE_SPEED_50))
  1361. return;
  1362. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  1363. /* advertise upconfig capability */
  1364. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1365. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1366. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1367. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1368. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1369. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1370. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1371. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1372. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1373. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1374. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1375. } else {
  1376. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1377. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1378. }
  1379. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1380. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1381. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1382. tmp = RREG32(0x541c);
  1383. WREG32(0x541c, tmp | 0x8);
  1384. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1385. link_cntl2 = RREG16(0x4088);
  1386. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1387. link_cntl2 |= 0x2;
  1388. WREG16(0x4088, link_cntl2);
  1389. WREG32(MM_CFGREGS_CNTL, 0);
  1390. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1391. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1392. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1393. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1394. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1395. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1396. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1397. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1398. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1399. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1400. speed_cntl |= LC_GEN2_EN_STRAP;
  1401. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1402. } else {
  1403. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1404. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1405. if (1)
  1406. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1407. else
  1408. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1409. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1410. }
  1411. }