evergreen.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static const u32 crtc_offsets[6] =
  39. {
  40. EVERGREEN_CRTC0_REGISTER_OFFSET,
  41. EVERGREEN_CRTC1_REGISTER_OFFSET,
  42. EVERGREEN_CRTC2_REGISTER_OFFSET,
  43. EVERGREEN_CRTC3_REGISTER_OFFSET,
  44. EVERGREEN_CRTC4_REGISTER_OFFSET,
  45. EVERGREEN_CRTC5_REGISTER_OFFSET
  46. };
  47. static void evergreen_gpu_init(struct radeon_device *rdev);
  48. void evergreen_fini(struct radeon_device *rdev);
  49. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  50. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  51. int ring, u32 cp_int_cntl);
  52. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  53. unsigned *bankh, unsigned *mtaspect,
  54. unsigned *tile_split)
  55. {
  56. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  57. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  58. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  59. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  60. switch (*bankw) {
  61. default:
  62. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  63. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  64. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  65. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  66. }
  67. switch (*bankh) {
  68. default:
  69. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  70. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  71. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  72. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  73. }
  74. switch (*mtaspect) {
  75. default:
  76. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  77. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  78. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  79. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  80. }
  81. }
  82. static int sumo_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  83. u32 cntl_reg, u32 status_reg)
  84. {
  85. int r, i;
  86. struct atom_clock_dividers dividers;
  87. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  88. clock, false, &dividers);
  89. if (r)
  90. return r;
  91. WREG32_P(cntl_reg, dividers.post_div, ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK));
  92. for (i = 0; i < 100; i++) {
  93. if (RREG32(status_reg) & DCLK_STATUS)
  94. break;
  95. mdelay(10);
  96. }
  97. if (i == 100)
  98. return -ETIMEDOUT;
  99. return 0;
  100. }
  101. int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  102. {
  103. int r = 0;
  104. u32 cg_scratch = RREG32(CG_SCRATCH1);
  105. r = sumo_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  106. if (r)
  107. goto done;
  108. cg_scratch &= 0xffff0000;
  109. cg_scratch |= vclk / 100; /* Mhz */
  110. r = sumo_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  111. if (r)
  112. goto done;
  113. cg_scratch &= 0x0000ffff;
  114. cg_scratch |= (dclk / 100) << 16; /* Mhz */
  115. done:
  116. WREG32(CG_SCRATCH1, cg_scratch);
  117. return r;
  118. }
  119. static int evergreen_uvd_calc_post_div(unsigned target_freq,
  120. unsigned vco_freq,
  121. unsigned *div)
  122. {
  123. /* target larger than vco frequency ? */
  124. if (vco_freq < target_freq)
  125. return -1; /* forget it */
  126. /* Fclk = Fvco / PDIV */
  127. *div = vco_freq / target_freq;
  128. /* we alway need a frequency less than or equal the target */
  129. if ((vco_freq / *div) > target_freq)
  130. *div += 1;
  131. /* dividers above 5 must be even */
  132. if (*div > 5 && *div % 2)
  133. *div += 1;
  134. /* out of range ? */
  135. if (*div >= 128)
  136. return -1; /* forget it */
  137. return vco_freq / *div;
  138. }
  139. static int evergreen_uvd_send_upll_ctlreq(struct radeon_device *rdev)
  140. {
  141. unsigned i;
  142. /* assert UPLL_CTLREQ */
  143. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_CTLREQ_MASK, ~UPLL_CTLREQ_MASK);
  144. /* wait for CTLACK and CTLACK2 to get asserted */
  145. for (i = 0; i < 100; ++i) {
  146. uint32_t mask = UPLL_CTLACK_MASK | UPLL_CTLACK2_MASK;
  147. if ((RREG32(CG_UPLL_FUNC_CNTL) & mask) == mask)
  148. break;
  149. mdelay(10);
  150. }
  151. if (i == 100)
  152. return -ETIMEDOUT;
  153. /* deassert UPLL_CTLREQ */
  154. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_CTLREQ_MASK);
  155. return 0;
  156. }
  157. int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  158. {
  159. /* start off with something large */
  160. int optimal_diff_score = 0x7FFFFFF;
  161. unsigned optimal_fb_div = 0, optimal_vclk_div = 0;
  162. unsigned optimal_dclk_div = 0, optimal_vco_freq = 0;
  163. unsigned vco_freq;
  164. int r;
  165. /* bypass vclk and dclk with bclk */
  166. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  167. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  168. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  169. /* put PLL in bypass mode */
  170. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  171. if (!vclk || !dclk) {
  172. /* keep the Bypass mode, put PLL to sleep */
  173. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  174. return 0;
  175. }
  176. /* loop through vco from low to high */
  177. for (vco_freq = 125000; vco_freq <= 250000; vco_freq += 100) {
  178. unsigned fb_div = vco_freq / rdev->clock.spll.reference_freq * 16384;
  179. int calc_clk, diff_score, diff_vclk, diff_dclk;
  180. unsigned vclk_div, dclk_div;
  181. /* fb div out of range ? */
  182. if (fb_div > 0x03FFFFFF)
  183. break; /* it can oly get worse */
  184. /* calc vclk with current vco freq. */
  185. calc_clk = evergreen_uvd_calc_post_div(vclk, vco_freq, &vclk_div);
  186. if (calc_clk == -1)
  187. break; /* vco is too big, it has to stop. */
  188. diff_vclk = vclk - calc_clk;
  189. /* calc dclk with current vco freq. */
  190. calc_clk = evergreen_uvd_calc_post_div(dclk, vco_freq, &dclk_div);
  191. if (calc_clk == -1)
  192. break; /* vco is too big, it has to stop. */
  193. diff_dclk = dclk - calc_clk;
  194. /* determine if this vco setting is better than current optimal settings */
  195. diff_score = abs(diff_vclk) + abs(diff_dclk);
  196. if (diff_score < optimal_diff_score) {
  197. optimal_fb_div = fb_div;
  198. optimal_vclk_div = vclk_div;
  199. optimal_dclk_div = dclk_div;
  200. optimal_vco_freq = vco_freq;
  201. optimal_diff_score = diff_score;
  202. if (optimal_diff_score == 0)
  203. break; /* it can't get better than this */
  204. }
  205. }
  206. /* set VCO_MODE to 1 */
  207. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
  208. /* toggle UPLL_SLEEP to 1 then back to 0 */
  209. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  210. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
  211. /* deassert UPLL_RESET */
  212. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  213. mdelay(1);
  214. r = evergreen_uvd_send_upll_ctlreq(rdev);
  215. if (r)
  216. return r;
  217. /* assert UPLL_RESET again */
  218. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  219. /* disable spread spectrum. */
  220. WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
  221. /* set feedback divider */
  222. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(optimal_fb_div), ~UPLL_FB_DIV_MASK);
  223. /* set ref divider to 0 */
  224. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
  225. if (optimal_vco_freq < 187500)
  226. WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
  227. else
  228. WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
  229. /* set PDIV_A and PDIV_B */
  230. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  231. UPLL_PDIV_A(optimal_vclk_div) | UPLL_PDIV_B(optimal_dclk_div),
  232. ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
  233. /* give the PLL some time to settle */
  234. mdelay(15);
  235. /* deassert PLL_RESET */
  236. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  237. mdelay(15);
  238. /* switch from bypass mode to normal mode */
  239. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  240. r = evergreen_uvd_send_upll_ctlreq(rdev);
  241. if (r)
  242. return r;
  243. /* switch VCLK and DCLK selection */
  244. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  245. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  246. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  247. mdelay(100);
  248. return 0;
  249. }
  250. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  251. {
  252. u16 ctl, v;
  253. int err;
  254. err = pcie_capability_read_word(rdev->pdev, PCI_EXP_DEVCTL, &ctl);
  255. if (err)
  256. return;
  257. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  258. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  259. * to avoid hangs or perfomance issues
  260. */
  261. if ((v == 0) || (v == 6) || (v == 7)) {
  262. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  263. ctl |= (2 << 12);
  264. pcie_capability_write_word(rdev->pdev, PCI_EXP_DEVCTL, ctl);
  265. }
  266. }
  267. static bool dce4_is_in_vblank(struct radeon_device *rdev, int crtc)
  268. {
  269. if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
  270. return true;
  271. else
  272. return false;
  273. }
  274. static bool dce4_is_counter_moving(struct radeon_device *rdev, int crtc)
  275. {
  276. u32 pos1, pos2;
  277. pos1 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  278. pos2 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  279. if (pos1 != pos2)
  280. return true;
  281. else
  282. return false;
  283. }
  284. /**
  285. * dce4_wait_for_vblank - vblank wait asic callback.
  286. *
  287. * @rdev: radeon_device pointer
  288. * @crtc: crtc to wait for vblank on
  289. *
  290. * Wait for vblank on the requested crtc (evergreen+).
  291. */
  292. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  293. {
  294. unsigned i = 0;
  295. if (crtc >= rdev->num_crtc)
  296. return;
  297. if (!(RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN))
  298. return;
  299. /* depending on when we hit vblank, we may be close to active; if so,
  300. * wait for another frame.
  301. */
  302. while (dce4_is_in_vblank(rdev, crtc)) {
  303. if (i++ % 100 == 0) {
  304. if (!dce4_is_counter_moving(rdev, crtc))
  305. break;
  306. }
  307. }
  308. while (!dce4_is_in_vblank(rdev, crtc)) {
  309. if (i++ % 100 == 0) {
  310. if (!dce4_is_counter_moving(rdev, crtc))
  311. break;
  312. }
  313. }
  314. }
  315. /**
  316. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  317. *
  318. * @rdev: radeon_device pointer
  319. * @crtc: crtc to prepare for pageflip on
  320. *
  321. * Pre-pageflip callback (evergreen+).
  322. * Enables the pageflip irq (vblank irq).
  323. */
  324. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  325. {
  326. /* enable the pflip int */
  327. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  328. }
  329. /**
  330. * evergreen_post_page_flip - pos-pageflip callback.
  331. *
  332. * @rdev: radeon_device pointer
  333. * @crtc: crtc to cleanup pageflip on
  334. *
  335. * Post-pageflip callback (evergreen+).
  336. * Disables the pageflip irq (vblank irq).
  337. */
  338. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  339. {
  340. /* disable the pflip int */
  341. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  342. }
  343. /**
  344. * evergreen_page_flip - pageflip callback.
  345. *
  346. * @rdev: radeon_device pointer
  347. * @crtc_id: crtc to cleanup pageflip on
  348. * @crtc_base: new address of the crtc (GPU MC address)
  349. *
  350. * Does the actual pageflip (evergreen+).
  351. * During vblank we take the crtc lock and wait for the update_pending
  352. * bit to go high, when it does, we release the lock, and allow the
  353. * double buffered update to take place.
  354. * Returns the current update pending status.
  355. */
  356. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  357. {
  358. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  359. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  360. int i;
  361. /* Lock the graphics update lock */
  362. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  363. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  364. /* update the scanout addresses */
  365. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  366. upper_32_bits(crtc_base));
  367. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  368. (u32)crtc_base);
  369. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  370. upper_32_bits(crtc_base));
  371. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  372. (u32)crtc_base);
  373. /* Wait for update_pending to go high. */
  374. for (i = 0; i < rdev->usec_timeout; i++) {
  375. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  376. break;
  377. udelay(1);
  378. }
  379. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  380. /* Unlock the lock, so double-buffering can take place inside vblank */
  381. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  382. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  383. /* Return current update_pending status: */
  384. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  385. }
  386. /* get temperature in millidegrees */
  387. int evergreen_get_temp(struct radeon_device *rdev)
  388. {
  389. u32 temp, toffset;
  390. int actual_temp = 0;
  391. if (rdev->family == CHIP_JUNIPER) {
  392. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  393. TOFFSET_SHIFT;
  394. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  395. TS0_ADC_DOUT_SHIFT;
  396. if (toffset & 0x100)
  397. actual_temp = temp / 2 - (0x200 - toffset);
  398. else
  399. actual_temp = temp / 2 + toffset;
  400. actual_temp = actual_temp * 1000;
  401. } else {
  402. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  403. ASIC_T_SHIFT;
  404. if (temp & 0x400)
  405. actual_temp = -256;
  406. else if (temp & 0x200)
  407. actual_temp = 255;
  408. else if (temp & 0x100) {
  409. actual_temp = temp & 0x1ff;
  410. actual_temp |= ~0x1ff;
  411. } else
  412. actual_temp = temp & 0xff;
  413. actual_temp = (actual_temp * 1000) / 2;
  414. }
  415. return actual_temp;
  416. }
  417. int sumo_get_temp(struct radeon_device *rdev)
  418. {
  419. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  420. int actual_temp = temp - 49;
  421. return actual_temp * 1000;
  422. }
  423. /**
  424. * sumo_pm_init_profile - Initialize power profiles callback.
  425. *
  426. * @rdev: radeon_device pointer
  427. *
  428. * Initialize the power states used in profile mode
  429. * (sumo, trinity, SI).
  430. * Used for profile mode only.
  431. */
  432. void sumo_pm_init_profile(struct radeon_device *rdev)
  433. {
  434. int idx;
  435. /* default */
  436. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  437. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  438. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  439. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  440. /* low,mid sh/mh */
  441. if (rdev->flags & RADEON_IS_MOBILITY)
  442. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  443. else
  444. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  445. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  446. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  447. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  450. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  451. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  452. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  453. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  454. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  455. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  456. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  457. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  461. /* high sh/mh */
  462. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  467. rdev->pm.power_state[idx].num_clock_modes - 1;
  468. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  469. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  470. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  472. rdev->pm.power_state[idx].num_clock_modes - 1;
  473. }
  474. /**
  475. * btc_pm_init_profile - Initialize power profiles callback.
  476. *
  477. * @rdev: radeon_device pointer
  478. *
  479. * Initialize the power states used in profile mode
  480. * (BTC, cayman).
  481. * Used for profile mode only.
  482. */
  483. void btc_pm_init_profile(struct radeon_device *rdev)
  484. {
  485. int idx;
  486. /* default */
  487. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  488. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  489. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  491. /* starting with BTC, there is one state that is used for both
  492. * MH and SH. Difference is that we always use the high clock index for
  493. * mclk.
  494. */
  495. if (rdev->flags & RADEON_IS_MOBILITY)
  496. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  497. else
  498. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  499. /* low sh */
  500. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  501. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  502. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  503. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  504. /* mid sh */
  505. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  506. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  509. /* high sh */
  510. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  512. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  513. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  514. /* low mh */
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  517. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  519. /* mid mh */
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  521. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  522. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  523. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  524. /* high mh */
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  527. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  528. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  529. }
  530. /**
  531. * evergreen_pm_misc - set additional pm hw parameters callback.
  532. *
  533. * @rdev: radeon_device pointer
  534. *
  535. * Set non-clock parameters associated with a power state
  536. * (voltage, etc.) (evergreen+).
  537. */
  538. void evergreen_pm_misc(struct radeon_device *rdev)
  539. {
  540. int req_ps_idx = rdev->pm.requested_power_state_index;
  541. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  542. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  543. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  544. if (voltage->type == VOLTAGE_SW) {
  545. /* 0xff01 is a flag rather then an actual voltage */
  546. if (voltage->voltage == 0xff01)
  547. return;
  548. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  549. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  550. rdev->pm.current_vddc = voltage->voltage;
  551. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  552. }
  553. /* starting with BTC, there is one state that is used for both
  554. * MH and SH. Difference is that we always use the high clock index for
  555. * mclk and vddci.
  556. */
  557. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  558. (rdev->family >= CHIP_BARTS) &&
  559. rdev->pm.active_crtc_count &&
  560. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  561. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  562. voltage = &rdev->pm.power_state[req_ps_idx].
  563. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].voltage;
  564. /* 0xff01 is a flag rather then an actual voltage */
  565. if (voltage->vddci == 0xff01)
  566. return;
  567. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  568. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  569. rdev->pm.current_vddci = voltage->vddci;
  570. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  571. }
  572. }
  573. }
  574. /**
  575. * evergreen_pm_prepare - pre-power state change callback.
  576. *
  577. * @rdev: radeon_device pointer
  578. *
  579. * Prepare for a power state change (evergreen+).
  580. */
  581. void evergreen_pm_prepare(struct radeon_device *rdev)
  582. {
  583. struct drm_device *ddev = rdev->ddev;
  584. struct drm_crtc *crtc;
  585. struct radeon_crtc *radeon_crtc;
  586. u32 tmp;
  587. /* disable any active CRTCs */
  588. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  589. radeon_crtc = to_radeon_crtc(crtc);
  590. if (radeon_crtc->enabled) {
  591. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  592. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  593. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  594. }
  595. }
  596. }
  597. /**
  598. * evergreen_pm_finish - post-power state change callback.
  599. *
  600. * @rdev: radeon_device pointer
  601. *
  602. * Clean up after a power state change (evergreen+).
  603. */
  604. void evergreen_pm_finish(struct radeon_device *rdev)
  605. {
  606. struct drm_device *ddev = rdev->ddev;
  607. struct drm_crtc *crtc;
  608. struct radeon_crtc *radeon_crtc;
  609. u32 tmp;
  610. /* enable any active CRTCs */
  611. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  612. radeon_crtc = to_radeon_crtc(crtc);
  613. if (radeon_crtc->enabled) {
  614. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  615. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  616. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  617. }
  618. }
  619. }
  620. /**
  621. * evergreen_hpd_sense - hpd sense callback.
  622. *
  623. * @rdev: radeon_device pointer
  624. * @hpd: hpd (hotplug detect) pin
  625. *
  626. * Checks if a digital monitor is connected (evergreen+).
  627. * Returns true if connected, false if not connected.
  628. */
  629. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  630. {
  631. bool connected = false;
  632. switch (hpd) {
  633. case RADEON_HPD_1:
  634. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  635. connected = true;
  636. break;
  637. case RADEON_HPD_2:
  638. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  639. connected = true;
  640. break;
  641. case RADEON_HPD_3:
  642. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  643. connected = true;
  644. break;
  645. case RADEON_HPD_4:
  646. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  647. connected = true;
  648. break;
  649. case RADEON_HPD_5:
  650. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  651. connected = true;
  652. break;
  653. case RADEON_HPD_6:
  654. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  655. connected = true;
  656. break;
  657. default:
  658. break;
  659. }
  660. return connected;
  661. }
  662. /**
  663. * evergreen_hpd_set_polarity - hpd set polarity callback.
  664. *
  665. * @rdev: radeon_device pointer
  666. * @hpd: hpd (hotplug detect) pin
  667. *
  668. * Set the polarity of the hpd pin (evergreen+).
  669. */
  670. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  671. enum radeon_hpd_id hpd)
  672. {
  673. u32 tmp;
  674. bool connected = evergreen_hpd_sense(rdev, hpd);
  675. switch (hpd) {
  676. case RADEON_HPD_1:
  677. tmp = RREG32(DC_HPD1_INT_CONTROL);
  678. if (connected)
  679. tmp &= ~DC_HPDx_INT_POLARITY;
  680. else
  681. tmp |= DC_HPDx_INT_POLARITY;
  682. WREG32(DC_HPD1_INT_CONTROL, tmp);
  683. break;
  684. case RADEON_HPD_2:
  685. tmp = RREG32(DC_HPD2_INT_CONTROL);
  686. if (connected)
  687. tmp &= ~DC_HPDx_INT_POLARITY;
  688. else
  689. tmp |= DC_HPDx_INT_POLARITY;
  690. WREG32(DC_HPD2_INT_CONTROL, tmp);
  691. break;
  692. case RADEON_HPD_3:
  693. tmp = RREG32(DC_HPD3_INT_CONTROL);
  694. if (connected)
  695. tmp &= ~DC_HPDx_INT_POLARITY;
  696. else
  697. tmp |= DC_HPDx_INT_POLARITY;
  698. WREG32(DC_HPD3_INT_CONTROL, tmp);
  699. break;
  700. case RADEON_HPD_4:
  701. tmp = RREG32(DC_HPD4_INT_CONTROL);
  702. if (connected)
  703. tmp &= ~DC_HPDx_INT_POLARITY;
  704. else
  705. tmp |= DC_HPDx_INT_POLARITY;
  706. WREG32(DC_HPD4_INT_CONTROL, tmp);
  707. break;
  708. case RADEON_HPD_5:
  709. tmp = RREG32(DC_HPD5_INT_CONTROL);
  710. if (connected)
  711. tmp &= ~DC_HPDx_INT_POLARITY;
  712. else
  713. tmp |= DC_HPDx_INT_POLARITY;
  714. WREG32(DC_HPD5_INT_CONTROL, tmp);
  715. break;
  716. case RADEON_HPD_6:
  717. tmp = RREG32(DC_HPD6_INT_CONTROL);
  718. if (connected)
  719. tmp &= ~DC_HPDx_INT_POLARITY;
  720. else
  721. tmp |= DC_HPDx_INT_POLARITY;
  722. WREG32(DC_HPD6_INT_CONTROL, tmp);
  723. break;
  724. default:
  725. break;
  726. }
  727. }
  728. /**
  729. * evergreen_hpd_init - hpd setup callback.
  730. *
  731. * @rdev: radeon_device pointer
  732. *
  733. * Setup the hpd pins used by the card (evergreen+).
  734. * Enable the pin, set the polarity, and enable the hpd interrupts.
  735. */
  736. void evergreen_hpd_init(struct radeon_device *rdev)
  737. {
  738. struct drm_device *dev = rdev->ddev;
  739. struct drm_connector *connector;
  740. unsigned enabled = 0;
  741. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  742. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  743. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  744. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  745. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  746. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  747. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  748. * aux dp channel on imac and help (but not completely fix)
  749. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  750. * also avoid interrupt storms during dpms.
  751. */
  752. continue;
  753. }
  754. switch (radeon_connector->hpd.hpd) {
  755. case RADEON_HPD_1:
  756. WREG32(DC_HPD1_CONTROL, tmp);
  757. break;
  758. case RADEON_HPD_2:
  759. WREG32(DC_HPD2_CONTROL, tmp);
  760. break;
  761. case RADEON_HPD_3:
  762. WREG32(DC_HPD3_CONTROL, tmp);
  763. break;
  764. case RADEON_HPD_4:
  765. WREG32(DC_HPD4_CONTROL, tmp);
  766. break;
  767. case RADEON_HPD_5:
  768. WREG32(DC_HPD5_CONTROL, tmp);
  769. break;
  770. case RADEON_HPD_6:
  771. WREG32(DC_HPD6_CONTROL, tmp);
  772. break;
  773. default:
  774. break;
  775. }
  776. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  777. enabled |= 1 << radeon_connector->hpd.hpd;
  778. }
  779. radeon_irq_kms_enable_hpd(rdev, enabled);
  780. }
  781. /**
  782. * evergreen_hpd_fini - hpd tear down callback.
  783. *
  784. * @rdev: radeon_device pointer
  785. *
  786. * Tear down the hpd pins used by the card (evergreen+).
  787. * Disable the hpd interrupts.
  788. */
  789. void evergreen_hpd_fini(struct radeon_device *rdev)
  790. {
  791. struct drm_device *dev = rdev->ddev;
  792. struct drm_connector *connector;
  793. unsigned disabled = 0;
  794. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  795. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  796. switch (radeon_connector->hpd.hpd) {
  797. case RADEON_HPD_1:
  798. WREG32(DC_HPD1_CONTROL, 0);
  799. break;
  800. case RADEON_HPD_2:
  801. WREG32(DC_HPD2_CONTROL, 0);
  802. break;
  803. case RADEON_HPD_3:
  804. WREG32(DC_HPD3_CONTROL, 0);
  805. break;
  806. case RADEON_HPD_4:
  807. WREG32(DC_HPD4_CONTROL, 0);
  808. break;
  809. case RADEON_HPD_5:
  810. WREG32(DC_HPD5_CONTROL, 0);
  811. break;
  812. case RADEON_HPD_6:
  813. WREG32(DC_HPD6_CONTROL, 0);
  814. break;
  815. default:
  816. break;
  817. }
  818. disabled |= 1 << radeon_connector->hpd.hpd;
  819. }
  820. radeon_irq_kms_disable_hpd(rdev, disabled);
  821. }
  822. /* watermark setup */
  823. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  824. struct radeon_crtc *radeon_crtc,
  825. struct drm_display_mode *mode,
  826. struct drm_display_mode *other_mode)
  827. {
  828. u32 tmp;
  829. /*
  830. * Line Buffer Setup
  831. * There are 3 line buffers, each one shared by 2 display controllers.
  832. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  833. * the display controllers. The paritioning is done via one of four
  834. * preset allocations specified in bits 2:0:
  835. * first display controller
  836. * 0 - first half of lb (3840 * 2)
  837. * 1 - first 3/4 of lb (5760 * 2)
  838. * 2 - whole lb (7680 * 2), other crtc must be disabled
  839. * 3 - first 1/4 of lb (1920 * 2)
  840. * second display controller
  841. * 4 - second half of lb (3840 * 2)
  842. * 5 - second 3/4 of lb (5760 * 2)
  843. * 6 - whole lb (7680 * 2), other crtc must be disabled
  844. * 7 - last 1/4 of lb (1920 * 2)
  845. */
  846. /* this can get tricky if we have two large displays on a paired group
  847. * of crtcs. Ideally for multiple large displays we'd assign them to
  848. * non-linked crtcs for maximum line buffer allocation.
  849. */
  850. if (radeon_crtc->base.enabled && mode) {
  851. if (other_mode)
  852. tmp = 0; /* 1/2 */
  853. else
  854. tmp = 2; /* whole */
  855. } else
  856. tmp = 0;
  857. /* second controller of the pair uses second half of the lb */
  858. if (radeon_crtc->crtc_id % 2)
  859. tmp += 4;
  860. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  861. if (radeon_crtc->base.enabled && mode) {
  862. switch (tmp) {
  863. case 0:
  864. case 4:
  865. default:
  866. if (ASIC_IS_DCE5(rdev))
  867. return 4096 * 2;
  868. else
  869. return 3840 * 2;
  870. case 1:
  871. case 5:
  872. if (ASIC_IS_DCE5(rdev))
  873. return 6144 * 2;
  874. else
  875. return 5760 * 2;
  876. case 2:
  877. case 6:
  878. if (ASIC_IS_DCE5(rdev))
  879. return 8192 * 2;
  880. else
  881. return 7680 * 2;
  882. case 3:
  883. case 7:
  884. if (ASIC_IS_DCE5(rdev))
  885. return 2048 * 2;
  886. else
  887. return 1920 * 2;
  888. }
  889. }
  890. /* controller not enabled, so no lb used */
  891. return 0;
  892. }
  893. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  894. {
  895. u32 tmp = RREG32(MC_SHARED_CHMAP);
  896. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  897. case 0:
  898. default:
  899. return 1;
  900. case 1:
  901. return 2;
  902. case 2:
  903. return 4;
  904. case 3:
  905. return 8;
  906. }
  907. }
  908. struct evergreen_wm_params {
  909. u32 dram_channels; /* number of dram channels */
  910. u32 yclk; /* bandwidth per dram data pin in kHz */
  911. u32 sclk; /* engine clock in kHz */
  912. u32 disp_clk; /* display clock in kHz */
  913. u32 src_width; /* viewport width */
  914. u32 active_time; /* active display time in ns */
  915. u32 blank_time; /* blank time in ns */
  916. bool interlaced; /* mode is interlaced */
  917. fixed20_12 vsc; /* vertical scale ratio */
  918. u32 num_heads; /* number of active crtcs */
  919. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  920. u32 lb_size; /* line buffer allocated to pipe */
  921. u32 vtaps; /* vertical scaler taps */
  922. };
  923. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  924. {
  925. /* Calculate DRAM Bandwidth and the part allocated to display. */
  926. fixed20_12 dram_efficiency; /* 0.7 */
  927. fixed20_12 yclk, dram_channels, bandwidth;
  928. fixed20_12 a;
  929. a.full = dfixed_const(1000);
  930. yclk.full = dfixed_const(wm->yclk);
  931. yclk.full = dfixed_div(yclk, a);
  932. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  933. a.full = dfixed_const(10);
  934. dram_efficiency.full = dfixed_const(7);
  935. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  936. bandwidth.full = dfixed_mul(dram_channels, yclk);
  937. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  938. return dfixed_trunc(bandwidth);
  939. }
  940. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  941. {
  942. /* Calculate DRAM Bandwidth and the part allocated to display. */
  943. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  944. fixed20_12 yclk, dram_channels, bandwidth;
  945. fixed20_12 a;
  946. a.full = dfixed_const(1000);
  947. yclk.full = dfixed_const(wm->yclk);
  948. yclk.full = dfixed_div(yclk, a);
  949. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  950. a.full = dfixed_const(10);
  951. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  952. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  953. bandwidth.full = dfixed_mul(dram_channels, yclk);
  954. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  955. return dfixed_trunc(bandwidth);
  956. }
  957. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  958. {
  959. /* Calculate the display Data return Bandwidth */
  960. fixed20_12 return_efficiency; /* 0.8 */
  961. fixed20_12 sclk, bandwidth;
  962. fixed20_12 a;
  963. a.full = dfixed_const(1000);
  964. sclk.full = dfixed_const(wm->sclk);
  965. sclk.full = dfixed_div(sclk, a);
  966. a.full = dfixed_const(10);
  967. return_efficiency.full = dfixed_const(8);
  968. return_efficiency.full = dfixed_div(return_efficiency, a);
  969. a.full = dfixed_const(32);
  970. bandwidth.full = dfixed_mul(a, sclk);
  971. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  972. return dfixed_trunc(bandwidth);
  973. }
  974. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  975. {
  976. /* Calculate the DMIF Request Bandwidth */
  977. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  978. fixed20_12 disp_clk, bandwidth;
  979. fixed20_12 a;
  980. a.full = dfixed_const(1000);
  981. disp_clk.full = dfixed_const(wm->disp_clk);
  982. disp_clk.full = dfixed_div(disp_clk, a);
  983. a.full = dfixed_const(10);
  984. disp_clk_request_efficiency.full = dfixed_const(8);
  985. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  986. a.full = dfixed_const(32);
  987. bandwidth.full = dfixed_mul(a, disp_clk);
  988. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  989. return dfixed_trunc(bandwidth);
  990. }
  991. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  992. {
  993. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  994. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  995. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  996. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  997. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  998. }
  999. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  1000. {
  1001. /* Calculate the display mode Average Bandwidth
  1002. * DisplayMode should contain the source and destination dimensions,
  1003. * timing, etc.
  1004. */
  1005. fixed20_12 bpp;
  1006. fixed20_12 line_time;
  1007. fixed20_12 src_width;
  1008. fixed20_12 bandwidth;
  1009. fixed20_12 a;
  1010. a.full = dfixed_const(1000);
  1011. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  1012. line_time.full = dfixed_div(line_time, a);
  1013. bpp.full = dfixed_const(wm->bytes_per_pixel);
  1014. src_width.full = dfixed_const(wm->src_width);
  1015. bandwidth.full = dfixed_mul(src_width, bpp);
  1016. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  1017. bandwidth.full = dfixed_div(bandwidth, line_time);
  1018. return dfixed_trunc(bandwidth);
  1019. }
  1020. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  1021. {
  1022. /* First calcualte the latency in ns */
  1023. u32 mc_latency = 2000; /* 2000 ns. */
  1024. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  1025. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  1026. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  1027. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  1028. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1029. (wm->num_heads * cursor_line_pair_return_time);
  1030. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1031. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1032. fixed20_12 a, b, c;
  1033. if (wm->num_heads == 0)
  1034. return 0;
  1035. a.full = dfixed_const(2);
  1036. b.full = dfixed_const(1);
  1037. if ((wm->vsc.full > a.full) ||
  1038. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1039. (wm->vtaps >= 5) ||
  1040. ((wm->vsc.full >= a.full) && wm->interlaced))
  1041. max_src_lines_per_dst_line = 4;
  1042. else
  1043. max_src_lines_per_dst_line = 2;
  1044. a.full = dfixed_const(available_bandwidth);
  1045. b.full = dfixed_const(wm->num_heads);
  1046. a.full = dfixed_div(a, b);
  1047. b.full = dfixed_const(1000);
  1048. c.full = dfixed_const(wm->disp_clk);
  1049. b.full = dfixed_div(c, b);
  1050. c.full = dfixed_const(wm->bytes_per_pixel);
  1051. b.full = dfixed_mul(b, c);
  1052. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  1053. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1054. b.full = dfixed_const(1000);
  1055. c.full = dfixed_const(lb_fill_bw);
  1056. b.full = dfixed_div(c, b);
  1057. a.full = dfixed_div(a, b);
  1058. line_fill_time = dfixed_trunc(a);
  1059. if (line_fill_time < wm->active_time)
  1060. return latency;
  1061. else
  1062. return latency + (line_fill_time - wm->active_time);
  1063. }
  1064. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  1065. {
  1066. if (evergreen_average_bandwidth(wm) <=
  1067. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  1068. return true;
  1069. else
  1070. return false;
  1071. };
  1072. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  1073. {
  1074. if (evergreen_average_bandwidth(wm) <=
  1075. (evergreen_available_bandwidth(wm) / wm->num_heads))
  1076. return true;
  1077. else
  1078. return false;
  1079. };
  1080. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  1081. {
  1082. u32 lb_partitions = wm->lb_size / wm->src_width;
  1083. u32 line_time = wm->active_time + wm->blank_time;
  1084. u32 latency_tolerant_lines;
  1085. u32 latency_hiding;
  1086. fixed20_12 a;
  1087. a.full = dfixed_const(1);
  1088. if (wm->vsc.full > a.full)
  1089. latency_tolerant_lines = 1;
  1090. else {
  1091. if (lb_partitions <= (wm->vtaps + 1))
  1092. latency_tolerant_lines = 1;
  1093. else
  1094. latency_tolerant_lines = 2;
  1095. }
  1096. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1097. if (evergreen_latency_watermark(wm) <= latency_hiding)
  1098. return true;
  1099. else
  1100. return false;
  1101. }
  1102. static void evergreen_program_watermarks(struct radeon_device *rdev,
  1103. struct radeon_crtc *radeon_crtc,
  1104. u32 lb_size, u32 num_heads)
  1105. {
  1106. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  1107. struct evergreen_wm_params wm;
  1108. u32 pixel_period;
  1109. u32 line_time = 0;
  1110. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1111. u32 priority_a_mark = 0, priority_b_mark = 0;
  1112. u32 priority_a_cnt = PRIORITY_OFF;
  1113. u32 priority_b_cnt = PRIORITY_OFF;
  1114. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  1115. u32 tmp, arb_control3;
  1116. fixed20_12 a, b, c;
  1117. if (radeon_crtc->base.enabled && num_heads && mode) {
  1118. pixel_period = 1000000 / (u32)mode->clock;
  1119. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1120. priority_a_cnt = 0;
  1121. priority_b_cnt = 0;
  1122. wm.yclk = rdev->pm.current_mclk * 10;
  1123. wm.sclk = rdev->pm.current_sclk * 10;
  1124. wm.disp_clk = mode->clock;
  1125. wm.src_width = mode->crtc_hdisplay;
  1126. wm.active_time = mode->crtc_hdisplay * pixel_period;
  1127. wm.blank_time = line_time - wm.active_time;
  1128. wm.interlaced = false;
  1129. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1130. wm.interlaced = true;
  1131. wm.vsc = radeon_crtc->vsc;
  1132. wm.vtaps = 1;
  1133. if (radeon_crtc->rmx_type != RMX_OFF)
  1134. wm.vtaps = 2;
  1135. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1136. wm.lb_size = lb_size;
  1137. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  1138. wm.num_heads = num_heads;
  1139. /* set for high clocks */
  1140. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  1141. /* set for low clocks */
  1142. /* wm.yclk = low clk; wm.sclk = low clk */
  1143. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  1144. /* possibly force display priority to high */
  1145. /* should really do this at mode validation time... */
  1146. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  1147. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  1148. !evergreen_check_latency_hiding(&wm) ||
  1149. (rdev->disp_priority == 2)) {
  1150. DRM_DEBUG_KMS("force priority to high\n");
  1151. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  1152. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  1153. }
  1154. a.full = dfixed_const(1000);
  1155. b.full = dfixed_const(mode->clock);
  1156. b.full = dfixed_div(b, a);
  1157. c.full = dfixed_const(latency_watermark_a);
  1158. c.full = dfixed_mul(c, b);
  1159. c.full = dfixed_mul(c, radeon_crtc->hsc);
  1160. c.full = dfixed_div(c, a);
  1161. a.full = dfixed_const(16);
  1162. c.full = dfixed_div(c, a);
  1163. priority_a_mark = dfixed_trunc(c);
  1164. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  1165. a.full = dfixed_const(1000);
  1166. b.full = dfixed_const(mode->clock);
  1167. b.full = dfixed_div(b, a);
  1168. c.full = dfixed_const(latency_watermark_b);
  1169. c.full = dfixed_mul(c, b);
  1170. c.full = dfixed_mul(c, radeon_crtc->hsc);
  1171. c.full = dfixed_div(c, a);
  1172. a.full = dfixed_const(16);
  1173. c.full = dfixed_div(c, a);
  1174. priority_b_mark = dfixed_trunc(c);
  1175. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  1176. }
  1177. /* select wm A */
  1178. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  1179. tmp = arb_control3;
  1180. tmp &= ~LATENCY_WATERMARK_MASK(3);
  1181. tmp |= LATENCY_WATERMARK_MASK(1);
  1182. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  1183. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  1184. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  1185. LATENCY_HIGH_WATERMARK(line_time)));
  1186. /* select wm B */
  1187. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  1188. tmp &= ~LATENCY_WATERMARK_MASK(3);
  1189. tmp |= LATENCY_WATERMARK_MASK(2);
  1190. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  1191. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  1192. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  1193. LATENCY_HIGH_WATERMARK(line_time)));
  1194. /* restore original selection */
  1195. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  1196. /* write the priority marks */
  1197. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  1198. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  1199. }
  1200. /**
  1201. * evergreen_bandwidth_update - update display watermarks callback.
  1202. *
  1203. * @rdev: radeon_device pointer
  1204. *
  1205. * Update the display watermarks based on the requested mode(s)
  1206. * (evergreen+).
  1207. */
  1208. void evergreen_bandwidth_update(struct radeon_device *rdev)
  1209. {
  1210. struct drm_display_mode *mode0 = NULL;
  1211. struct drm_display_mode *mode1 = NULL;
  1212. u32 num_heads = 0, lb_size;
  1213. int i;
  1214. radeon_update_display_priority(rdev);
  1215. for (i = 0; i < rdev->num_crtc; i++) {
  1216. if (rdev->mode_info.crtcs[i]->base.enabled)
  1217. num_heads++;
  1218. }
  1219. for (i = 0; i < rdev->num_crtc; i += 2) {
  1220. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  1221. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  1222. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  1223. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  1224. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  1225. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  1226. }
  1227. }
  1228. /**
  1229. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  1230. *
  1231. * @rdev: radeon_device pointer
  1232. *
  1233. * Wait for the MC (memory controller) to be idle.
  1234. * (evergreen+).
  1235. * Returns 0 if the MC is idle, -1 if not.
  1236. */
  1237. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  1238. {
  1239. unsigned i;
  1240. u32 tmp;
  1241. for (i = 0; i < rdev->usec_timeout; i++) {
  1242. /* read MC_STATUS */
  1243. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  1244. if (!tmp)
  1245. return 0;
  1246. udelay(1);
  1247. }
  1248. return -1;
  1249. }
  1250. /*
  1251. * GART
  1252. */
  1253. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1254. {
  1255. unsigned i;
  1256. u32 tmp;
  1257. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1258. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  1259. for (i = 0; i < rdev->usec_timeout; i++) {
  1260. /* read MC_STATUS */
  1261. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  1262. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  1263. if (tmp == 2) {
  1264. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  1265. return;
  1266. }
  1267. if (tmp) {
  1268. return;
  1269. }
  1270. udelay(1);
  1271. }
  1272. }
  1273. static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  1274. {
  1275. u32 tmp;
  1276. int r;
  1277. if (rdev->gart.robj == NULL) {
  1278. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1279. return -EINVAL;
  1280. }
  1281. r = radeon_gart_table_vram_pin(rdev);
  1282. if (r)
  1283. return r;
  1284. radeon_gart_restore(rdev);
  1285. /* Setup L2 cache */
  1286. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1287. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1288. EFFECTIVE_L2_QUEUE_SIZE(7));
  1289. WREG32(VM_L2_CNTL2, 0);
  1290. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1291. /* Setup TLB control */
  1292. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1293. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1294. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1295. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1296. if (rdev->flags & RADEON_IS_IGP) {
  1297. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1298. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1299. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1300. } else {
  1301. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1302. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1303. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1304. if ((rdev->family == CHIP_JUNIPER) ||
  1305. (rdev->family == CHIP_CYPRESS) ||
  1306. (rdev->family == CHIP_HEMLOCK) ||
  1307. (rdev->family == CHIP_BARTS))
  1308. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1309. }
  1310. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1311. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1312. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1313. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1314. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1315. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1316. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1317. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1318. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1319. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1320. (u32)(rdev->dummy_page.addr >> 12));
  1321. WREG32(VM_CONTEXT1_CNTL, 0);
  1322. evergreen_pcie_gart_tlb_flush(rdev);
  1323. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1324. (unsigned)(rdev->mc.gtt_size >> 20),
  1325. (unsigned long long)rdev->gart.table_addr);
  1326. rdev->gart.ready = true;
  1327. return 0;
  1328. }
  1329. static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1330. {
  1331. u32 tmp;
  1332. /* Disable all tables */
  1333. WREG32(VM_CONTEXT0_CNTL, 0);
  1334. WREG32(VM_CONTEXT1_CNTL, 0);
  1335. /* Setup L2 cache */
  1336. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1337. EFFECTIVE_L2_QUEUE_SIZE(7));
  1338. WREG32(VM_L2_CNTL2, 0);
  1339. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1340. /* Setup TLB control */
  1341. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1342. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1343. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1344. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1345. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1346. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1347. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1348. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1349. radeon_gart_table_vram_unpin(rdev);
  1350. }
  1351. static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1352. {
  1353. evergreen_pcie_gart_disable(rdev);
  1354. radeon_gart_table_vram_free(rdev);
  1355. radeon_gart_fini(rdev);
  1356. }
  1357. static void evergreen_agp_enable(struct radeon_device *rdev)
  1358. {
  1359. u32 tmp;
  1360. /* Setup L2 cache */
  1361. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1362. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1363. EFFECTIVE_L2_QUEUE_SIZE(7));
  1364. WREG32(VM_L2_CNTL2, 0);
  1365. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1366. /* Setup TLB control */
  1367. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1368. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1369. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1370. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1371. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1372. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1373. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1374. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1375. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1376. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1377. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1378. WREG32(VM_CONTEXT0_CNTL, 0);
  1379. WREG32(VM_CONTEXT1_CNTL, 0);
  1380. }
  1381. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1382. {
  1383. u32 crtc_enabled, tmp, frame_count, blackout;
  1384. int i, j;
  1385. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1386. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1387. /* disable VGA render */
  1388. WREG32(VGA_RENDER_CONTROL, 0);
  1389. /* blank the display controllers */
  1390. for (i = 0; i < rdev->num_crtc; i++) {
  1391. crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
  1392. if (crtc_enabled) {
  1393. save->crtc_enabled[i] = true;
  1394. if (ASIC_IS_DCE6(rdev)) {
  1395. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1396. if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
  1397. radeon_wait_for_vblank(rdev, i);
  1398. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1399. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1400. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1401. }
  1402. } else {
  1403. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1404. if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
  1405. radeon_wait_for_vblank(rdev, i);
  1406. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1407. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1408. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1409. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1410. }
  1411. }
  1412. /* wait for the next frame */
  1413. frame_count = radeon_get_vblank_counter(rdev, i);
  1414. for (j = 0; j < rdev->usec_timeout; j++) {
  1415. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1416. break;
  1417. udelay(1);
  1418. }
  1419. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  1420. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1421. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1422. tmp &= ~EVERGREEN_CRTC_MASTER_EN;
  1423. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1424. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1425. save->crtc_enabled[i] = false;
  1426. /* ***** */
  1427. } else {
  1428. save->crtc_enabled[i] = false;
  1429. }
  1430. }
  1431. radeon_mc_wait_for_idle(rdev);
  1432. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1433. if ((blackout & BLACKOUT_MODE_MASK) != 1) {
  1434. /* Block CPU access */
  1435. WREG32(BIF_FB_EN, 0);
  1436. /* blackout the MC */
  1437. blackout &= ~BLACKOUT_MODE_MASK;
  1438. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1439. }
  1440. /* wait for the MC to settle */
  1441. udelay(100);
  1442. /* lock double buffered regs */
  1443. for (i = 0; i < rdev->num_crtc; i++) {
  1444. if (save->crtc_enabled[i]) {
  1445. tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
  1446. if (!(tmp & EVERGREEN_GRPH_UPDATE_LOCK)) {
  1447. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  1448. WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
  1449. }
  1450. tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  1451. if (!(tmp & 1)) {
  1452. tmp |= 1;
  1453. WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  1454. }
  1455. }
  1456. }
  1457. }
  1458. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1459. {
  1460. u32 tmp, frame_count;
  1461. int i, j;
  1462. /* update crtc base addresses */
  1463. for (i = 0; i < rdev->num_crtc; i++) {
  1464. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1465. upper_32_bits(rdev->mc.vram_start));
  1466. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1467. upper_32_bits(rdev->mc.vram_start));
  1468. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  1469. (u32)rdev->mc.vram_start);
  1470. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  1471. (u32)rdev->mc.vram_start);
  1472. }
  1473. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1474. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1475. /* unlock regs and wait for update */
  1476. for (i = 0; i < rdev->num_crtc; i++) {
  1477. if (save->crtc_enabled[i]) {
  1478. tmp = RREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i]);
  1479. if ((tmp & 0x3) != 0) {
  1480. tmp &= ~0x3;
  1481. WREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  1482. }
  1483. tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
  1484. if (tmp & EVERGREEN_GRPH_UPDATE_LOCK) {
  1485. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  1486. WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
  1487. }
  1488. tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  1489. if (tmp & 1) {
  1490. tmp &= ~1;
  1491. WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  1492. }
  1493. for (j = 0; j < rdev->usec_timeout; j++) {
  1494. tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
  1495. if ((tmp & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING) == 0)
  1496. break;
  1497. udelay(1);
  1498. }
  1499. }
  1500. }
  1501. /* unblackout the MC */
  1502. tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1503. tmp &= ~BLACKOUT_MODE_MASK;
  1504. WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
  1505. /* allow CPU access */
  1506. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1507. for (i = 0; i < rdev->num_crtc; i++) {
  1508. if (save->crtc_enabled[i]) {
  1509. if (ASIC_IS_DCE6(rdev)) {
  1510. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1511. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1512. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1513. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1514. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1515. } else {
  1516. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1517. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1518. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1519. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1520. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1521. }
  1522. /* wait for the next frame */
  1523. frame_count = radeon_get_vblank_counter(rdev, i);
  1524. for (j = 0; j < rdev->usec_timeout; j++) {
  1525. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1526. break;
  1527. udelay(1);
  1528. }
  1529. }
  1530. }
  1531. /* Unlock vga access */
  1532. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1533. mdelay(1);
  1534. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1535. }
  1536. void evergreen_mc_program(struct radeon_device *rdev)
  1537. {
  1538. struct evergreen_mc_save save;
  1539. u32 tmp;
  1540. int i, j;
  1541. /* Initialize HDP */
  1542. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1543. WREG32((0x2c14 + j), 0x00000000);
  1544. WREG32((0x2c18 + j), 0x00000000);
  1545. WREG32((0x2c1c + j), 0x00000000);
  1546. WREG32((0x2c20 + j), 0x00000000);
  1547. WREG32((0x2c24 + j), 0x00000000);
  1548. }
  1549. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1550. evergreen_mc_stop(rdev, &save);
  1551. if (evergreen_mc_wait_for_idle(rdev)) {
  1552. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1553. }
  1554. /* Lockout access through VGA aperture*/
  1555. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1556. /* Update configuration */
  1557. if (rdev->flags & RADEON_IS_AGP) {
  1558. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1559. /* VRAM before AGP */
  1560. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1561. rdev->mc.vram_start >> 12);
  1562. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1563. rdev->mc.gtt_end >> 12);
  1564. } else {
  1565. /* VRAM after AGP */
  1566. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1567. rdev->mc.gtt_start >> 12);
  1568. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1569. rdev->mc.vram_end >> 12);
  1570. }
  1571. } else {
  1572. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1573. rdev->mc.vram_start >> 12);
  1574. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1575. rdev->mc.vram_end >> 12);
  1576. }
  1577. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1578. /* llano/ontario only */
  1579. if ((rdev->family == CHIP_PALM) ||
  1580. (rdev->family == CHIP_SUMO) ||
  1581. (rdev->family == CHIP_SUMO2)) {
  1582. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1583. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1584. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1585. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1586. }
  1587. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1588. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1589. WREG32(MC_VM_FB_LOCATION, tmp);
  1590. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1591. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1592. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1593. if (rdev->flags & RADEON_IS_AGP) {
  1594. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1595. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1596. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1597. } else {
  1598. WREG32(MC_VM_AGP_BASE, 0);
  1599. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1600. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1601. }
  1602. if (evergreen_mc_wait_for_idle(rdev)) {
  1603. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1604. }
  1605. evergreen_mc_resume(rdev, &save);
  1606. /* we need to own VRAM, so turn off the VGA renderer here
  1607. * to stop it overwriting our objects */
  1608. rv515_vga_render_disable(rdev);
  1609. }
  1610. /*
  1611. * CP.
  1612. */
  1613. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1614. {
  1615. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1616. u32 next_rptr;
  1617. /* set to DX10/11 mode */
  1618. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1619. radeon_ring_write(ring, 1);
  1620. if (ring->rptr_save_reg) {
  1621. next_rptr = ring->wptr + 3 + 4;
  1622. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1623. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1624. PACKET3_SET_CONFIG_REG_START) >> 2));
  1625. radeon_ring_write(ring, next_rptr);
  1626. } else if (rdev->wb.enabled) {
  1627. next_rptr = ring->wptr + 5 + 4;
  1628. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1629. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1630. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1631. radeon_ring_write(ring, next_rptr);
  1632. radeon_ring_write(ring, 0);
  1633. }
  1634. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1635. radeon_ring_write(ring,
  1636. #ifdef __BIG_ENDIAN
  1637. (2 << 0) |
  1638. #endif
  1639. (ib->gpu_addr & 0xFFFFFFFC));
  1640. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1641. radeon_ring_write(ring, ib->length_dw);
  1642. }
  1643. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1644. {
  1645. const __be32 *fw_data;
  1646. int i;
  1647. if (!rdev->me_fw || !rdev->pfp_fw)
  1648. return -EINVAL;
  1649. r700_cp_stop(rdev);
  1650. WREG32(CP_RB_CNTL,
  1651. #ifdef __BIG_ENDIAN
  1652. BUF_SWAP_32BIT |
  1653. #endif
  1654. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1655. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1656. WREG32(CP_PFP_UCODE_ADDR, 0);
  1657. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1658. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1659. WREG32(CP_PFP_UCODE_ADDR, 0);
  1660. fw_data = (const __be32 *)rdev->me_fw->data;
  1661. WREG32(CP_ME_RAM_WADDR, 0);
  1662. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1663. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1664. WREG32(CP_PFP_UCODE_ADDR, 0);
  1665. WREG32(CP_ME_RAM_WADDR, 0);
  1666. WREG32(CP_ME_RAM_RADDR, 0);
  1667. return 0;
  1668. }
  1669. static int evergreen_cp_start(struct radeon_device *rdev)
  1670. {
  1671. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1672. int r, i;
  1673. uint32_t cp_me;
  1674. r = radeon_ring_lock(rdev, ring, 7);
  1675. if (r) {
  1676. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1677. return r;
  1678. }
  1679. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1680. radeon_ring_write(ring, 0x1);
  1681. radeon_ring_write(ring, 0x0);
  1682. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1683. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1684. radeon_ring_write(ring, 0);
  1685. radeon_ring_write(ring, 0);
  1686. radeon_ring_unlock_commit(rdev, ring);
  1687. cp_me = 0xff;
  1688. WREG32(CP_ME_CNTL, cp_me);
  1689. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1690. if (r) {
  1691. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1692. return r;
  1693. }
  1694. /* setup clear context state */
  1695. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1696. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1697. for (i = 0; i < evergreen_default_size; i++)
  1698. radeon_ring_write(ring, evergreen_default_state[i]);
  1699. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1700. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1701. /* set clear context state */
  1702. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1703. radeon_ring_write(ring, 0);
  1704. /* SQ_VTX_BASE_VTX_LOC */
  1705. radeon_ring_write(ring, 0xc0026f00);
  1706. radeon_ring_write(ring, 0x00000000);
  1707. radeon_ring_write(ring, 0x00000000);
  1708. radeon_ring_write(ring, 0x00000000);
  1709. /* Clear consts */
  1710. radeon_ring_write(ring, 0xc0036f00);
  1711. radeon_ring_write(ring, 0x00000bc4);
  1712. radeon_ring_write(ring, 0xffffffff);
  1713. radeon_ring_write(ring, 0xffffffff);
  1714. radeon_ring_write(ring, 0xffffffff);
  1715. radeon_ring_write(ring, 0xc0026900);
  1716. radeon_ring_write(ring, 0x00000316);
  1717. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1718. radeon_ring_write(ring, 0x00000010); /* */
  1719. radeon_ring_unlock_commit(rdev, ring);
  1720. return 0;
  1721. }
  1722. static int evergreen_cp_resume(struct radeon_device *rdev)
  1723. {
  1724. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1725. u32 tmp;
  1726. u32 rb_bufsz;
  1727. int r;
  1728. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1729. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1730. SOFT_RESET_PA |
  1731. SOFT_RESET_SH |
  1732. SOFT_RESET_VGT |
  1733. SOFT_RESET_SPI |
  1734. SOFT_RESET_SX));
  1735. RREG32(GRBM_SOFT_RESET);
  1736. mdelay(15);
  1737. WREG32(GRBM_SOFT_RESET, 0);
  1738. RREG32(GRBM_SOFT_RESET);
  1739. /* Set ring buffer size */
  1740. rb_bufsz = drm_order(ring->ring_size / 8);
  1741. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1742. #ifdef __BIG_ENDIAN
  1743. tmp |= BUF_SWAP_32BIT;
  1744. #endif
  1745. WREG32(CP_RB_CNTL, tmp);
  1746. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1747. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1748. /* Set the write pointer delay */
  1749. WREG32(CP_RB_WPTR_DELAY, 0);
  1750. /* Initialize the ring buffer's read and write pointers */
  1751. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1752. WREG32(CP_RB_RPTR_WR, 0);
  1753. ring->wptr = 0;
  1754. WREG32(CP_RB_WPTR, ring->wptr);
  1755. /* set the wb address whether it's enabled or not */
  1756. WREG32(CP_RB_RPTR_ADDR,
  1757. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1758. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1759. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1760. if (rdev->wb.enabled)
  1761. WREG32(SCRATCH_UMSK, 0xff);
  1762. else {
  1763. tmp |= RB_NO_UPDATE;
  1764. WREG32(SCRATCH_UMSK, 0);
  1765. }
  1766. mdelay(1);
  1767. WREG32(CP_RB_CNTL, tmp);
  1768. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1769. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1770. ring->rptr = RREG32(CP_RB_RPTR);
  1771. evergreen_cp_start(rdev);
  1772. ring->ready = true;
  1773. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1774. if (r) {
  1775. ring->ready = false;
  1776. return r;
  1777. }
  1778. return 0;
  1779. }
  1780. /*
  1781. * Core functions
  1782. */
  1783. static void evergreen_gpu_init(struct radeon_device *rdev)
  1784. {
  1785. u32 gb_addr_config;
  1786. u32 mc_shared_chmap, mc_arb_ramcfg;
  1787. u32 sx_debug_1;
  1788. u32 smx_dc_ctl0;
  1789. u32 sq_config;
  1790. u32 sq_lds_resource_mgmt;
  1791. u32 sq_gpr_resource_mgmt_1;
  1792. u32 sq_gpr_resource_mgmt_2;
  1793. u32 sq_gpr_resource_mgmt_3;
  1794. u32 sq_thread_resource_mgmt;
  1795. u32 sq_thread_resource_mgmt_2;
  1796. u32 sq_stack_resource_mgmt_1;
  1797. u32 sq_stack_resource_mgmt_2;
  1798. u32 sq_stack_resource_mgmt_3;
  1799. u32 vgt_cache_invalidation;
  1800. u32 hdp_host_path_cntl, tmp;
  1801. u32 disabled_rb_mask;
  1802. int i, j, num_shader_engines, ps_thread_count;
  1803. switch (rdev->family) {
  1804. case CHIP_CYPRESS:
  1805. case CHIP_HEMLOCK:
  1806. rdev->config.evergreen.num_ses = 2;
  1807. rdev->config.evergreen.max_pipes = 4;
  1808. rdev->config.evergreen.max_tile_pipes = 8;
  1809. rdev->config.evergreen.max_simds = 10;
  1810. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1811. rdev->config.evergreen.max_gprs = 256;
  1812. rdev->config.evergreen.max_threads = 248;
  1813. rdev->config.evergreen.max_gs_threads = 32;
  1814. rdev->config.evergreen.max_stack_entries = 512;
  1815. rdev->config.evergreen.sx_num_of_sets = 4;
  1816. rdev->config.evergreen.sx_max_export_size = 256;
  1817. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1818. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1819. rdev->config.evergreen.max_hw_contexts = 8;
  1820. rdev->config.evergreen.sq_num_cf_insts = 2;
  1821. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1822. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1823. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1824. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1825. break;
  1826. case CHIP_JUNIPER:
  1827. rdev->config.evergreen.num_ses = 1;
  1828. rdev->config.evergreen.max_pipes = 4;
  1829. rdev->config.evergreen.max_tile_pipes = 4;
  1830. rdev->config.evergreen.max_simds = 10;
  1831. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1832. rdev->config.evergreen.max_gprs = 256;
  1833. rdev->config.evergreen.max_threads = 248;
  1834. rdev->config.evergreen.max_gs_threads = 32;
  1835. rdev->config.evergreen.max_stack_entries = 512;
  1836. rdev->config.evergreen.sx_num_of_sets = 4;
  1837. rdev->config.evergreen.sx_max_export_size = 256;
  1838. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1839. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1840. rdev->config.evergreen.max_hw_contexts = 8;
  1841. rdev->config.evergreen.sq_num_cf_insts = 2;
  1842. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1843. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1844. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1845. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1846. break;
  1847. case CHIP_REDWOOD:
  1848. rdev->config.evergreen.num_ses = 1;
  1849. rdev->config.evergreen.max_pipes = 4;
  1850. rdev->config.evergreen.max_tile_pipes = 4;
  1851. rdev->config.evergreen.max_simds = 5;
  1852. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1853. rdev->config.evergreen.max_gprs = 256;
  1854. rdev->config.evergreen.max_threads = 248;
  1855. rdev->config.evergreen.max_gs_threads = 32;
  1856. rdev->config.evergreen.max_stack_entries = 256;
  1857. rdev->config.evergreen.sx_num_of_sets = 4;
  1858. rdev->config.evergreen.sx_max_export_size = 256;
  1859. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1860. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1861. rdev->config.evergreen.max_hw_contexts = 8;
  1862. rdev->config.evergreen.sq_num_cf_insts = 2;
  1863. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1864. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1865. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1866. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1867. break;
  1868. case CHIP_CEDAR:
  1869. default:
  1870. rdev->config.evergreen.num_ses = 1;
  1871. rdev->config.evergreen.max_pipes = 2;
  1872. rdev->config.evergreen.max_tile_pipes = 2;
  1873. rdev->config.evergreen.max_simds = 2;
  1874. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1875. rdev->config.evergreen.max_gprs = 256;
  1876. rdev->config.evergreen.max_threads = 192;
  1877. rdev->config.evergreen.max_gs_threads = 16;
  1878. rdev->config.evergreen.max_stack_entries = 256;
  1879. rdev->config.evergreen.sx_num_of_sets = 4;
  1880. rdev->config.evergreen.sx_max_export_size = 128;
  1881. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1882. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1883. rdev->config.evergreen.max_hw_contexts = 4;
  1884. rdev->config.evergreen.sq_num_cf_insts = 1;
  1885. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1886. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1887. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1888. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1889. break;
  1890. case CHIP_PALM:
  1891. rdev->config.evergreen.num_ses = 1;
  1892. rdev->config.evergreen.max_pipes = 2;
  1893. rdev->config.evergreen.max_tile_pipes = 2;
  1894. rdev->config.evergreen.max_simds = 2;
  1895. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1896. rdev->config.evergreen.max_gprs = 256;
  1897. rdev->config.evergreen.max_threads = 192;
  1898. rdev->config.evergreen.max_gs_threads = 16;
  1899. rdev->config.evergreen.max_stack_entries = 256;
  1900. rdev->config.evergreen.sx_num_of_sets = 4;
  1901. rdev->config.evergreen.sx_max_export_size = 128;
  1902. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1903. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1904. rdev->config.evergreen.max_hw_contexts = 4;
  1905. rdev->config.evergreen.sq_num_cf_insts = 1;
  1906. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1907. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1908. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1909. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1910. break;
  1911. case CHIP_SUMO:
  1912. rdev->config.evergreen.num_ses = 1;
  1913. rdev->config.evergreen.max_pipes = 4;
  1914. rdev->config.evergreen.max_tile_pipes = 4;
  1915. if (rdev->pdev->device == 0x9648)
  1916. rdev->config.evergreen.max_simds = 3;
  1917. else if ((rdev->pdev->device == 0x9647) ||
  1918. (rdev->pdev->device == 0x964a))
  1919. rdev->config.evergreen.max_simds = 4;
  1920. else
  1921. rdev->config.evergreen.max_simds = 5;
  1922. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1923. rdev->config.evergreen.max_gprs = 256;
  1924. rdev->config.evergreen.max_threads = 248;
  1925. rdev->config.evergreen.max_gs_threads = 32;
  1926. rdev->config.evergreen.max_stack_entries = 256;
  1927. rdev->config.evergreen.sx_num_of_sets = 4;
  1928. rdev->config.evergreen.sx_max_export_size = 256;
  1929. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1930. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1931. rdev->config.evergreen.max_hw_contexts = 8;
  1932. rdev->config.evergreen.sq_num_cf_insts = 2;
  1933. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1934. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1935. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1936. gb_addr_config = SUMO_GB_ADDR_CONFIG_GOLDEN;
  1937. break;
  1938. case CHIP_SUMO2:
  1939. rdev->config.evergreen.num_ses = 1;
  1940. rdev->config.evergreen.max_pipes = 4;
  1941. rdev->config.evergreen.max_tile_pipes = 4;
  1942. rdev->config.evergreen.max_simds = 2;
  1943. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1944. rdev->config.evergreen.max_gprs = 256;
  1945. rdev->config.evergreen.max_threads = 248;
  1946. rdev->config.evergreen.max_gs_threads = 32;
  1947. rdev->config.evergreen.max_stack_entries = 512;
  1948. rdev->config.evergreen.sx_num_of_sets = 4;
  1949. rdev->config.evergreen.sx_max_export_size = 256;
  1950. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1951. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1952. rdev->config.evergreen.max_hw_contexts = 8;
  1953. rdev->config.evergreen.sq_num_cf_insts = 2;
  1954. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1955. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1956. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1957. gb_addr_config = SUMO2_GB_ADDR_CONFIG_GOLDEN;
  1958. break;
  1959. case CHIP_BARTS:
  1960. rdev->config.evergreen.num_ses = 2;
  1961. rdev->config.evergreen.max_pipes = 4;
  1962. rdev->config.evergreen.max_tile_pipes = 8;
  1963. rdev->config.evergreen.max_simds = 7;
  1964. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1965. rdev->config.evergreen.max_gprs = 256;
  1966. rdev->config.evergreen.max_threads = 248;
  1967. rdev->config.evergreen.max_gs_threads = 32;
  1968. rdev->config.evergreen.max_stack_entries = 512;
  1969. rdev->config.evergreen.sx_num_of_sets = 4;
  1970. rdev->config.evergreen.sx_max_export_size = 256;
  1971. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1972. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1973. rdev->config.evergreen.max_hw_contexts = 8;
  1974. rdev->config.evergreen.sq_num_cf_insts = 2;
  1975. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1976. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1977. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1978. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1979. break;
  1980. case CHIP_TURKS:
  1981. rdev->config.evergreen.num_ses = 1;
  1982. rdev->config.evergreen.max_pipes = 4;
  1983. rdev->config.evergreen.max_tile_pipes = 4;
  1984. rdev->config.evergreen.max_simds = 6;
  1985. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1986. rdev->config.evergreen.max_gprs = 256;
  1987. rdev->config.evergreen.max_threads = 248;
  1988. rdev->config.evergreen.max_gs_threads = 32;
  1989. rdev->config.evergreen.max_stack_entries = 256;
  1990. rdev->config.evergreen.sx_num_of_sets = 4;
  1991. rdev->config.evergreen.sx_max_export_size = 256;
  1992. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1993. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1994. rdev->config.evergreen.max_hw_contexts = 8;
  1995. rdev->config.evergreen.sq_num_cf_insts = 2;
  1996. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1997. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1998. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1999. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  2000. break;
  2001. case CHIP_CAICOS:
  2002. rdev->config.evergreen.num_ses = 1;
  2003. rdev->config.evergreen.max_pipes = 2;
  2004. rdev->config.evergreen.max_tile_pipes = 2;
  2005. rdev->config.evergreen.max_simds = 2;
  2006. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  2007. rdev->config.evergreen.max_gprs = 256;
  2008. rdev->config.evergreen.max_threads = 192;
  2009. rdev->config.evergreen.max_gs_threads = 16;
  2010. rdev->config.evergreen.max_stack_entries = 256;
  2011. rdev->config.evergreen.sx_num_of_sets = 4;
  2012. rdev->config.evergreen.sx_max_export_size = 128;
  2013. rdev->config.evergreen.sx_max_export_pos_size = 32;
  2014. rdev->config.evergreen.sx_max_export_smx_size = 96;
  2015. rdev->config.evergreen.max_hw_contexts = 4;
  2016. rdev->config.evergreen.sq_num_cf_insts = 1;
  2017. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  2018. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  2019. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  2020. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  2021. break;
  2022. }
  2023. /* Initialize HDP */
  2024. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2025. WREG32((0x2c14 + j), 0x00000000);
  2026. WREG32((0x2c18 + j), 0x00000000);
  2027. WREG32((0x2c1c + j), 0x00000000);
  2028. WREG32((0x2c20 + j), 0x00000000);
  2029. WREG32((0x2c24 + j), 0x00000000);
  2030. }
  2031. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2032. evergreen_fix_pci_max_read_req_size(rdev);
  2033. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2034. if ((rdev->family == CHIP_PALM) ||
  2035. (rdev->family == CHIP_SUMO) ||
  2036. (rdev->family == CHIP_SUMO2))
  2037. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  2038. else
  2039. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2040. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2041. * not have bank info, so create a custom tiling dword.
  2042. * bits 3:0 num_pipes
  2043. * bits 7:4 num_banks
  2044. * bits 11:8 group_size
  2045. * bits 15:12 row_size
  2046. */
  2047. rdev->config.evergreen.tile_config = 0;
  2048. switch (rdev->config.evergreen.max_tile_pipes) {
  2049. case 1:
  2050. default:
  2051. rdev->config.evergreen.tile_config |= (0 << 0);
  2052. break;
  2053. case 2:
  2054. rdev->config.evergreen.tile_config |= (1 << 0);
  2055. break;
  2056. case 4:
  2057. rdev->config.evergreen.tile_config |= (2 << 0);
  2058. break;
  2059. case 8:
  2060. rdev->config.evergreen.tile_config |= (3 << 0);
  2061. break;
  2062. }
  2063. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  2064. if (rdev->flags & RADEON_IS_IGP)
  2065. rdev->config.evergreen.tile_config |= 1 << 4;
  2066. else {
  2067. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  2068. case 0: /* four banks */
  2069. rdev->config.evergreen.tile_config |= 0 << 4;
  2070. break;
  2071. case 1: /* eight banks */
  2072. rdev->config.evergreen.tile_config |= 1 << 4;
  2073. break;
  2074. case 2: /* sixteen banks */
  2075. default:
  2076. rdev->config.evergreen.tile_config |= 2 << 4;
  2077. break;
  2078. }
  2079. }
  2080. rdev->config.evergreen.tile_config |= 0 << 8;
  2081. rdev->config.evergreen.tile_config |=
  2082. ((gb_addr_config & 0x30000000) >> 28) << 12;
  2083. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  2084. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  2085. u32 efuse_straps_4;
  2086. u32 efuse_straps_3;
  2087. WREG32(RCU_IND_INDEX, 0x204);
  2088. efuse_straps_4 = RREG32(RCU_IND_DATA);
  2089. WREG32(RCU_IND_INDEX, 0x203);
  2090. efuse_straps_3 = RREG32(RCU_IND_DATA);
  2091. tmp = (((efuse_straps_4 & 0xf) << 4) |
  2092. ((efuse_straps_3 & 0xf0000000) >> 28));
  2093. } else {
  2094. tmp = 0;
  2095. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  2096. u32 rb_disable_bitmap;
  2097. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  2098. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  2099. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  2100. tmp <<= 4;
  2101. tmp |= rb_disable_bitmap;
  2102. }
  2103. }
  2104. /* enabled rb are just the one not disabled :) */
  2105. disabled_rb_mask = tmp;
  2106. tmp = 0;
  2107. for (i = 0; i < rdev->config.evergreen.max_backends; i++)
  2108. tmp |= (1 << i);
  2109. /* if all the backends are disabled, fix it up here */
  2110. if ((disabled_rb_mask & tmp) == tmp) {
  2111. for (i = 0; i < rdev->config.evergreen.max_backends; i++)
  2112. disabled_rb_mask &= ~(1 << i);
  2113. }
  2114. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  2115. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  2116. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2117. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  2118. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2119. WREG32(DMA_TILING_CONFIG, gb_addr_config);
  2120. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2121. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2122. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2123. if ((rdev->config.evergreen.max_backends == 1) &&
  2124. (rdev->flags & RADEON_IS_IGP)) {
  2125. if ((disabled_rb_mask & 3) == 1) {
  2126. /* RB0 disabled, RB1 enabled */
  2127. tmp = 0x11111111;
  2128. } else {
  2129. /* RB1 disabled, RB0 enabled */
  2130. tmp = 0x00000000;
  2131. }
  2132. } else {
  2133. tmp = gb_addr_config & NUM_PIPES_MASK;
  2134. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  2135. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  2136. }
  2137. WREG32(GB_BACKEND_MAP, tmp);
  2138. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  2139. WREG32(CGTS_TCC_DISABLE, 0);
  2140. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  2141. WREG32(CGTS_USER_TCC_DISABLE, 0);
  2142. /* set HW defaults for 3D engine */
  2143. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  2144. ROQ_IB2_START(0x2b)));
  2145. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  2146. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  2147. SYNC_GRADIENT |
  2148. SYNC_WALKER |
  2149. SYNC_ALIGNER));
  2150. sx_debug_1 = RREG32(SX_DEBUG_1);
  2151. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  2152. WREG32(SX_DEBUG_1, sx_debug_1);
  2153. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  2154. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  2155. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  2156. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  2157. if (rdev->family <= CHIP_SUMO2)
  2158. WREG32(SMX_SAR_CTL0, 0x00010000);
  2159. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  2160. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  2161. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  2162. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  2163. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  2164. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  2165. WREG32(VGT_NUM_INSTANCES, 1);
  2166. WREG32(SPI_CONFIG_CNTL, 0);
  2167. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2168. WREG32(CP_PERFMON_CNTL, 0);
  2169. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  2170. FETCH_FIFO_HIWATER(0x4) |
  2171. DONE_FIFO_HIWATER(0xe0) |
  2172. ALU_UPDATE_FIFO_HIWATER(0x8)));
  2173. sq_config = RREG32(SQ_CONFIG);
  2174. sq_config &= ~(PS_PRIO(3) |
  2175. VS_PRIO(3) |
  2176. GS_PRIO(3) |
  2177. ES_PRIO(3));
  2178. sq_config |= (VC_ENABLE |
  2179. EXPORT_SRC_C |
  2180. PS_PRIO(0) |
  2181. VS_PRIO(1) |
  2182. GS_PRIO(2) |
  2183. ES_PRIO(3));
  2184. switch (rdev->family) {
  2185. case CHIP_CEDAR:
  2186. case CHIP_PALM:
  2187. case CHIP_SUMO:
  2188. case CHIP_SUMO2:
  2189. case CHIP_CAICOS:
  2190. /* no vertex cache */
  2191. sq_config &= ~VC_ENABLE;
  2192. break;
  2193. default:
  2194. break;
  2195. }
  2196. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  2197. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  2198. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  2199. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  2200. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2201. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2202. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2203. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2204. switch (rdev->family) {
  2205. case CHIP_CEDAR:
  2206. case CHIP_PALM:
  2207. case CHIP_SUMO:
  2208. case CHIP_SUMO2:
  2209. ps_thread_count = 96;
  2210. break;
  2211. default:
  2212. ps_thread_count = 128;
  2213. break;
  2214. }
  2215. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  2216. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2217. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2218. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2219. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2220. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2221. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2222. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2223. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2224. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2225. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2226. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2227. WREG32(SQ_CONFIG, sq_config);
  2228. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  2229. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  2230. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  2231. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2232. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  2233. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2234. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2235. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  2236. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  2237. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2238. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2239. FORCE_EOV_MAX_REZ_CNT(255)));
  2240. switch (rdev->family) {
  2241. case CHIP_CEDAR:
  2242. case CHIP_PALM:
  2243. case CHIP_SUMO:
  2244. case CHIP_SUMO2:
  2245. case CHIP_CAICOS:
  2246. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2247. break;
  2248. default:
  2249. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2250. break;
  2251. }
  2252. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2253. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2254. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2255. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2256. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2257. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2258. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2259. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2260. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2261. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2262. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2263. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2264. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2265. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2266. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2267. /* clear render buffer base addresses */
  2268. WREG32(CB_COLOR0_BASE, 0);
  2269. WREG32(CB_COLOR1_BASE, 0);
  2270. WREG32(CB_COLOR2_BASE, 0);
  2271. WREG32(CB_COLOR3_BASE, 0);
  2272. WREG32(CB_COLOR4_BASE, 0);
  2273. WREG32(CB_COLOR5_BASE, 0);
  2274. WREG32(CB_COLOR6_BASE, 0);
  2275. WREG32(CB_COLOR7_BASE, 0);
  2276. WREG32(CB_COLOR8_BASE, 0);
  2277. WREG32(CB_COLOR9_BASE, 0);
  2278. WREG32(CB_COLOR10_BASE, 0);
  2279. WREG32(CB_COLOR11_BASE, 0);
  2280. /* set the shader const cache sizes to 0 */
  2281. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2282. WREG32(i, 0);
  2283. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2284. WREG32(i, 0);
  2285. tmp = RREG32(HDP_MISC_CNTL);
  2286. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2287. WREG32(HDP_MISC_CNTL, tmp);
  2288. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2289. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2290. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2291. udelay(50);
  2292. }
  2293. int evergreen_mc_init(struct radeon_device *rdev)
  2294. {
  2295. u32 tmp;
  2296. int chansize, numchan;
  2297. /* Get VRAM informations */
  2298. rdev->mc.vram_is_ddr = true;
  2299. if ((rdev->family == CHIP_PALM) ||
  2300. (rdev->family == CHIP_SUMO) ||
  2301. (rdev->family == CHIP_SUMO2))
  2302. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2303. else
  2304. tmp = RREG32(MC_ARB_RAMCFG);
  2305. if (tmp & CHANSIZE_OVERRIDE) {
  2306. chansize = 16;
  2307. } else if (tmp & CHANSIZE_MASK) {
  2308. chansize = 64;
  2309. } else {
  2310. chansize = 32;
  2311. }
  2312. tmp = RREG32(MC_SHARED_CHMAP);
  2313. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2314. case 0:
  2315. default:
  2316. numchan = 1;
  2317. break;
  2318. case 1:
  2319. numchan = 2;
  2320. break;
  2321. case 2:
  2322. numchan = 4;
  2323. break;
  2324. case 3:
  2325. numchan = 8;
  2326. break;
  2327. }
  2328. rdev->mc.vram_width = numchan * chansize;
  2329. /* Could aper size report 0 ? */
  2330. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2331. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2332. /* Setup GPU memory space */
  2333. if ((rdev->family == CHIP_PALM) ||
  2334. (rdev->family == CHIP_SUMO) ||
  2335. (rdev->family == CHIP_SUMO2)) {
  2336. /* size in bytes on fusion */
  2337. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2338. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2339. } else {
  2340. /* size in MB on evergreen/cayman/tn */
  2341. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2342. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2343. }
  2344. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2345. r700_vram_gtt_location(rdev, &rdev->mc);
  2346. radeon_update_bandwidth_info(rdev);
  2347. return 0;
  2348. }
  2349. void evergreen_print_gpu_status_regs(struct radeon_device *rdev)
  2350. {
  2351. dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
  2352. RREG32(GRBM_STATUS));
  2353. dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
  2354. RREG32(GRBM_STATUS_SE0));
  2355. dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
  2356. RREG32(GRBM_STATUS_SE1));
  2357. dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
  2358. RREG32(SRBM_STATUS));
  2359. dev_info(rdev->dev, " SRBM_STATUS2 = 0x%08X\n",
  2360. RREG32(SRBM_STATUS2));
  2361. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2362. RREG32(CP_STALLED_STAT1));
  2363. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2364. RREG32(CP_STALLED_STAT2));
  2365. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2366. RREG32(CP_BUSY_STAT));
  2367. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2368. RREG32(CP_STAT));
  2369. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  2370. RREG32(DMA_STATUS_REG));
  2371. if (rdev->family >= CHIP_CAYMAN) {
  2372. dev_info(rdev->dev, " R_00D834_DMA_STATUS_REG = 0x%08X\n",
  2373. RREG32(DMA_STATUS_REG + 0x800));
  2374. }
  2375. }
  2376. bool evergreen_is_display_hung(struct radeon_device *rdev)
  2377. {
  2378. u32 crtc_hung = 0;
  2379. u32 crtc_status[6];
  2380. u32 i, j, tmp;
  2381. for (i = 0; i < rdev->num_crtc; i++) {
  2382. if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN) {
  2383. crtc_status[i] = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  2384. crtc_hung |= (1 << i);
  2385. }
  2386. }
  2387. for (j = 0; j < 10; j++) {
  2388. for (i = 0; i < rdev->num_crtc; i++) {
  2389. if (crtc_hung & (1 << i)) {
  2390. tmp = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  2391. if (tmp != crtc_status[i])
  2392. crtc_hung &= ~(1 << i);
  2393. }
  2394. }
  2395. if (crtc_hung == 0)
  2396. return false;
  2397. udelay(100);
  2398. }
  2399. return true;
  2400. }
  2401. static u32 evergreen_gpu_check_soft_reset(struct radeon_device *rdev)
  2402. {
  2403. u32 reset_mask = 0;
  2404. u32 tmp;
  2405. /* GRBM_STATUS */
  2406. tmp = RREG32(GRBM_STATUS);
  2407. if (tmp & (PA_BUSY | SC_BUSY |
  2408. SH_BUSY | SX_BUSY |
  2409. TA_BUSY | VGT_BUSY |
  2410. DB_BUSY | CB_BUSY |
  2411. SPI_BUSY | VGT_BUSY_NO_DMA))
  2412. reset_mask |= RADEON_RESET_GFX;
  2413. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  2414. CP_BUSY | CP_COHERENCY_BUSY))
  2415. reset_mask |= RADEON_RESET_CP;
  2416. if (tmp & GRBM_EE_BUSY)
  2417. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  2418. /* DMA_STATUS_REG */
  2419. tmp = RREG32(DMA_STATUS_REG);
  2420. if (!(tmp & DMA_IDLE))
  2421. reset_mask |= RADEON_RESET_DMA;
  2422. /* SRBM_STATUS2 */
  2423. tmp = RREG32(SRBM_STATUS2);
  2424. if (tmp & DMA_BUSY)
  2425. reset_mask |= RADEON_RESET_DMA;
  2426. /* SRBM_STATUS */
  2427. tmp = RREG32(SRBM_STATUS);
  2428. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  2429. reset_mask |= RADEON_RESET_RLC;
  2430. if (tmp & IH_BUSY)
  2431. reset_mask |= RADEON_RESET_IH;
  2432. if (tmp & SEM_BUSY)
  2433. reset_mask |= RADEON_RESET_SEM;
  2434. if (tmp & GRBM_RQ_PENDING)
  2435. reset_mask |= RADEON_RESET_GRBM;
  2436. if (tmp & VMC_BUSY)
  2437. reset_mask |= RADEON_RESET_VMC;
  2438. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  2439. MCC_BUSY | MCD_BUSY))
  2440. reset_mask |= RADEON_RESET_MC;
  2441. if (evergreen_is_display_hung(rdev))
  2442. reset_mask |= RADEON_RESET_DISPLAY;
  2443. /* VM_L2_STATUS */
  2444. tmp = RREG32(VM_L2_STATUS);
  2445. if (tmp & L2_BUSY)
  2446. reset_mask |= RADEON_RESET_VMC;
  2447. /* Skip MC reset as it's mostly likely not hung, just busy */
  2448. if (reset_mask & RADEON_RESET_MC) {
  2449. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  2450. reset_mask &= ~RADEON_RESET_MC;
  2451. }
  2452. return reset_mask;
  2453. }
  2454. static void evergreen_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  2455. {
  2456. struct evergreen_mc_save save;
  2457. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  2458. u32 tmp;
  2459. if (reset_mask == 0)
  2460. return;
  2461. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  2462. evergreen_print_gpu_status_regs(rdev);
  2463. /* Disable CP parsing/prefetching */
  2464. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2465. if (reset_mask & RADEON_RESET_DMA) {
  2466. /* Disable DMA */
  2467. tmp = RREG32(DMA_RB_CNTL);
  2468. tmp &= ~DMA_RB_ENABLE;
  2469. WREG32(DMA_RB_CNTL, tmp);
  2470. }
  2471. udelay(50);
  2472. evergreen_mc_stop(rdev, &save);
  2473. if (evergreen_mc_wait_for_idle(rdev)) {
  2474. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2475. }
  2476. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  2477. grbm_soft_reset |= SOFT_RESET_DB |
  2478. SOFT_RESET_CB |
  2479. SOFT_RESET_PA |
  2480. SOFT_RESET_SC |
  2481. SOFT_RESET_SPI |
  2482. SOFT_RESET_SX |
  2483. SOFT_RESET_SH |
  2484. SOFT_RESET_TC |
  2485. SOFT_RESET_TA |
  2486. SOFT_RESET_VC |
  2487. SOFT_RESET_VGT;
  2488. }
  2489. if (reset_mask & RADEON_RESET_CP) {
  2490. grbm_soft_reset |= SOFT_RESET_CP |
  2491. SOFT_RESET_VGT;
  2492. srbm_soft_reset |= SOFT_RESET_GRBM;
  2493. }
  2494. if (reset_mask & RADEON_RESET_DMA)
  2495. srbm_soft_reset |= SOFT_RESET_DMA;
  2496. if (reset_mask & RADEON_RESET_DISPLAY)
  2497. srbm_soft_reset |= SOFT_RESET_DC;
  2498. if (reset_mask & RADEON_RESET_RLC)
  2499. srbm_soft_reset |= SOFT_RESET_RLC;
  2500. if (reset_mask & RADEON_RESET_SEM)
  2501. srbm_soft_reset |= SOFT_RESET_SEM;
  2502. if (reset_mask & RADEON_RESET_IH)
  2503. srbm_soft_reset |= SOFT_RESET_IH;
  2504. if (reset_mask & RADEON_RESET_GRBM)
  2505. srbm_soft_reset |= SOFT_RESET_GRBM;
  2506. if (reset_mask & RADEON_RESET_VMC)
  2507. srbm_soft_reset |= SOFT_RESET_VMC;
  2508. if (!(rdev->flags & RADEON_IS_IGP)) {
  2509. if (reset_mask & RADEON_RESET_MC)
  2510. srbm_soft_reset |= SOFT_RESET_MC;
  2511. }
  2512. if (grbm_soft_reset) {
  2513. tmp = RREG32(GRBM_SOFT_RESET);
  2514. tmp |= grbm_soft_reset;
  2515. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2516. WREG32(GRBM_SOFT_RESET, tmp);
  2517. tmp = RREG32(GRBM_SOFT_RESET);
  2518. udelay(50);
  2519. tmp &= ~grbm_soft_reset;
  2520. WREG32(GRBM_SOFT_RESET, tmp);
  2521. tmp = RREG32(GRBM_SOFT_RESET);
  2522. }
  2523. if (srbm_soft_reset) {
  2524. tmp = RREG32(SRBM_SOFT_RESET);
  2525. tmp |= srbm_soft_reset;
  2526. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2527. WREG32(SRBM_SOFT_RESET, tmp);
  2528. tmp = RREG32(SRBM_SOFT_RESET);
  2529. udelay(50);
  2530. tmp &= ~srbm_soft_reset;
  2531. WREG32(SRBM_SOFT_RESET, tmp);
  2532. tmp = RREG32(SRBM_SOFT_RESET);
  2533. }
  2534. /* Wait a little for things to settle down */
  2535. udelay(50);
  2536. evergreen_mc_resume(rdev, &save);
  2537. udelay(50);
  2538. evergreen_print_gpu_status_regs(rdev);
  2539. }
  2540. int evergreen_asic_reset(struct radeon_device *rdev)
  2541. {
  2542. u32 reset_mask;
  2543. reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2544. if (reset_mask)
  2545. r600_set_bios_scratch_engine_hung(rdev, true);
  2546. evergreen_gpu_soft_reset(rdev, reset_mask);
  2547. reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2548. if (!reset_mask)
  2549. r600_set_bios_scratch_engine_hung(rdev, false);
  2550. return 0;
  2551. }
  2552. /**
  2553. * evergreen_gfx_is_lockup - Check if the GFX engine is locked up
  2554. *
  2555. * @rdev: radeon_device pointer
  2556. * @ring: radeon_ring structure holding ring information
  2557. *
  2558. * Check if the GFX engine is locked up.
  2559. * Returns true if the engine appears to be locked up, false if not.
  2560. */
  2561. bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2562. {
  2563. u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2564. if (!(reset_mask & (RADEON_RESET_GFX |
  2565. RADEON_RESET_COMPUTE |
  2566. RADEON_RESET_CP))) {
  2567. radeon_ring_lockup_update(ring);
  2568. return false;
  2569. }
  2570. /* force CP activities */
  2571. radeon_ring_force_activity(rdev, ring);
  2572. return radeon_ring_test_lockup(rdev, ring);
  2573. }
  2574. /**
  2575. * evergreen_dma_is_lockup - Check if the DMA engine is locked up
  2576. *
  2577. * @rdev: radeon_device pointer
  2578. * @ring: radeon_ring structure holding ring information
  2579. *
  2580. * Check if the async DMA engine is locked up.
  2581. * Returns true if the engine appears to be locked up, false if not.
  2582. */
  2583. bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2584. {
  2585. u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2586. if (!(reset_mask & RADEON_RESET_DMA)) {
  2587. radeon_ring_lockup_update(ring);
  2588. return false;
  2589. }
  2590. /* force ring activities */
  2591. radeon_ring_force_activity(rdev, ring);
  2592. return radeon_ring_test_lockup(rdev, ring);
  2593. }
  2594. /* Interrupts */
  2595. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2596. {
  2597. if (crtc >= rdev->num_crtc)
  2598. return 0;
  2599. else
  2600. return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  2601. }
  2602. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2603. {
  2604. u32 tmp;
  2605. if (rdev->family >= CHIP_CAYMAN) {
  2606. cayman_cp_int_cntl_setup(rdev, 0,
  2607. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2608. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2609. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2610. tmp = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
  2611. WREG32(CAYMAN_DMA1_CNTL, tmp);
  2612. } else
  2613. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2614. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2615. WREG32(DMA_CNTL, tmp);
  2616. WREG32(GRBM_INT_CNTL, 0);
  2617. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2618. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2619. if (rdev->num_crtc >= 4) {
  2620. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2621. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2622. }
  2623. if (rdev->num_crtc >= 6) {
  2624. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2625. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2626. }
  2627. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2628. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2629. if (rdev->num_crtc >= 4) {
  2630. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2631. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2632. }
  2633. if (rdev->num_crtc >= 6) {
  2634. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2635. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2636. }
  2637. /* only one DAC on DCE6 */
  2638. if (!ASIC_IS_DCE6(rdev))
  2639. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2640. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2641. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2642. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2643. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2644. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2645. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2646. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2647. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2648. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2649. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2650. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2651. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2652. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2653. }
  2654. int evergreen_irq_set(struct radeon_device *rdev)
  2655. {
  2656. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2657. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2658. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2659. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2660. u32 grbm_int_cntl = 0;
  2661. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2662. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2663. u32 dma_cntl, dma_cntl1 = 0;
  2664. if (!rdev->irq.installed) {
  2665. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2666. return -EINVAL;
  2667. }
  2668. /* don't enable anything if the ih is disabled */
  2669. if (!rdev->ih.enabled) {
  2670. r600_disable_interrupts(rdev);
  2671. /* force the active interrupt state to all disabled */
  2672. evergreen_disable_interrupt_state(rdev);
  2673. return 0;
  2674. }
  2675. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2676. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2677. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2678. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2679. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2680. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2681. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2682. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2683. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2684. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2685. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2686. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2687. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2688. if (rdev->family >= CHIP_CAYMAN) {
  2689. /* enable CP interrupts on all rings */
  2690. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2691. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2692. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2693. }
  2694. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2695. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2696. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2697. }
  2698. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2699. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2700. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2701. }
  2702. } else {
  2703. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2704. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2705. cp_int_cntl |= RB_INT_ENABLE;
  2706. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2707. }
  2708. }
  2709. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  2710. DRM_DEBUG("r600_irq_set: sw int dma\n");
  2711. dma_cntl |= TRAP_ENABLE;
  2712. }
  2713. if (rdev->family >= CHIP_CAYMAN) {
  2714. dma_cntl1 = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
  2715. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  2716. DRM_DEBUG("r600_irq_set: sw int dma1\n");
  2717. dma_cntl1 |= TRAP_ENABLE;
  2718. }
  2719. }
  2720. if (rdev->irq.crtc_vblank_int[0] ||
  2721. atomic_read(&rdev->irq.pflip[0])) {
  2722. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2723. crtc1 |= VBLANK_INT_MASK;
  2724. }
  2725. if (rdev->irq.crtc_vblank_int[1] ||
  2726. atomic_read(&rdev->irq.pflip[1])) {
  2727. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2728. crtc2 |= VBLANK_INT_MASK;
  2729. }
  2730. if (rdev->irq.crtc_vblank_int[2] ||
  2731. atomic_read(&rdev->irq.pflip[2])) {
  2732. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2733. crtc3 |= VBLANK_INT_MASK;
  2734. }
  2735. if (rdev->irq.crtc_vblank_int[3] ||
  2736. atomic_read(&rdev->irq.pflip[3])) {
  2737. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2738. crtc4 |= VBLANK_INT_MASK;
  2739. }
  2740. if (rdev->irq.crtc_vblank_int[4] ||
  2741. atomic_read(&rdev->irq.pflip[4])) {
  2742. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2743. crtc5 |= VBLANK_INT_MASK;
  2744. }
  2745. if (rdev->irq.crtc_vblank_int[5] ||
  2746. atomic_read(&rdev->irq.pflip[5])) {
  2747. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2748. crtc6 |= VBLANK_INT_MASK;
  2749. }
  2750. if (rdev->irq.hpd[0]) {
  2751. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2752. hpd1 |= DC_HPDx_INT_EN;
  2753. }
  2754. if (rdev->irq.hpd[1]) {
  2755. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2756. hpd2 |= DC_HPDx_INT_EN;
  2757. }
  2758. if (rdev->irq.hpd[2]) {
  2759. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2760. hpd3 |= DC_HPDx_INT_EN;
  2761. }
  2762. if (rdev->irq.hpd[3]) {
  2763. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2764. hpd4 |= DC_HPDx_INT_EN;
  2765. }
  2766. if (rdev->irq.hpd[4]) {
  2767. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2768. hpd5 |= DC_HPDx_INT_EN;
  2769. }
  2770. if (rdev->irq.hpd[5]) {
  2771. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2772. hpd6 |= DC_HPDx_INT_EN;
  2773. }
  2774. if (rdev->irq.afmt[0]) {
  2775. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2776. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2777. }
  2778. if (rdev->irq.afmt[1]) {
  2779. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2780. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2781. }
  2782. if (rdev->irq.afmt[2]) {
  2783. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2784. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2785. }
  2786. if (rdev->irq.afmt[3]) {
  2787. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2788. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2789. }
  2790. if (rdev->irq.afmt[4]) {
  2791. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2792. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2793. }
  2794. if (rdev->irq.afmt[5]) {
  2795. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2796. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2797. }
  2798. if (rdev->family >= CHIP_CAYMAN) {
  2799. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2800. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2801. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2802. } else
  2803. WREG32(CP_INT_CNTL, cp_int_cntl);
  2804. WREG32(DMA_CNTL, dma_cntl);
  2805. if (rdev->family >= CHIP_CAYMAN)
  2806. WREG32(CAYMAN_DMA1_CNTL, dma_cntl1);
  2807. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2808. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2809. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2810. if (rdev->num_crtc >= 4) {
  2811. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2812. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2813. }
  2814. if (rdev->num_crtc >= 6) {
  2815. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2816. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2817. }
  2818. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2819. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2820. if (rdev->num_crtc >= 4) {
  2821. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2822. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2823. }
  2824. if (rdev->num_crtc >= 6) {
  2825. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2826. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2827. }
  2828. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2829. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2830. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2831. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2832. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2833. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2834. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2835. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2836. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2837. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2838. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2839. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2840. return 0;
  2841. }
  2842. static void evergreen_irq_ack(struct radeon_device *rdev)
  2843. {
  2844. u32 tmp;
  2845. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2846. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2847. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2848. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2849. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2850. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2851. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2852. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2853. if (rdev->num_crtc >= 4) {
  2854. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2855. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2856. }
  2857. if (rdev->num_crtc >= 6) {
  2858. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2859. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2860. }
  2861. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2862. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2863. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2864. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2865. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2866. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2867. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2868. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2869. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2870. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2871. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2872. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2873. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2874. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2875. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2876. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2877. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2878. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2879. if (rdev->num_crtc >= 4) {
  2880. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2881. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2882. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2883. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2884. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2885. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2886. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2887. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2888. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2889. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2890. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2891. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2892. }
  2893. if (rdev->num_crtc >= 6) {
  2894. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2895. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2896. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2897. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2898. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2899. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2900. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2901. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2902. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2903. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2904. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2905. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2906. }
  2907. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2908. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2909. tmp |= DC_HPDx_INT_ACK;
  2910. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2911. }
  2912. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2913. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2914. tmp |= DC_HPDx_INT_ACK;
  2915. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2916. }
  2917. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2918. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2919. tmp |= DC_HPDx_INT_ACK;
  2920. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2921. }
  2922. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2923. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2924. tmp |= DC_HPDx_INT_ACK;
  2925. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2926. }
  2927. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2928. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2929. tmp |= DC_HPDx_INT_ACK;
  2930. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2931. }
  2932. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2933. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2934. tmp |= DC_HPDx_INT_ACK;
  2935. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2936. }
  2937. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2938. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2939. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2940. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2941. }
  2942. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2943. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2944. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2945. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2946. }
  2947. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2948. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2949. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2950. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2951. }
  2952. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2953. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2954. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2955. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2956. }
  2957. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2958. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2959. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2960. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2961. }
  2962. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2963. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2964. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2965. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2966. }
  2967. }
  2968. static void evergreen_irq_disable(struct radeon_device *rdev)
  2969. {
  2970. r600_disable_interrupts(rdev);
  2971. /* Wait and acknowledge irq */
  2972. mdelay(1);
  2973. evergreen_irq_ack(rdev);
  2974. evergreen_disable_interrupt_state(rdev);
  2975. }
  2976. void evergreen_irq_suspend(struct radeon_device *rdev)
  2977. {
  2978. evergreen_irq_disable(rdev);
  2979. r600_rlc_stop(rdev);
  2980. }
  2981. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2982. {
  2983. u32 wptr, tmp;
  2984. if (rdev->wb.enabled)
  2985. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2986. else
  2987. wptr = RREG32(IH_RB_WPTR);
  2988. if (wptr & RB_OVERFLOW) {
  2989. /* When a ring buffer overflow happen start parsing interrupt
  2990. * from the last not overwritten vector (wptr + 16). Hopefully
  2991. * this should allow us to catchup.
  2992. */
  2993. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2994. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2995. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2996. tmp = RREG32(IH_RB_CNTL);
  2997. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2998. WREG32(IH_RB_CNTL, tmp);
  2999. }
  3000. return (wptr & rdev->ih.ptr_mask);
  3001. }
  3002. int evergreen_irq_process(struct radeon_device *rdev)
  3003. {
  3004. u32 wptr;
  3005. u32 rptr;
  3006. u32 src_id, src_data;
  3007. u32 ring_index;
  3008. bool queue_hotplug = false;
  3009. bool queue_hdmi = false;
  3010. if (!rdev->ih.enabled || rdev->shutdown)
  3011. return IRQ_NONE;
  3012. wptr = evergreen_get_ih_wptr(rdev);
  3013. restart_ih:
  3014. /* is somebody else already processing irqs? */
  3015. if (atomic_xchg(&rdev->ih.lock, 1))
  3016. return IRQ_NONE;
  3017. rptr = rdev->ih.rptr;
  3018. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3019. /* Order reading of wptr vs. reading of IH ring data */
  3020. rmb();
  3021. /* display interrupts */
  3022. evergreen_irq_ack(rdev);
  3023. while (rptr != wptr) {
  3024. /* wptr/rptr are in bytes! */
  3025. ring_index = rptr / 4;
  3026. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3027. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3028. switch (src_id) {
  3029. case 1: /* D1 vblank/vline */
  3030. switch (src_data) {
  3031. case 0: /* D1 vblank */
  3032. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3033. if (rdev->irq.crtc_vblank_int[0]) {
  3034. drm_handle_vblank(rdev->ddev, 0);
  3035. rdev->pm.vblank_sync = true;
  3036. wake_up(&rdev->irq.vblank_queue);
  3037. }
  3038. if (atomic_read(&rdev->irq.pflip[0]))
  3039. radeon_crtc_handle_flip(rdev, 0);
  3040. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3041. DRM_DEBUG("IH: D1 vblank\n");
  3042. }
  3043. break;
  3044. case 1: /* D1 vline */
  3045. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3046. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3047. DRM_DEBUG("IH: D1 vline\n");
  3048. }
  3049. break;
  3050. default:
  3051. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3052. break;
  3053. }
  3054. break;
  3055. case 2: /* D2 vblank/vline */
  3056. switch (src_data) {
  3057. case 0: /* D2 vblank */
  3058. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3059. if (rdev->irq.crtc_vblank_int[1]) {
  3060. drm_handle_vblank(rdev->ddev, 1);
  3061. rdev->pm.vblank_sync = true;
  3062. wake_up(&rdev->irq.vblank_queue);
  3063. }
  3064. if (atomic_read(&rdev->irq.pflip[1]))
  3065. radeon_crtc_handle_flip(rdev, 1);
  3066. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3067. DRM_DEBUG("IH: D2 vblank\n");
  3068. }
  3069. break;
  3070. case 1: /* D2 vline */
  3071. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3072. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3073. DRM_DEBUG("IH: D2 vline\n");
  3074. }
  3075. break;
  3076. default:
  3077. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3078. break;
  3079. }
  3080. break;
  3081. case 3: /* D3 vblank/vline */
  3082. switch (src_data) {
  3083. case 0: /* D3 vblank */
  3084. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3085. if (rdev->irq.crtc_vblank_int[2]) {
  3086. drm_handle_vblank(rdev->ddev, 2);
  3087. rdev->pm.vblank_sync = true;
  3088. wake_up(&rdev->irq.vblank_queue);
  3089. }
  3090. if (atomic_read(&rdev->irq.pflip[2]))
  3091. radeon_crtc_handle_flip(rdev, 2);
  3092. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3093. DRM_DEBUG("IH: D3 vblank\n");
  3094. }
  3095. break;
  3096. case 1: /* D3 vline */
  3097. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3098. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3099. DRM_DEBUG("IH: D3 vline\n");
  3100. }
  3101. break;
  3102. default:
  3103. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3104. break;
  3105. }
  3106. break;
  3107. case 4: /* D4 vblank/vline */
  3108. switch (src_data) {
  3109. case 0: /* D4 vblank */
  3110. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3111. if (rdev->irq.crtc_vblank_int[3]) {
  3112. drm_handle_vblank(rdev->ddev, 3);
  3113. rdev->pm.vblank_sync = true;
  3114. wake_up(&rdev->irq.vblank_queue);
  3115. }
  3116. if (atomic_read(&rdev->irq.pflip[3]))
  3117. radeon_crtc_handle_flip(rdev, 3);
  3118. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3119. DRM_DEBUG("IH: D4 vblank\n");
  3120. }
  3121. break;
  3122. case 1: /* D4 vline */
  3123. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3124. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3125. DRM_DEBUG("IH: D4 vline\n");
  3126. }
  3127. break;
  3128. default:
  3129. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3130. break;
  3131. }
  3132. break;
  3133. case 5: /* D5 vblank/vline */
  3134. switch (src_data) {
  3135. case 0: /* D5 vblank */
  3136. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3137. if (rdev->irq.crtc_vblank_int[4]) {
  3138. drm_handle_vblank(rdev->ddev, 4);
  3139. rdev->pm.vblank_sync = true;
  3140. wake_up(&rdev->irq.vblank_queue);
  3141. }
  3142. if (atomic_read(&rdev->irq.pflip[4]))
  3143. radeon_crtc_handle_flip(rdev, 4);
  3144. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3145. DRM_DEBUG("IH: D5 vblank\n");
  3146. }
  3147. break;
  3148. case 1: /* D5 vline */
  3149. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3150. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3151. DRM_DEBUG("IH: D5 vline\n");
  3152. }
  3153. break;
  3154. default:
  3155. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3156. break;
  3157. }
  3158. break;
  3159. case 6: /* D6 vblank/vline */
  3160. switch (src_data) {
  3161. case 0: /* D6 vblank */
  3162. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3163. if (rdev->irq.crtc_vblank_int[5]) {
  3164. drm_handle_vblank(rdev->ddev, 5);
  3165. rdev->pm.vblank_sync = true;
  3166. wake_up(&rdev->irq.vblank_queue);
  3167. }
  3168. if (atomic_read(&rdev->irq.pflip[5]))
  3169. radeon_crtc_handle_flip(rdev, 5);
  3170. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3171. DRM_DEBUG("IH: D6 vblank\n");
  3172. }
  3173. break;
  3174. case 1: /* D6 vline */
  3175. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3176. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3177. DRM_DEBUG("IH: D6 vline\n");
  3178. }
  3179. break;
  3180. default:
  3181. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3182. break;
  3183. }
  3184. break;
  3185. case 42: /* HPD hotplug */
  3186. switch (src_data) {
  3187. case 0:
  3188. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3189. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3190. queue_hotplug = true;
  3191. DRM_DEBUG("IH: HPD1\n");
  3192. }
  3193. break;
  3194. case 1:
  3195. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3196. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3197. queue_hotplug = true;
  3198. DRM_DEBUG("IH: HPD2\n");
  3199. }
  3200. break;
  3201. case 2:
  3202. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3203. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3204. queue_hotplug = true;
  3205. DRM_DEBUG("IH: HPD3\n");
  3206. }
  3207. break;
  3208. case 3:
  3209. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3210. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3211. queue_hotplug = true;
  3212. DRM_DEBUG("IH: HPD4\n");
  3213. }
  3214. break;
  3215. case 4:
  3216. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3217. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3218. queue_hotplug = true;
  3219. DRM_DEBUG("IH: HPD5\n");
  3220. }
  3221. break;
  3222. case 5:
  3223. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3224. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3225. queue_hotplug = true;
  3226. DRM_DEBUG("IH: HPD6\n");
  3227. }
  3228. break;
  3229. default:
  3230. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3231. break;
  3232. }
  3233. break;
  3234. case 44: /* hdmi */
  3235. switch (src_data) {
  3236. case 0:
  3237. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  3238. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  3239. queue_hdmi = true;
  3240. DRM_DEBUG("IH: HDMI0\n");
  3241. }
  3242. break;
  3243. case 1:
  3244. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  3245. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  3246. queue_hdmi = true;
  3247. DRM_DEBUG("IH: HDMI1\n");
  3248. }
  3249. break;
  3250. case 2:
  3251. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  3252. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  3253. queue_hdmi = true;
  3254. DRM_DEBUG("IH: HDMI2\n");
  3255. }
  3256. break;
  3257. case 3:
  3258. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  3259. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  3260. queue_hdmi = true;
  3261. DRM_DEBUG("IH: HDMI3\n");
  3262. }
  3263. break;
  3264. case 4:
  3265. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  3266. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  3267. queue_hdmi = true;
  3268. DRM_DEBUG("IH: HDMI4\n");
  3269. }
  3270. break;
  3271. case 5:
  3272. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  3273. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  3274. queue_hdmi = true;
  3275. DRM_DEBUG("IH: HDMI5\n");
  3276. }
  3277. break;
  3278. default:
  3279. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3280. break;
  3281. }
  3282. case 124: /* UVD */
  3283. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  3284. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  3285. break;
  3286. case 146:
  3287. case 147:
  3288. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3289. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3290. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3291. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3292. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3293. /* reset addr and status */
  3294. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3295. break;
  3296. case 176: /* CP_INT in ring buffer */
  3297. case 177: /* CP_INT in IB1 */
  3298. case 178: /* CP_INT in IB2 */
  3299. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3300. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3301. break;
  3302. case 181: /* CP EOP event */
  3303. DRM_DEBUG("IH: CP EOP\n");
  3304. if (rdev->family >= CHIP_CAYMAN) {
  3305. switch (src_data) {
  3306. case 0:
  3307. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3308. break;
  3309. case 1:
  3310. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3311. break;
  3312. case 2:
  3313. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3314. break;
  3315. }
  3316. } else
  3317. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3318. break;
  3319. case 224: /* DMA trap event */
  3320. DRM_DEBUG("IH: DMA trap\n");
  3321. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3322. break;
  3323. case 233: /* GUI IDLE */
  3324. DRM_DEBUG("IH: GUI idle\n");
  3325. break;
  3326. case 244: /* DMA trap event */
  3327. if (rdev->family >= CHIP_CAYMAN) {
  3328. DRM_DEBUG("IH: DMA1 trap\n");
  3329. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3330. }
  3331. break;
  3332. default:
  3333. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3334. break;
  3335. }
  3336. /* wptr/rptr are in bytes! */
  3337. rptr += 16;
  3338. rptr &= rdev->ih.ptr_mask;
  3339. }
  3340. if (queue_hotplug)
  3341. schedule_work(&rdev->hotplug_work);
  3342. if (queue_hdmi)
  3343. schedule_work(&rdev->audio_work);
  3344. rdev->ih.rptr = rptr;
  3345. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3346. atomic_set(&rdev->ih.lock, 0);
  3347. /* make sure wptr hasn't changed while processing */
  3348. wptr = evergreen_get_ih_wptr(rdev);
  3349. if (wptr != rptr)
  3350. goto restart_ih;
  3351. return IRQ_HANDLED;
  3352. }
  3353. /**
  3354. * evergreen_dma_fence_ring_emit - emit a fence on the DMA ring
  3355. *
  3356. * @rdev: radeon_device pointer
  3357. * @fence: radeon fence object
  3358. *
  3359. * Add a DMA fence packet to the ring to write
  3360. * the fence seq number and DMA trap packet to generate
  3361. * an interrupt if needed (evergreen-SI).
  3362. */
  3363. void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
  3364. struct radeon_fence *fence)
  3365. {
  3366. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3367. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3368. /* write the fence */
  3369. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0));
  3370. radeon_ring_write(ring, addr & 0xfffffffc);
  3371. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  3372. radeon_ring_write(ring, fence->seq);
  3373. /* generate an interrupt */
  3374. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0));
  3375. /* flush HDP */
  3376. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0));
  3377. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  3378. radeon_ring_write(ring, 1);
  3379. }
  3380. /**
  3381. * evergreen_dma_ring_ib_execute - schedule an IB on the DMA engine
  3382. *
  3383. * @rdev: radeon_device pointer
  3384. * @ib: IB object to schedule
  3385. *
  3386. * Schedule an IB in the DMA ring (evergreen).
  3387. */
  3388. void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
  3389. struct radeon_ib *ib)
  3390. {
  3391. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3392. if (rdev->wb.enabled) {
  3393. u32 next_rptr = ring->wptr + 4;
  3394. while ((next_rptr & 7) != 5)
  3395. next_rptr++;
  3396. next_rptr += 3;
  3397. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 1));
  3398. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3399. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3400. radeon_ring_write(ring, next_rptr);
  3401. }
  3402. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3403. * Pad as necessary with NOPs.
  3404. */
  3405. while ((ring->wptr & 7) != 5)
  3406. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0));
  3407. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0));
  3408. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3409. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3410. }
  3411. /**
  3412. * evergreen_copy_dma - copy pages using the DMA engine
  3413. *
  3414. * @rdev: radeon_device pointer
  3415. * @src_offset: src GPU address
  3416. * @dst_offset: dst GPU address
  3417. * @num_gpu_pages: number of GPU pages to xfer
  3418. * @fence: radeon fence object
  3419. *
  3420. * Copy GPU paging using the DMA engine (evergreen-cayman).
  3421. * Used by the radeon ttm implementation to move pages if
  3422. * registered as the asic copy callback.
  3423. */
  3424. int evergreen_copy_dma(struct radeon_device *rdev,
  3425. uint64_t src_offset, uint64_t dst_offset,
  3426. unsigned num_gpu_pages,
  3427. struct radeon_fence **fence)
  3428. {
  3429. struct radeon_semaphore *sem = NULL;
  3430. int ring_index = rdev->asic->copy.dma_ring_index;
  3431. struct radeon_ring *ring = &rdev->ring[ring_index];
  3432. u32 size_in_dw, cur_size_in_dw;
  3433. int i, num_loops;
  3434. int r = 0;
  3435. r = radeon_semaphore_create(rdev, &sem);
  3436. if (r) {
  3437. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3438. return r;
  3439. }
  3440. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  3441. num_loops = DIV_ROUND_UP(size_in_dw, 0xfffff);
  3442. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3443. if (r) {
  3444. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3445. radeon_semaphore_free(rdev, &sem, NULL);
  3446. return r;
  3447. }
  3448. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3449. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3450. ring->idx);
  3451. radeon_fence_note_sync(*fence, ring->idx);
  3452. } else {
  3453. radeon_semaphore_free(rdev, &sem, NULL);
  3454. }
  3455. for (i = 0; i < num_loops; i++) {
  3456. cur_size_in_dw = size_in_dw;
  3457. if (cur_size_in_dw > 0xFFFFF)
  3458. cur_size_in_dw = 0xFFFFF;
  3459. size_in_dw -= cur_size_in_dw;
  3460. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, cur_size_in_dw));
  3461. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  3462. radeon_ring_write(ring, src_offset & 0xfffffffc);
  3463. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3464. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3465. src_offset += cur_size_in_dw * 4;
  3466. dst_offset += cur_size_in_dw * 4;
  3467. }
  3468. r = radeon_fence_emit(rdev, fence, ring->idx);
  3469. if (r) {
  3470. radeon_ring_unlock_undo(rdev, ring);
  3471. return r;
  3472. }
  3473. radeon_ring_unlock_commit(rdev, ring);
  3474. radeon_semaphore_free(rdev, &sem, *fence);
  3475. return r;
  3476. }
  3477. static int evergreen_startup(struct radeon_device *rdev)
  3478. {
  3479. struct radeon_ring *ring;
  3480. int r;
  3481. /* enable pcie gen2 link */
  3482. evergreen_pcie_gen2_enable(rdev);
  3483. if (ASIC_IS_DCE5(rdev)) {
  3484. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  3485. r = ni_init_microcode(rdev);
  3486. if (r) {
  3487. DRM_ERROR("Failed to load firmware!\n");
  3488. return r;
  3489. }
  3490. }
  3491. r = ni_mc_load_microcode(rdev);
  3492. if (r) {
  3493. DRM_ERROR("Failed to load MC firmware!\n");
  3494. return r;
  3495. }
  3496. } else {
  3497. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  3498. r = r600_init_microcode(rdev);
  3499. if (r) {
  3500. DRM_ERROR("Failed to load firmware!\n");
  3501. return r;
  3502. }
  3503. }
  3504. }
  3505. r = r600_vram_scratch_init(rdev);
  3506. if (r)
  3507. return r;
  3508. evergreen_mc_program(rdev);
  3509. if (rdev->flags & RADEON_IS_AGP) {
  3510. evergreen_agp_enable(rdev);
  3511. } else {
  3512. r = evergreen_pcie_gart_enable(rdev);
  3513. if (r)
  3514. return r;
  3515. }
  3516. evergreen_gpu_init(rdev);
  3517. r = evergreen_blit_init(rdev);
  3518. if (r) {
  3519. r600_blit_fini(rdev);
  3520. rdev->asic->copy.copy = NULL;
  3521. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3522. }
  3523. /* allocate wb buffer */
  3524. r = radeon_wb_init(rdev);
  3525. if (r)
  3526. return r;
  3527. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3528. if (r) {
  3529. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3530. return r;
  3531. }
  3532. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3533. if (r) {
  3534. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3535. return r;
  3536. }
  3537. r = rv770_uvd_resume(rdev);
  3538. if (!r) {
  3539. r = radeon_fence_driver_start_ring(rdev,
  3540. R600_RING_TYPE_UVD_INDEX);
  3541. if (r)
  3542. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  3543. }
  3544. if (r)
  3545. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  3546. /* Enable IRQ */
  3547. r = r600_irq_init(rdev);
  3548. if (r) {
  3549. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3550. radeon_irq_kms_fini(rdev);
  3551. return r;
  3552. }
  3553. evergreen_irq_set(rdev);
  3554. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3555. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3556. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  3557. 0, 0xfffff, RADEON_CP_PACKET2);
  3558. if (r)
  3559. return r;
  3560. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3561. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3562. DMA_RB_RPTR, DMA_RB_WPTR,
  3563. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0));
  3564. if (r)
  3565. return r;
  3566. r = evergreen_cp_load_microcode(rdev);
  3567. if (r)
  3568. return r;
  3569. r = evergreen_cp_resume(rdev);
  3570. if (r)
  3571. return r;
  3572. r = r600_dma_resume(rdev);
  3573. if (r)
  3574. return r;
  3575. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  3576. if (ring->ring_size) {
  3577. r = radeon_ring_init(rdev, ring, ring->ring_size,
  3578. R600_WB_UVD_RPTR_OFFSET,
  3579. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  3580. 0, 0xfffff, RADEON_CP_PACKET2);
  3581. if (!r)
  3582. r = r600_uvd_init(rdev);
  3583. if (r)
  3584. DRM_ERROR("radeon: error initializing UVD (%d).\n", r);
  3585. }
  3586. r = radeon_ib_pool_init(rdev);
  3587. if (r) {
  3588. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3589. return r;
  3590. }
  3591. r = r600_audio_init(rdev);
  3592. if (r) {
  3593. DRM_ERROR("radeon: audio init failed\n");
  3594. return r;
  3595. }
  3596. return 0;
  3597. }
  3598. int evergreen_resume(struct radeon_device *rdev)
  3599. {
  3600. int r;
  3601. /* reset the asic, the gfx blocks are often in a bad state
  3602. * after the driver is unloaded or after a resume
  3603. */
  3604. if (radeon_asic_reset(rdev))
  3605. dev_warn(rdev->dev, "GPU reset failed !\n");
  3606. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3607. * posting will perform necessary task to bring back GPU into good
  3608. * shape.
  3609. */
  3610. /* post card */
  3611. atom_asic_init(rdev->mode_info.atom_context);
  3612. rdev->accel_working = true;
  3613. r = evergreen_startup(rdev);
  3614. if (r) {
  3615. DRM_ERROR("evergreen startup failed on resume\n");
  3616. rdev->accel_working = false;
  3617. return r;
  3618. }
  3619. return r;
  3620. }
  3621. int evergreen_suspend(struct radeon_device *rdev)
  3622. {
  3623. r600_audio_fini(rdev);
  3624. radeon_uvd_suspend(rdev);
  3625. r700_cp_stop(rdev);
  3626. r600_dma_stop(rdev);
  3627. r600_uvd_rbc_stop(rdev);
  3628. evergreen_irq_suspend(rdev);
  3629. radeon_wb_disable(rdev);
  3630. evergreen_pcie_gart_disable(rdev);
  3631. return 0;
  3632. }
  3633. /* Plan is to move initialization in that function and use
  3634. * helper function so that radeon_device_init pretty much
  3635. * do nothing more than calling asic specific function. This
  3636. * should also allow to remove a bunch of callback function
  3637. * like vram_info.
  3638. */
  3639. int evergreen_init(struct radeon_device *rdev)
  3640. {
  3641. int r;
  3642. /* Read BIOS */
  3643. if (!radeon_get_bios(rdev)) {
  3644. if (ASIC_IS_AVIVO(rdev))
  3645. return -EINVAL;
  3646. }
  3647. /* Must be an ATOMBIOS */
  3648. if (!rdev->is_atom_bios) {
  3649. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  3650. return -EINVAL;
  3651. }
  3652. r = radeon_atombios_init(rdev);
  3653. if (r)
  3654. return r;
  3655. /* reset the asic, the gfx blocks are often in a bad state
  3656. * after the driver is unloaded or after a resume
  3657. */
  3658. if (radeon_asic_reset(rdev))
  3659. dev_warn(rdev->dev, "GPU reset failed !\n");
  3660. /* Post card if necessary */
  3661. if (!radeon_card_posted(rdev)) {
  3662. if (!rdev->bios) {
  3663. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3664. return -EINVAL;
  3665. }
  3666. DRM_INFO("GPU not posted. posting now...\n");
  3667. atom_asic_init(rdev->mode_info.atom_context);
  3668. }
  3669. /* Initialize scratch registers */
  3670. r600_scratch_init(rdev);
  3671. /* Initialize surface registers */
  3672. radeon_surface_init(rdev);
  3673. /* Initialize clocks */
  3674. radeon_get_clock_info(rdev->ddev);
  3675. /* Fence driver */
  3676. r = radeon_fence_driver_init(rdev);
  3677. if (r)
  3678. return r;
  3679. /* initialize AGP */
  3680. if (rdev->flags & RADEON_IS_AGP) {
  3681. r = radeon_agp_init(rdev);
  3682. if (r)
  3683. radeon_agp_disable(rdev);
  3684. }
  3685. /* initialize memory controller */
  3686. r = evergreen_mc_init(rdev);
  3687. if (r)
  3688. return r;
  3689. /* Memory manager */
  3690. r = radeon_bo_init(rdev);
  3691. if (r)
  3692. return r;
  3693. r = radeon_irq_kms_init(rdev);
  3694. if (r)
  3695. return r;
  3696. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3697. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3698. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3699. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3700. r = radeon_uvd_init(rdev);
  3701. if (!r) {
  3702. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  3703. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
  3704. 4096);
  3705. }
  3706. rdev->ih.ring_obj = NULL;
  3707. r600_ih_ring_init(rdev, 64 * 1024);
  3708. r = r600_pcie_gart_init(rdev);
  3709. if (r)
  3710. return r;
  3711. rdev->accel_working = true;
  3712. r = evergreen_startup(rdev);
  3713. if (r) {
  3714. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3715. r700_cp_fini(rdev);
  3716. r600_dma_fini(rdev);
  3717. r600_irq_fini(rdev);
  3718. radeon_wb_fini(rdev);
  3719. radeon_ib_pool_fini(rdev);
  3720. radeon_irq_kms_fini(rdev);
  3721. evergreen_pcie_gart_fini(rdev);
  3722. rdev->accel_working = false;
  3723. }
  3724. /* Don't start up if the MC ucode is missing on BTC parts.
  3725. * The default clocks and voltages before the MC ucode
  3726. * is loaded are not suffient for advanced operations.
  3727. */
  3728. if (ASIC_IS_DCE5(rdev)) {
  3729. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3730. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3731. return -EINVAL;
  3732. }
  3733. }
  3734. return 0;
  3735. }
  3736. void evergreen_fini(struct radeon_device *rdev)
  3737. {
  3738. r600_audio_fini(rdev);
  3739. r600_blit_fini(rdev);
  3740. r700_cp_fini(rdev);
  3741. r600_dma_fini(rdev);
  3742. r600_irq_fini(rdev);
  3743. radeon_wb_fini(rdev);
  3744. radeon_ib_pool_fini(rdev);
  3745. radeon_irq_kms_fini(rdev);
  3746. evergreen_pcie_gart_fini(rdev);
  3747. radeon_uvd_fini(rdev);
  3748. r600_vram_scratch_fini(rdev);
  3749. radeon_gem_fini(rdev);
  3750. radeon_fence_driver_fini(rdev);
  3751. radeon_agp_fini(rdev);
  3752. radeon_bo_fini(rdev);
  3753. radeon_atombios_fini(rdev);
  3754. kfree(rdev->bios);
  3755. rdev->bios = NULL;
  3756. }
  3757. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3758. {
  3759. u32 link_width_cntl, speed_cntl, mask;
  3760. int ret;
  3761. if (radeon_pcie_gen2 == 0)
  3762. return;
  3763. if (rdev->flags & RADEON_IS_IGP)
  3764. return;
  3765. if (!(rdev->flags & RADEON_IS_PCIE))
  3766. return;
  3767. /* x2 cards have a special sequence */
  3768. if (ASIC_IS_X2(rdev))
  3769. return;
  3770. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3771. if (ret != 0)
  3772. return;
  3773. if (!(mask & DRM_PCIE_SPEED_50))
  3774. return;
  3775. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3776. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3777. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3778. return;
  3779. }
  3780. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3781. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3782. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3783. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3784. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3785. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3786. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3787. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3788. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3789. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3790. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3791. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3792. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3793. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3794. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3795. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3796. speed_cntl |= LC_GEN2_EN_STRAP;
  3797. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3798. } else {
  3799. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3800. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3801. if (1)
  3802. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3803. else
  3804. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3805. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3806. }
  3807. }