vmx.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "irq.h"
  18. #include "vmx.h"
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/moduleparam.h>
  27. #include <asm/io.h>
  28. #include <asm/desc.h>
  29. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  30. MODULE_AUTHOR("Qumranet");
  31. MODULE_LICENSE("GPL");
  32. static int bypass_guest_pf = 1;
  33. module_param(bypass_guest_pf, bool, 0);
  34. static int enable_vpid = 1;
  35. module_param(enable_vpid, bool, 0);
  36. static int flexpriority_enabled = 1;
  37. module_param(flexpriority_enabled, bool, 0);
  38. static int enable_ept = 1;
  39. module_param(enable_ept, bool, 0);
  40. struct vmcs {
  41. u32 revision_id;
  42. u32 abort;
  43. char data[0];
  44. };
  45. struct vcpu_vmx {
  46. struct kvm_vcpu vcpu;
  47. int launched;
  48. u8 fail;
  49. u32 idt_vectoring_info;
  50. struct kvm_msr_entry *guest_msrs;
  51. struct kvm_msr_entry *host_msrs;
  52. int nmsrs;
  53. int save_nmsrs;
  54. int msr_offset_efer;
  55. #ifdef CONFIG_X86_64
  56. int msr_offset_kernel_gs_base;
  57. #endif
  58. struct vmcs *vmcs;
  59. struct {
  60. int loaded;
  61. u16 fs_sel, gs_sel, ldt_sel;
  62. int gs_ldt_reload_needed;
  63. int fs_reload_needed;
  64. int guest_efer_loaded;
  65. } host_state;
  66. struct {
  67. struct {
  68. bool pending;
  69. u8 vector;
  70. unsigned rip;
  71. } irq;
  72. } rmode;
  73. int vpid;
  74. };
  75. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  76. {
  77. return container_of(vcpu, struct vcpu_vmx, vcpu);
  78. }
  79. static int init_rmode(struct kvm *kvm);
  80. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  81. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  82. static struct page *vmx_io_bitmap_a;
  83. static struct page *vmx_io_bitmap_b;
  84. static struct page *vmx_msr_bitmap;
  85. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  86. static DEFINE_SPINLOCK(vmx_vpid_lock);
  87. static struct vmcs_config {
  88. int size;
  89. int order;
  90. u32 revision_id;
  91. u32 pin_based_exec_ctrl;
  92. u32 cpu_based_exec_ctrl;
  93. u32 cpu_based_2nd_exec_ctrl;
  94. u32 vmexit_ctrl;
  95. u32 vmentry_ctrl;
  96. } vmcs_config;
  97. struct vmx_capability {
  98. u32 ept;
  99. u32 vpid;
  100. } vmx_capability;
  101. #define VMX_SEGMENT_FIELD(seg) \
  102. [VCPU_SREG_##seg] = { \
  103. .selector = GUEST_##seg##_SELECTOR, \
  104. .base = GUEST_##seg##_BASE, \
  105. .limit = GUEST_##seg##_LIMIT, \
  106. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  107. }
  108. static struct kvm_vmx_segment_field {
  109. unsigned selector;
  110. unsigned base;
  111. unsigned limit;
  112. unsigned ar_bytes;
  113. } kvm_vmx_segment_fields[] = {
  114. VMX_SEGMENT_FIELD(CS),
  115. VMX_SEGMENT_FIELD(DS),
  116. VMX_SEGMENT_FIELD(ES),
  117. VMX_SEGMENT_FIELD(FS),
  118. VMX_SEGMENT_FIELD(GS),
  119. VMX_SEGMENT_FIELD(SS),
  120. VMX_SEGMENT_FIELD(TR),
  121. VMX_SEGMENT_FIELD(LDTR),
  122. };
  123. /*
  124. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  125. * away by decrementing the array size.
  126. */
  127. static const u32 vmx_msr_index[] = {
  128. #ifdef CONFIG_X86_64
  129. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  130. #endif
  131. MSR_EFER, MSR_K6_STAR,
  132. };
  133. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  134. static void load_msrs(struct kvm_msr_entry *e, int n)
  135. {
  136. int i;
  137. for (i = 0; i < n; ++i)
  138. wrmsrl(e[i].index, e[i].data);
  139. }
  140. static void save_msrs(struct kvm_msr_entry *e, int n)
  141. {
  142. int i;
  143. for (i = 0; i < n; ++i)
  144. rdmsrl(e[i].index, e[i].data);
  145. }
  146. static inline int is_page_fault(u32 intr_info)
  147. {
  148. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  149. INTR_INFO_VALID_MASK)) ==
  150. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  151. }
  152. static inline int is_no_device(u32 intr_info)
  153. {
  154. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  155. INTR_INFO_VALID_MASK)) ==
  156. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  157. }
  158. static inline int is_invalid_opcode(u32 intr_info)
  159. {
  160. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  161. INTR_INFO_VALID_MASK)) ==
  162. (INTR_TYPE_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  163. }
  164. static inline int is_external_interrupt(u32 intr_info)
  165. {
  166. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  167. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  168. }
  169. static inline int cpu_has_vmx_msr_bitmap(void)
  170. {
  171. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS);
  172. }
  173. static inline int cpu_has_vmx_tpr_shadow(void)
  174. {
  175. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
  176. }
  177. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  178. {
  179. return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
  180. }
  181. static inline int cpu_has_secondary_exec_ctrls(void)
  182. {
  183. return (vmcs_config.cpu_based_exec_ctrl &
  184. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS);
  185. }
  186. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  187. {
  188. return flexpriority_enabled
  189. && (vmcs_config.cpu_based_2nd_exec_ctrl &
  190. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  191. }
  192. static inline int cpu_has_vmx_invept_individual_addr(void)
  193. {
  194. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT));
  195. }
  196. static inline int cpu_has_vmx_invept_context(void)
  197. {
  198. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT));
  199. }
  200. static inline int cpu_has_vmx_invept_global(void)
  201. {
  202. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT));
  203. }
  204. static inline int cpu_has_vmx_ept(void)
  205. {
  206. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  207. SECONDARY_EXEC_ENABLE_EPT);
  208. }
  209. static inline int vm_need_ept(void)
  210. {
  211. return (cpu_has_vmx_ept() && enable_ept);
  212. }
  213. static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
  214. {
  215. return ((cpu_has_vmx_virtualize_apic_accesses()) &&
  216. (irqchip_in_kernel(kvm)));
  217. }
  218. static inline int cpu_has_vmx_vpid(void)
  219. {
  220. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  221. SECONDARY_EXEC_ENABLE_VPID);
  222. }
  223. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  224. {
  225. int i;
  226. for (i = 0; i < vmx->nmsrs; ++i)
  227. if (vmx->guest_msrs[i].index == msr)
  228. return i;
  229. return -1;
  230. }
  231. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  232. {
  233. struct {
  234. u64 vpid : 16;
  235. u64 rsvd : 48;
  236. u64 gva;
  237. } operand = { vpid, 0, gva };
  238. asm volatile (__ex(ASM_VMX_INVVPID)
  239. /* CF==1 or ZF==1 --> rc = -1 */
  240. "; ja 1f ; ud2 ; 1:"
  241. : : "a"(&operand), "c"(ext) : "cc", "memory");
  242. }
  243. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  244. {
  245. struct {
  246. u64 eptp, gpa;
  247. } operand = {eptp, gpa};
  248. asm volatile (__ex(ASM_VMX_INVEPT)
  249. /* CF==1 or ZF==1 --> rc = -1 */
  250. "; ja 1f ; ud2 ; 1:\n"
  251. : : "a" (&operand), "c" (ext) : "cc", "memory");
  252. }
  253. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  254. {
  255. int i;
  256. i = __find_msr_index(vmx, msr);
  257. if (i >= 0)
  258. return &vmx->guest_msrs[i];
  259. return NULL;
  260. }
  261. static void vmcs_clear(struct vmcs *vmcs)
  262. {
  263. u64 phys_addr = __pa(vmcs);
  264. u8 error;
  265. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  266. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  267. : "cc", "memory");
  268. if (error)
  269. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  270. vmcs, phys_addr);
  271. }
  272. static void __vcpu_clear(void *arg)
  273. {
  274. struct vcpu_vmx *vmx = arg;
  275. int cpu = raw_smp_processor_id();
  276. if (vmx->vcpu.cpu == cpu)
  277. vmcs_clear(vmx->vmcs);
  278. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  279. per_cpu(current_vmcs, cpu) = NULL;
  280. rdtscll(vmx->vcpu.arch.host_tsc);
  281. }
  282. static void vcpu_clear(struct vcpu_vmx *vmx)
  283. {
  284. if (vmx->vcpu.cpu == -1)
  285. return;
  286. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  287. vmx->launched = 0;
  288. }
  289. static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
  290. {
  291. if (vmx->vpid == 0)
  292. return;
  293. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  294. }
  295. static inline void ept_sync_global(void)
  296. {
  297. if (cpu_has_vmx_invept_global())
  298. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  299. }
  300. static inline void ept_sync_context(u64 eptp)
  301. {
  302. if (vm_need_ept()) {
  303. if (cpu_has_vmx_invept_context())
  304. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  305. else
  306. ept_sync_global();
  307. }
  308. }
  309. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  310. {
  311. if (vm_need_ept()) {
  312. if (cpu_has_vmx_invept_individual_addr())
  313. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  314. eptp, gpa);
  315. else
  316. ept_sync_context(eptp);
  317. }
  318. }
  319. static unsigned long vmcs_readl(unsigned long field)
  320. {
  321. unsigned long value;
  322. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  323. : "=a"(value) : "d"(field) : "cc");
  324. return value;
  325. }
  326. static u16 vmcs_read16(unsigned long field)
  327. {
  328. return vmcs_readl(field);
  329. }
  330. static u32 vmcs_read32(unsigned long field)
  331. {
  332. return vmcs_readl(field);
  333. }
  334. static u64 vmcs_read64(unsigned long field)
  335. {
  336. #ifdef CONFIG_X86_64
  337. return vmcs_readl(field);
  338. #else
  339. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  340. #endif
  341. }
  342. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  343. {
  344. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  345. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  346. dump_stack();
  347. }
  348. static void vmcs_writel(unsigned long field, unsigned long value)
  349. {
  350. u8 error;
  351. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  352. : "=q"(error) : "a"(value), "d"(field) : "cc");
  353. if (unlikely(error))
  354. vmwrite_error(field, value);
  355. }
  356. static void vmcs_write16(unsigned long field, u16 value)
  357. {
  358. vmcs_writel(field, value);
  359. }
  360. static void vmcs_write32(unsigned long field, u32 value)
  361. {
  362. vmcs_writel(field, value);
  363. }
  364. static void vmcs_write64(unsigned long field, u64 value)
  365. {
  366. vmcs_writel(field, value);
  367. #ifndef CONFIG_X86_64
  368. asm volatile ("");
  369. vmcs_writel(field+1, value >> 32);
  370. #endif
  371. }
  372. static void vmcs_clear_bits(unsigned long field, u32 mask)
  373. {
  374. vmcs_writel(field, vmcs_readl(field) & ~mask);
  375. }
  376. static void vmcs_set_bits(unsigned long field, u32 mask)
  377. {
  378. vmcs_writel(field, vmcs_readl(field) | mask);
  379. }
  380. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  381. {
  382. u32 eb;
  383. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
  384. if (!vcpu->fpu_active)
  385. eb |= 1u << NM_VECTOR;
  386. if (vcpu->guest_debug.enabled)
  387. eb |= 1u << 1;
  388. if (vcpu->arch.rmode.active)
  389. eb = ~0;
  390. if (vm_need_ept())
  391. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  392. vmcs_write32(EXCEPTION_BITMAP, eb);
  393. }
  394. static void reload_tss(void)
  395. {
  396. /*
  397. * VT restores TR but not its size. Useless.
  398. */
  399. struct descriptor_table gdt;
  400. struct desc_struct *descs;
  401. get_gdt(&gdt);
  402. descs = (void *)gdt.base;
  403. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  404. load_TR_desc();
  405. }
  406. static void load_transition_efer(struct vcpu_vmx *vmx)
  407. {
  408. int efer_offset = vmx->msr_offset_efer;
  409. u64 host_efer = vmx->host_msrs[efer_offset].data;
  410. u64 guest_efer = vmx->guest_msrs[efer_offset].data;
  411. u64 ignore_bits;
  412. if (efer_offset < 0)
  413. return;
  414. /*
  415. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  416. * outside long mode
  417. */
  418. ignore_bits = EFER_NX | EFER_SCE;
  419. #ifdef CONFIG_X86_64
  420. ignore_bits |= EFER_LMA | EFER_LME;
  421. /* SCE is meaningful only in long mode on Intel */
  422. if (guest_efer & EFER_LMA)
  423. ignore_bits &= ~(u64)EFER_SCE;
  424. #endif
  425. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  426. return;
  427. vmx->host_state.guest_efer_loaded = 1;
  428. guest_efer &= ~ignore_bits;
  429. guest_efer |= host_efer & ignore_bits;
  430. wrmsrl(MSR_EFER, guest_efer);
  431. vmx->vcpu.stat.efer_reload++;
  432. }
  433. static void reload_host_efer(struct vcpu_vmx *vmx)
  434. {
  435. if (vmx->host_state.guest_efer_loaded) {
  436. vmx->host_state.guest_efer_loaded = 0;
  437. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  438. }
  439. }
  440. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  441. {
  442. struct vcpu_vmx *vmx = to_vmx(vcpu);
  443. if (vmx->host_state.loaded)
  444. return;
  445. vmx->host_state.loaded = 1;
  446. /*
  447. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  448. * allow segment selectors with cpl > 0 or ti == 1.
  449. */
  450. vmx->host_state.ldt_sel = read_ldt();
  451. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  452. vmx->host_state.fs_sel = read_fs();
  453. if (!(vmx->host_state.fs_sel & 7)) {
  454. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  455. vmx->host_state.fs_reload_needed = 0;
  456. } else {
  457. vmcs_write16(HOST_FS_SELECTOR, 0);
  458. vmx->host_state.fs_reload_needed = 1;
  459. }
  460. vmx->host_state.gs_sel = read_gs();
  461. if (!(vmx->host_state.gs_sel & 7))
  462. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  463. else {
  464. vmcs_write16(HOST_GS_SELECTOR, 0);
  465. vmx->host_state.gs_ldt_reload_needed = 1;
  466. }
  467. #ifdef CONFIG_X86_64
  468. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  469. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  470. #else
  471. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  472. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  473. #endif
  474. #ifdef CONFIG_X86_64
  475. if (is_long_mode(&vmx->vcpu))
  476. save_msrs(vmx->host_msrs +
  477. vmx->msr_offset_kernel_gs_base, 1);
  478. #endif
  479. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  480. load_transition_efer(vmx);
  481. }
  482. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  483. {
  484. unsigned long flags;
  485. if (!vmx->host_state.loaded)
  486. return;
  487. ++vmx->vcpu.stat.host_state_reload;
  488. vmx->host_state.loaded = 0;
  489. if (vmx->host_state.fs_reload_needed)
  490. load_fs(vmx->host_state.fs_sel);
  491. if (vmx->host_state.gs_ldt_reload_needed) {
  492. load_ldt(vmx->host_state.ldt_sel);
  493. /*
  494. * If we have to reload gs, we must take care to
  495. * preserve our gs base.
  496. */
  497. local_irq_save(flags);
  498. load_gs(vmx->host_state.gs_sel);
  499. #ifdef CONFIG_X86_64
  500. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  501. #endif
  502. local_irq_restore(flags);
  503. }
  504. reload_tss();
  505. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  506. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  507. reload_host_efer(vmx);
  508. }
  509. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  510. {
  511. preempt_disable();
  512. __vmx_load_host_state(vmx);
  513. preempt_enable();
  514. }
  515. /*
  516. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  517. * vcpu mutex is already taken.
  518. */
  519. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  520. {
  521. struct vcpu_vmx *vmx = to_vmx(vcpu);
  522. u64 phys_addr = __pa(vmx->vmcs);
  523. u64 tsc_this, delta, new_offset;
  524. if (vcpu->cpu != cpu) {
  525. vcpu_clear(vmx);
  526. kvm_migrate_timers(vcpu);
  527. vpid_sync_vcpu_all(vmx);
  528. }
  529. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  530. u8 error;
  531. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  532. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  533. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  534. : "cc");
  535. if (error)
  536. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  537. vmx->vmcs, phys_addr);
  538. }
  539. if (vcpu->cpu != cpu) {
  540. struct descriptor_table dt;
  541. unsigned long sysenter_esp;
  542. vcpu->cpu = cpu;
  543. /*
  544. * Linux uses per-cpu TSS and GDT, so set these when switching
  545. * processors.
  546. */
  547. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  548. get_gdt(&dt);
  549. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  550. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  551. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  552. /*
  553. * Make sure the time stamp counter is monotonous.
  554. */
  555. rdtscll(tsc_this);
  556. if (tsc_this < vcpu->arch.host_tsc) {
  557. delta = vcpu->arch.host_tsc - tsc_this;
  558. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  559. vmcs_write64(TSC_OFFSET, new_offset);
  560. }
  561. }
  562. }
  563. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  564. {
  565. __vmx_load_host_state(to_vmx(vcpu));
  566. }
  567. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  568. {
  569. if (vcpu->fpu_active)
  570. return;
  571. vcpu->fpu_active = 1;
  572. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  573. if (vcpu->arch.cr0 & X86_CR0_TS)
  574. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  575. update_exception_bitmap(vcpu);
  576. }
  577. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  578. {
  579. if (!vcpu->fpu_active)
  580. return;
  581. vcpu->fpu_active = 0;
  582. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  583. update_exception_bitmap(vcpu);
  584. }
  585. static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
  586. {
  587. vcpu_clear(to_vmx(vcpu));
  588. }
  589. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  590. {
  591. return vmcs_readl(GUEST_RFLAGS);
  592. }
  593. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  594. {
  595. if (vcpu->arch.rmode.active)
  596. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  597. vmcs_writel(GUEST_RFLAGS, rflags);
  598. }
  599. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  600. {
  601. unsigned long rip;
  602. u32 interruptibility;
  603. rip = vmcs_readl(GUEST_RIP);
  604. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  605. vmcs_writel(GUEST_RIP, rip);
  606. /*
  607. * We emulated an instruction, so temporary interrupt blocking
  608. * should be removed, if set.
  609. */
  610. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  611. if (interruptibility & 3)
  612. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  613. interruptibility & ~3);
  614. vcpu->arch.interrupt_window_open = 1;
  615. }
  616. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  617. bool has_error_code, u32 error_code)
  618. {
  619. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  620. nr | INTR_TYPE_EXCEPTION
  621. | (has_error_code ? INTR_INFO_DELIVER_CODE_MASK : 0)
  622. | INTR_INFO_VALID_MASK);
  623. if (has_error_code)
  624. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  625. }
  626. static bool vmx_exception_injected(struct kvm_vcpu *vcpu)
  627. {
  628. struct vcpu_vmx *vmx = to_vmx(vcpu);
  629. return !(vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  630. }
  631. /*
  632. * Swap MSR entry in host/guest MSR entry array.
  633. */
  634. #ifdef CONFIG_X86_64
  635. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  636. {
  637. struct kvm_msr_entry tmp;
  638. tmp = vmx->guest_msrs[to];
  639. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  640. vmx->guest_msrs[from] = tmp;
  641. tmp = vmx->host_msrs[to];
  642. vmx->host_msrs[to] = vmx->host_msrs[from];
  643. vmx->host_msrs[from] = tmp;
  644. }
  645. #endif
  646. /*
  647. * Set up the vmcs to automatically save and restore system
  648. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  649. * mode, as fiddling with msrs is very expensive.
  650. */
  651. static void setup_msrs(struct vcpu_vmx *vmx)
  652. {
  653. int save_nmsrs;
  654. vmx_load_host_state(vmx);
  655. save_nmsrs = 0;
  656. #ifdef CONFIG_X86_64
  657. if (is_long_mode(&vmx->vcpu)) {
  658. int index;
  659. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  660. if (index >= 0)
  661. move_msr_up(vmx, index, save_nmsrs++);
  662. index = __find_msr_index(vmx, MSR_LSTAR);
  663. if (index >= 0)
  664. move_msr_up(vmx, index, save_nmsrs++);
  665. index = __find_msr_index(vmx, MSR_CSTAR);
  666. if (index >= 0)
  667. move_msr_up(vmx, index, save_nmsrs++);
  668. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  669. if (index >= 0)
  670. move_msr_up(vmx, index, save_nmsrs++);
  671. /*
  672. * MSR_K6_STAR is only needed on long mode guests, and only
  673. * if efer.sce is enabled.
  674. */
  675. index = __find_msr_index(vmx, MSR_K6_STAR);
  676. if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
  677. move_msr_up(vmx, index, save_nmsrs++);
  678. }
  679. #endif
  680. vmx->save_nmsrs = save_nmsrs;
  681. #ifdef CONFIG_X86_64
  682. vmx->msr_offset_kernel_gs_base =
  683. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  684. #endif
  685. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  686. }
  687. /*
  688. * reads and returns guest's timestamp counter "register"
  689. * guest_tsc = host_tsc + tsc_offset -- 21.3
  690. */
  691. static u64 guest_read_tsc(void)
  692. {
  693. u64 host_tsc, tsc_offset;
  694. rdtscll(host_tsc);
  695. tsc_offset = vmcs_read64(TSC_OFFSET);
  696. return host_tsc + tsc_offset;
  697. }
  698. /*
  699. * writes 'guest_tsc' into guest's timestamp counter "register"
  700. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  701. */
  702. static void guest_write_tsc(u64 guest_tsc)
  703. {
  704. u64 host_tsc;
  705. rdtscll(host_tsc);
  706. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  707. }
  708. /*
  709. * Reads an msr value (of 'msr_index') into 'pdata'.
  710. * Returns 0 on success, non-0 otherwise.
  711. * Assumes vcpu_load() was already called.
  712. */
  713. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  714. {
  715. u64 data;
  716. struct kvm_msr_entry *msr;
  717. if (!pdata) {
  718. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  719. return -EINVAL;
  720. }
  721. switch (msr_index) {
  722. #ifdef CONFIG_X86_64
  723. case MSR_FS_BASE:
  724. data = vmcs_readl(GUEST_FS_BASE);
  725. break;
  726. case MSR_GS_BASE:
  727. data = vmcs_readl(GUEST_GS_BASE);
  728. break;
  729. case MSR_EFER:
  730. return kvm_get_msr_common(vcpu, msr_index, pdata);
  731. #endif
  732. case MSR_IA32_TIME_STAMP_COUNTER:
  733. data = guest_read_tsc();
  734. break;
  735. case MSR_IA32_SYSENTER_CS:
  736. data = vmcs_read32(GUEST_SYSENTER_CS);
  737. break;
  738. case MSR_IA32_SYSENTER_EIP:
  739. data = vmcs_readl(GUEST_SYSENTER_EIP);
  740. break;
  741. case MSR_IA32_SYSENTER_ESP:
  742. data = vmcs_readl(GUEST_SYSENTER_ESP);
  743. break;
  744. default:
  745. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  746. if (msr) {
  747. data = msr->data;
  748. break;
  749. }
  750. return kvm_get_msr_common(vcpu, msr_index, pdata);
  751. }
  752. *pdata = data;
  753. return 0;
  754. }
  755. /*
  756. * Writes msr value into into the appropriate "register".
  757. * Returns 0 on success, non-0 otherwise.
  758. * Assumes vcpu_load() was already called.
  759. */
  760. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  761. {
  762. struct vcpu_vmx *vmx = to_vmx(vcpu);
  763. struct kvm_msr_entry *msr;
  764. int ret = 0;
  765. switch (msr_index) {
  766. #ifdef CONFIG_X86_64
  767. case MSR_EFER:
  768. vmx_load_host_state(vmx);
  769. ret = kvm_set_msr_common(vcpu, msr_index, data);
  770. break;
  771. case MSR_FS_BASE:
  772. vmcs_writel(GUEST_FS_BASE, data);
  773. break;
  774. case MSR_GS_BASE:
  775. vmcs_writel(GUEST_GS_BASE, data);
  776. break;
  777. #endif
  778. case MSR_IA32_SYSENTER_CS:
  779. vmcs_write32(GUEST_SYSENTER_CS, data);
  780. break;
  781. case MSR_IA32_SYSENTER_EIP:
  782. vmcs_writel(GUEST_SYSENTER_EIP, data);
  783. break;
  784. case MSR_IA32_SYSENTER_ESP:
  785. vmcs_writel(GUEST_SYSENTER_ESP, data);
  786. break;
  787. case MSR_IA32_TIME_STAMP_COUNTER:
  788. guest_write_tsc(data);
  789. break;
  790. default:
  791. vmx_load_host_state(vmx);
  792. msr = find_msr_entry(vmx, msr_index);
  793. if (msr) {
  794. msr->data = data;
  795. break;
  796. }
  797. ret = kvm_set_msr_common(vcpu, msr_index, data);
  798. }
  799. return ret;
  800. }
  801. /*
  802. * Sync the rsp and rip registers into the vcpu structure. This allows
  803. * registers to be accessed by indexing vcpu->arch.regs.
  804. */
  805. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  806. {
  807. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  808. vcpu->arch.rip = vmcs_readl(GUEST_RIP);
  809. }
  810. /*
  811. * Syncs rsp and rip back into the vmcs. Should be called after possible
  812. * modification.
  813. */
  814. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  815. {
  816. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  817. vmcs_writel(GUEST_RIP, vcpu->arch.rip);
  818. }
  819. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  820. {
  821. unsigned long dr7 = 0x400;
  822. int old_singlestep;
  823. old_singlestep = vcpu->guest_debug.singlestep;
  824. vcpu->guest_debug.enabled = dbg->enabled;
  825. if (vcpu->guest_debug.enabled) {
  826. int i;
  827. dr7 |= 0x200; /* exact */
  828. for (i = 0; i < 4; ++i) {
  829. if (!dbg->breakpoints[i].enabled)
  830. continue;
  831. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  832. dr7 |= 2 << (i*2); /* global enable */
  833. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  834. }
  835. vcpu->guest_debug.singlestep = dbg->singlestep;
  836. } else
  837. vcpu->guest_debug.singlestep = 0;
  838. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  839. unsigned long flags;
  840. flags = vmcs_readl(GUEST_RFLAGS);
  841. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  842. vmcs_writel(GUEST_RFLAGS, flags);
  843. }
  844. update_exception_bitmap(vcpu);
  845. vmcs_writel(GUEST_DR7, dr7);
  846. return 0;
  847. }
  848. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  849. {
  850. struct vcpu_vmx *vmx = to_vmx(vcpu);
  851. u32 idtv_info_field;
  852. idtv_info_field = vmx->idt_vectoring_info;
  853. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  854. if (is_external_interrupt(idtv_info_field))
  855. return idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  856. else
  857. printk(KERN_DEBUG "pending exception: not handled yet\n");
  858. }
  859. return -1;
  860. }
  861. static __init int cpu_has_kvm_support(void)
  862. {
  863. unsigned long ecx = cpuid_ecx(1);
  864. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  865. }
  866. static __init int vmx_disabled_by_bios(void)
  867. {
  868. u64 msr;
  869. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  870. return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  871. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  872. == MSR_IA32_FEATURE_CONTROL_LOCKED;
  873. /* locked but not enabled */
  874. }
  875. static void hardware_enable(void *garbage)
  876. {
  877. int cpu = raw_smp_processor_id();
  878. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  879. u64 old;
  880. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  881. if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  882. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  883. != (MSR_IA32_FEATURE_CONTROL_LOCKED |
  884. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  885. /* enable and lock */
  886. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  887. MSR_IA32_FEATURE_CONTROL_LOCKED |
  888. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
  889. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  890. asm volatile (ASM_VMX_VMXON_RAX
  891. : : "a"(&phys_addr), "m"(phys_addr)
  892. : "memory", "cc");
  893. }
  894. static void hardware_disable(void *garbage)
  895. {
  896. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  897. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  898. }
  899. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  900. u32 msr, u32 *result)
  901. {
  902. u32 vmx_msr_low, vmx_msr_high;
  903. u32 ctl = ctl_min | ctl_opt;
  904. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  905. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  906. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  907. /* Ensure minimum (required) set of control bits are supported. */
  908. if (ctl_min & ~ctl)
  909. return -EIO;
  910. *result = ctl;
  911. return 0;
  912. }
  913. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  914. {
  915. u32 vmx_msr_low, vmx_msr_high;
  916. u32 min, opt, min2, opt2;
  917. u32 _pin_based_exec_control = 0;
  918. u32 _cpu_based_exec_control = 0;
  919. u32 _cpu_based_2nd_exec_control = 0;
  920. u32 _vmexit_control = 0;
  921. u32 _vmentry_control = 0;
  922. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  923. opt = 0;
  924. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  925. &_pin_based_exec_control) < 0)
  926. return -EIO;
  927. min = CPU_BASED_HLT_EXITING |
  928. #ifdef CONFIG_X86_64
  929. CPU_BASED_CR8_LOAD_EXITING |
  930. CPU_BASED_CR8_STORE_EXITING |
  931. #endif
  932. CPU_BASED_CR3_LOAD_EXITING |
  933. CPU_BASED_CR3_STORE_EXITING |
  934. CPU_BASED_USE_IO_BITMAPS |
  935. CPU_BASED_MOV_DR_EXITING |
  936. CPU_BASED_USE_TSC_OFFSETING;
  937. opt = CPU_BASED_TPR_SHADOW |
  938. CPU_BASED_USE_MSR_BITMAPS |
  939. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  940. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  941. &_cpu_based_exec_control) < 0)
  942. return -EIO;
  943. #ifdef CONFIG_X86_64
  944. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  945. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  946. ~CPU_BASED_CR8_STORE_EXITING;
  947. #endif
  948. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  949. min2 = 0;
  950. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  951. SECONDARY_EXEC_WBINVD_EXITING |
  952. SECONDARY_EXEC_ENABLE_VPID |
  953. SECONDARY_EXEC_ENABLE_EPT;
  954. if (adjust_vmx_controls(min2, opt2,
  955. MSR_IA32_VMX_PROCBASED_CTLS2,
  956. &_cpu_based_2nd_exec_control) < 0)
  957. return -EIO;
  958. }
  959. #ifndef CONFIG_X86_64
  960. if (!(_cpu_based_2nd_exec_control &
  961. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  962. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  963. #endif
  964. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  965. /* CR3 accesses don't need to cause VM Exits when EPT enabled */
  966. min &= ~(CPU_BASED_CR3_LOAD_EXITING |
  967. CPU_BASED_CR3_STORE_EXITING);
  968. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  969. &_cpu_based_exec_control) < 0)
  970. return -EIO;
  971. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  972. vmx_capability.ept, vmx_capability.vpid);
  973. }
  974. min = 0;
  975. #ifdef CONFIG_X86_64
  976. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  977. #endif
  978. opt = 0;
  979. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  980. &_vmexit_control) < 0)
  981. return -EIO;
  982. min = opt = 0;
  983. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  984. &_vmentry_control) < 0)
  985. return -EIO;
  986. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  987. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  988. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  989. return -EIO;
  990. #ifdef CONFIG_X86_64
  991. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  992. if (vmx_msr_high & (1u<<16))
  993. return -EIO;
  994. #endif
  995. /* Require Write-Back (WB) memory type for VMCS accesses. */
  996. if (((vmx_msr_high >> 18) & 15) != 6)
  997. return -EIO;
  998. vmcs_conf->size = vmx_msr_high & 0x1fff;
  999. vmcs_conf->order = get_order(vmcs_config.size);
  1000. vmcs_conf->revision_id = vmx_msr_low;
  1001. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1002. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1003. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1004. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1005. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1006. return 0;
  1007. }
  1008. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1009. {
  1010. int node = cpu_to_node(cpu);
  1011. struct page *pages;
  1012. struct vmcs *vmcs;
  1013. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  1014. if (!pages)
  1015. return NULL;
  1016. vmcs = page_address(pages);
  1017. memset(vmcs, 0, vmcs_config.size);
  1018. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1019. return vmcs;
  1020. }
  1021. static struct vmcs *alloc_vmcs(void)
  1022. {
  1023. return alloc_vmcs_cpu(raw_smp_processor_id());
  1024. }
  1025. static void free_vmcs(struct vmcs *vmcs)
  1026. {
  1027. free_pages((unsigned long)vmcs, vmcs_config.order);
  1028. }
  1029. static void free_kvm_area(void)
  1030. {
  1031. int cpu;
  1032. for_each_online_cpu(cpu)
  1033. free_vmcs(per_cpu(vmxarea, cpu));
  1034. }
  1035. static __init int alloc_kvm_area(void)
  1036. {
  1037. int cpu;
  1038. for_each_online_cpu(cpu) {
  1039. struct vmcs *vmcs;
  1040. vmcs = alloc_vmcs_cpu(cpu);
  1041. if (!vmcs) {
  1042. free_kvm_area();
  1043. return -ENOMEM;
  1044. }
  1045. per_cpu(vmxarea, cpu) = vmcs;
  1046. }
  1047. return 0;
  1048. }
  1049. static __init int hardware_setup(void)
  1050. {
  1051. if (setup_vmcs_config(&vmcs_config) < 0)
  1052. return -EIO;
  1053. if (boot_cpu_has(X86_FEATURE_NX))
  1054. kvm_enable_efer_bits(EFER_NX);
  1055. return alloc_kvm_area();
  1056. }
  1057. static __exit void hardware_unsetup(void)
  1058. {
  1059. free_kvm_area();
  1060. }
  1061. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1062. {
  1063. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1064. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1065. vmcs_write16(sf->selector, save->selector);
  1066. vmcs_writel(sf->base, save->base);
  1067. vmcs_write32(sf->limit, save->limit);
  1068. vmcs_write32(sf->ar_bytes, save->ar);
  1069. } else {
  1070. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1071. << AR_DPL_SHIFT;
  1072. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1073. }
  1074. }
  1075. static void enter_pmode(struct kvm_vcpu *vcpu)
  1076. {
  1077. unsigned long flags;
  1078. vcpu->arch.rmode.active = 0;
  1079. vmcs_writel(GUEST_TR_BASE, vcpu->arch.rmode.tr.base);
  1080. vmcs_write32(GUEST_TR_LIMIT, vcpu->arch.rmode.tr.limit);
  1081. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->arch.rmode.tr.ar);
  1082. flags = vmcs_readl(GUEST_RFLAGS);
  1083. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  1084. flags |= (vcpu->arch.rmode.save_iopl << IOPL_SHIFT);
  1085. vmcs_writel(GUEST_RFLAGS, flags);
  1086. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1087. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1088. update_exception_bitmap(vcpu);
  1089. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1090. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1091. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1092. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1093. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1094. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1095. vmcs_write16(GUEST_CS_SELECTOR,
  1096. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1097. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1098. }
  1099. static gva_t rmode_tss_base(struct kvm *kvm)
  1100. {
  1101. if (!kvm->arch.tss_addr) {
  1102. gfn_t base_gfn = kvm->memslots[0].base_gfn +
  1103. kvm->memslots[0].npages - 3;
  1104. return base_gfn << PAGE_SHIFT;
  1105. }
  1106. return kvm->arch.tss_addr;
  1107. }
  1108. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1109. {
  1110. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1111. save->selector = vmcs_read16(sf->selector);
  1112. save->base = vmcs_readl(sf->base);
  1113. save->limit = vmcs_read32(sf->limit);
  1114. save->ar = vmcs_read32(sf->ar_bytes);
  1115. vmcs_write16(sf->selector, save->base >> 4);
  1116. vmcs_write32(sf->base, save->base & 0xfffff);
  1117. vmcs_write32(sf->limit, 0xffff);
  1118. vmcs_write32(sf->ar_bytes, 0xf3);
  1119. }
  1120. static void enter_rmode(struct kvm_vcpu *vcpu)
  1121. {
  1122. unsigned long flags;
  1123. vcpu->arch.rmode.active = 1;
  1124. vcpu->arch.rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1125. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1126. vcpu->arch.rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1127. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1128. vcpu->arch.rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1129. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1130. flags = vmcs_readl(GUEST_RFLAGS);
  1131. vcpu->arch.rmode.save_iopl
  1132. = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1133. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1134. vmcs_writel(GUEST_RFLAGS, flags);
  1135. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1136. update_exception_bitmap(vcpu);
  1137. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1138. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1139. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1140. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1141. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1142. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1143. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1144. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1145. fix_rmode_seg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1146. fix_rmode_seg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1147. fix_rmode_seg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1148. fix_rmode_seg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1149. kvm_mmu_reset_context(vcpu);
  1150. init_rmode(vcpu->kvm);
  1151. }
  1152. #ifdef CONFIG_X86_64
  1153. static void enter_lmode(struct kvm_vcpu *vcpu)
  1154. {
  1155. u32 guest_tr_ar;
  1156. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1157. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1158. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1159. __func__);
  1160. vmcs_write32(GUEST_TR_AR_BYTES,
  1161. (guest_tr_ar & ~AR_TYPE_MASK)
  1162. | AR_TYPE_BUSY_64_TSS);
  1163. }
  1164. vcpu->arch.shadow_efer |= EFER_LMA;
  1165. find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
  1166. vmcs_write32(VM_ENTRY_CONTROLS,
  1167. vmcs_read32(VM_ENTRY_CONTROLS)
  1168. | VM_ENTRY_IA32E_MODE);
  1169. }
  1170. static void exit_lmode(struct kvm_vcpu *vcpu)
  1171. {
  1172. vcpu->arch.shadow_efer &= ~EFER_LMA;
  1173. vmcs_write32(VM_ENTRY_CONTROLS,
  1174. vmcs_read32(VM_ENTRY_CONTROLS)
  1175. & ~VM_ENTRY_IA32E_MODE);
  1176. }
  1177. #endif
  1178. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1179. {
  1180. vpid_sync_vcpu_all(to_vmx(vcpu));
  1181. }
  1182. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1183. {
  1184. vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
  1185. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1186. }
  1187. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1188. {
  1189. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1190. if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
  1191. printk(KERN_ERR "EPT: Fail to load pdptrs!\n");
  1192. return;
  1193. }
  1194. vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
  1195. vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
  1196. vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
  1197. vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
  1198. }
  1199. }
  1200. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1201. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1202. unsigned long cr0,
  1203. struct kvm_vcpu *vcpu)
  1204. {
  1205. if (!(cr0 & X86_CR0_PG)) {
  1206. /* From paging/starting to nonpaging */
  1207. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1208. vmcs_config.cpu_based_exec_ctrl |
  1209. (CPU_BASED_CR3_LOAD_EXITING |
  1210. CPU_BASED_CR3_STORE_EXITING));
  1211. vcpu->arch.cr0 = cr0;
  1212. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1213. *hw_cr0 |= X86_CR0_PE | X86_CR0_PG;
  1214. *hw_cr0 &= ~X86_CR0_WP;
  1215. } else if (!is_paging(vcpu)) {
  1216. /* From nonpaging to paging */
  1217. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1218. vmcs_config.cpu_based_exec_ctrl &
  1219. ~(CPU_BASED_CR3_LOAD_EXITING |
  1220. CPU_BASED_CR3_STORE_EXITING));
  1221. vcpu->arch.cr0 = cr0;
  1222. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1223. if (!(vcpu->arch.cr0 & X86_CR0_WP))
  1224. *hw_cr0 &= ~X86_CR0_WP;
  1225. }
  1226. }
  1227. static void ept_update_paging_mode_cr4(unsigned long *hw_cr4,
  1228. struct kvm_vcpu *vcpu)
  1229. {
  1230. if (!is_paging(vcpu)) {
  1231. *hw_cr4 &= ~X86_CR4_PAE;
  1232. *hw_cr4 |= X86_CR4_PSE;
  1233. } else if (!(vcpu->arch.cr4 & X86_CR4_PAE))
  1234. *hw_cr4 &= ~X86_CR4_PAE;
  1235. }
  1236. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1237. {
  1238. unsigned long hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) |
  1239. KVM_VM_CR0_ALWAYS_ON;
  1240. vmx_fpu_deactivate(vcpu);
  1241. if (vcpu->arch.rmode.active && (cr0 & X86_CR0_PE))
  1242. enter_pmode(vcpu);
  1243. if (!vcpu->arch.rmode.active && !(cr0 & X86_CR0_PE))
  1244. enter_rmode(vcpu);
  1245. #ifdef CONFIG_X86_64
  1246. if (vcpu->arch.shadow_efer & EFER_LME) {
  1247. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1248. enter_lmode(vcpu);
  1249. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1250. exit_lmode(vcpu);
  1251. }
  1252. #endif
  1253. if (vm_need_ept())
  1254. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1255. vmcs_writel(CR0_READ_SHADOW, cr0);
  1256. vmcs_writel(GUEST_CR0, hw_cr0);
  1257. vcpu->arch.cr0 = cr0;
  1258. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1259. vmx_fpu_activate(vcpu);
  1260. }
  1261. static u64 construct_eptp(unsigned long root_hpa)
  1262. {
  1263. u64 eptp;
  1264. /* TODO write the value reading from MSR */
  1265. eptp = VMX_EPT_DEFAULT_MT |
  1266. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1267. eptp |= (root_hpa & PAGE_MASK);
  1268. return eptp;
  1269. }
  1270. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1271. {
  1272. unsigned long guest_cr3;
  1273. u64 eptp;
  1274. guest_cr3 = cr3;
  1275. if (vm_need_ept()) {
  1276. eptp = construct_eptp(cr3);
  1277. vmcs_write64(EPT_POINTER, eptp);
  1278. ept_sync_context(eptp);
  1279. ept_load_pdptrs(vcpu);
  1280. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1281. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1282. }
  1283. vmx_flush_tlb(vcpu);
  1284. vmcs_writel(GUEST_CR3, guest_cr3);
  1285. if (vcpu->arch.cr0 & X86_CR0_PE)
  1286. vmx_fpu_deactivate(vcpu);
  1287. }
  1288. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1289. {
  1290. unsigned long hw_cr4 = cr4 | (vcpu->arch.rmode.active ?
  1291. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1292. vcpu->arch.cr4 = cr4;
  1293. if (vm_need_ept())
  1294. ept_update_paging_mode_cr4(&hw_cr4, vcpu);
  1295. vmcs_writel(CR4_READ_SHADOW, cr4);
  1296. vmcs_writel(GUEST_CR4, hw_cr4);
  1297. }
  1298. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1299. {
  1300. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1301. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1302. vcpu->arch.shadow_efer = efer;
  1303. if (!msr)
  1304. return;
  1305. if (efer & EFER_LMA) {
  1306. vmcs_write32(VM_ENTRY_CONTROLS,
  1307. vmcs_read32(VM_ENTRY_CONTROLS) |
  1308. VM_ENTRY_IA32E_MODE);
  1309. msr->data = efer;
  1310. } else {
  1311. vmcs_write32(VM_ENTRY_CONTROLS,
  1312. vmcs_read32(VM_ENTRY_CONTROLS) &
  1313. ~VM_ENTRY_IA32E_MODE);
  1314. msr->data = efer & ~EFER_LME;
  1315. }
  1316. setup_msrs(vmx);
  1317. }
  1318. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1319. {
  1320. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1321. return vmcs_readl(sf->base);
  1322. }
  1323. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1324. struct kvm_segment *var, int seg)
  1325. {
  1326. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1327. u32 ar;
  1328. var->base = vmcs_readl(sf->base);
  1329. var->limit = vmcs_read32(sf->limit);
  1330. var->selector = vmcs_read16(sf->selector);
  1331. ar = vmcs_read32(sf->ar_bytes);
  1332. if (ar & AR_UNUSABLE_MASK)
  1333. ar = 0;
  1334. var->type = ar & 15;
  1335. var->s = (ar >> 4) & 1;
  1336. var->dpl = (ar >> 5) & 3;
  1337. var->present = (ar >> 7) & 1;
  1338. var->avl = (ar >> 12) & 1;
  1339. var->l = (ar >> 13) & 1;
  1340. var->db = (ar >> 14) & 1;
  1341. var->g = (ar >> 15) & 1;
  1342. var->unusable = (ar >> 16) & 1;
  1343. }
  1344. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1345. {
  1346. struct kvm_segment kvm_seg;
  1347. if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
  1348. return 0;
  1349. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1350. return 3;
  1351. vmx_get_segment(vcpu, &kvm_seg, VCPU_SREG_CS);
  1352. return kvm_seg.selector & 3;
  1353. }
  1354. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1355. {
  1356. u32 ar;
  1357. if (var->unusable)
  1358. ar = 1 << 16;
  1359. else {
  1360. ar = var->type & 15;
  1361. ar |= (var->s & 1) << 4;
  1362. ar |= (var->dpl & 3) << 5;
  1363. ar |= (var->present & 1) << 7;
  1364. ar |= (var->avl & 1) << 12;
  1365. ar |= (var->l & 1) << 13;
  1366. ar |= (var->db & 1) << 14;
  1367. ar |= (var->g & 1) << 15;
  1368. }
  1369. if (ar == 0) /* a 0 value means unusable */
  1370. ar = AR_UNUSABLE_MASK;
  1371. return ar;
  1372. }
  1373. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1374. struct kvm_segment *var, int seg)
  1375. {
  1376. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1377. u32 ar;
  1378. if (vcpu->arch.rmode.active && seg == VCPU_SREG_TR) {
  1379. vcpu->arch.rmode.tr.selector = var->selector;
  1380. vcpu->arch.rmode.tr.base = var->base;
  1381. vcpu->arch.rmode.tr.limit = var->limit;
  1382. vcpu->arch.rmode.tr.ar = vmx_segment_access_rights(var);
  1383. return;
  1384. }
  1385. vmcs_writel(sf->base, var->base);
  1386. vmcs_write32(sf->limit, var->limit);
  1387. vmcs_write16(sf->selector, var->selector);
  1388. if (vcpu->arch.rmode.active && var->s) {
  1389. /*
  1390. * Hack real-mode segments into vm86 compatibility.
  1391. */
  1392. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1393. vmcs_writel(sf->base, 0xf0000);
  1394. ar = 0xf3;
  1395. } else
  1396. ar = vmx_segment_access_rights(var);
  1397. vmcs_write32(sf->ar_bytes, ar);
  1398. }
  1399. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1400. {
  1401. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1402. *db = (ar >> 14) & 1;
  1403. *l = (ar >> 13) & 1;
  1404. }
  1405. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1406. {
  1407. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1408. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1409. }
  1410. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1411. {
  1412. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1413. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1414. }
  1415. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1416. {
  1417. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1418. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1419. }
  1420. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1421. {
  1422. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1423. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1424. }
  1425. static int init_rmode_tss(struct kvm *kvm)
  1426. {
  1427. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1428. u16 data = 0;
  1429. int ret = 0;
  1430. int r;
  1431. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1432. if (r < 0)
  1433. goto out;
  1434. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1435. r = kvm_write_guest_page(kvm, fn++, &data, 0x66, sizeof(u16));
  1436. if (r < 0)
  1437. goto out;
  1438. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1439. if (r < 0)
  1440. goto out;
  1441. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1442. if (r < 0)
  1443. goto out;
  1444. data = ~0;
  1445. r = kvm_write_guest_page(kvm, fn, &data,
  1446. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1447. sizeof(u8));
  1448. if (r < 0)
  1449. goto out;
  1450. ret = 1;
  1451. out:
  1452. return ret;
  1453. }
  1454. static int init_rmode_identity_map(struct kvm *kvm)
  1455. {
  1456. int i, r, ret;
  1457. pfn_t identity_map_pfn;
  1458. u32 tmp;
  1459. if (!vm_need_ept())
  1460. return 1;
  1461. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  1462. printk(KERN_ERR "EPT: identity-mapping pagetable "
  1463. "haven't been allocated!\n");
  1464. return 0;
  1465. }
  1466. if (likely(kvm->arch.ept_identity_pagetable_done))
  1467. return 1;
  1468. ret = 0;
  1469. identity_map_pfn = VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT;
  1470. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  1471. if (r < 0)
  1472. goto out;
  1473. /* Set up identity-mapping pagetable for EPT in real mode */
  1474. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  1475. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  1476. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  1477. r = kvm_write_guest_page(kvm, identity_map_pfn,
  1478. &tmp, i * sizeof(tmp), sizeof(tmp));
  1479. if (r < 0)
  1480. goto out;
  1481. }
  1482. kvm->arch.ept_identity_pagetable_done = true;
  1483. ret = 1;
  1484. out:
  1485. return ret;
  1486. }
  1487. static void seg_setup(int seg)
  1488. {
  1489. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1490. vmcs_write16(sf->selector, 0);
  1491. vmcs_writel(sf->base, 0);
  1492. vmcs_write32(sf->limit, 0xffff);
  1493. vmcs_write32(sf->ar_bytes, 0x93);
  1494. }
  1495. static int alloc_apic_access_page(struct kvm *kvm)
  1496. {
  1497. struct kvm_userspace_memory_region kvm_userspace_mem;
  1498. int r = 0;
  1499. down_write(&kvm->slots_lock);
  1500. if (kvm->arch.apic_access_page)
  1501. goto out;
  1502. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  1503. kvm_userspace_mem.flags = 0;
  1504. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  1505. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1506. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1507. if (r)
  1508. goto out;
  1509. down_read(&current->mm->mmap_sem);
  1510. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  1511. up_read(&current->mm->mmap_sem);
  1512. out:
  1513. up_write(&kvm->slots_lock);
  1514. return r;
  1515. }
  1516. static int alloc_identity_pagetable(struct kvm *kvm)
  1517. {
  1518. struct kvm_userspace_memory_region kvm_userspace_mem;
  1519. int r = 0;
  1520. down_write(&kvm->slots_lock);
  1521. if (kvm->arch.ept_identity_pagetable)
  1522. goto out;
  1523. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  1524. kvm_userspace_mem.flags = 0;
  1525. kvm_userspace_mem.guest_phys_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1526. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1527. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1528. if (r)
  1529. goto out;
  1530. down_read(&current->mm->mmap_sem);
  1531. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  1532. VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT);
  1533. up_read(&current->mm->mmap_sem);
  1534. out:
  1535. up_write(&kvm->slots_lock);
  1536. return r;
  1537. }
  1538. static void allocate_vpid(struct vcpu_vmx *vmx)
  1539. {
  1540. int vpid;
  1541. vmx->vpid = 0;
  1542. if (!enable_vpid || !cpu_has_vmx_vpid())
  1543. return;
  1544. spin_lock(&vmx_vpid_lock);
  1545. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  1546. if (vpid < VMX_NR_VPIDS) {
  1547. vmx->vpid = vpid;
  1548. __set_bit(vpid, vmx_vpid_bitmap);
  1549. }
  1550. spin_unlock(&vmx_vpid_lock);
  1551. }
  1552. static void vmx_disable_intercept_for_msr(struct page *msr_bitmap, u32 msr)
  1553. {
  1554. void *va;
  1555. if (!cpu_has_vmx_msr_bitmap())
  1556. return;
  1557. /*
  1558. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  1559. * have the write-low and read-high bitmap offsets the wrong way round.
  1560. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  1561. */
  1562. va = kmap(msr_bitmap);
  1563. if (msr <= 0x1fff) {
  1564. __clear_bit(msr, va + 0x000); /* read-low */
  1565. __clear_bit(msr, va + 0x800); /* write-low */
  1566. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  1567. msr &= 0x1fff;
  1568. __clear_bit(msr, va + 0x400); /* read-high */
  1569. __clear_bit(msr, va + 0xc00); /* write-high */
  1570. }
  1571. kunmap(msr_bitmap);
  1572. }
  1573. /*
  1574. * Sets up the vmcs for emulated real mode.
  1575. */
  1576. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1577. {
  1578. u32 host_sysenter_cs;
  1579. u32 junk;
  1580. unsigned long a;
  1581. struct descriptor_table dt;
  1582. int i;
  1583. unsigned long kvm_vmx_return;
  1584. u32 exec_control;
  1585. /* I/O */
  1586. vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
  1587. vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
  1588. if (cpu_has_vmx_msr_bitmap())
  1589. vmcs_write64(MSR_BITMAP, page_to_phys(vmx_msr_bitmap));
  1590. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1591. /* Control */
  1592. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1593. vmcs_config.pin_based_exec_ctrl);
  1594. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1595. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1596. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1597. #ifdef CONFIG_X86_64
  1598. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1599. CPU_BASED_CR8_LOAD_EXITING;
  1600. #endif
  1601. }
  1602. if (!vm_need_ept())
  1603. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  1604. CPU_BASED_CR3_LOAD_EXITING;
  1605. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1606. if (cpu_has_secondary_exec_ctrls()) {
  1607. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  1608. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1609. exec_control &=
  1610. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1611. if (vmx->vpid == 0)
  1612. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  1613. if (!vm_need_ept())
  1614. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  1615. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  1616. }
  1617. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1618. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1619. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1620. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1621. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1622. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1623. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1624. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1625. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1626. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  1627. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  1628. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1629. #ifdef CONFIG_X86_64
  1630. rdmsrl(MSR_FS_BASE, a);
  1631. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1632. rdmsrl(MSR_GS_BASE, a);
  1633. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1634. #else
  1635. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1636. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1637. #endif
  1638. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1639. get_idt(&dt);
  1640. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1641. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1642. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1643. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1644. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1645. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1646. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1647. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1648. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1649. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1650. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1651. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1652. for (i = 0; i < NR_VMX_MSR; ++i) {
  1653. u32 index = vmx_msr_index[i];
  1654. u32 data_low, data_high;
  1655. u64 data;
  1656. int j = vmx->nmsrs;
  1657. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1658. continue;
  1659. if (wrmsr_safe(index, data_low, data_high) < 0)
  1660. continue;
  1661. data = data_low | ((u64)data_high << 32);
  1662. vmx->host_msrs[j].index = index;
  1663. vmx->host_msrs[j].reserved = 0;
  1664. vmx->host_msrs[j].data = data;
  1665. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1666. ++vmx->nmsrs;
  1667. }
  1668. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1669. /* 22.2.1, 20.8.1 */
  1670. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1671. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1672. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1673. return 0;
  1674. }
  1675. static int init_rmode(struct kvm *kvm)
  1676. {
  1677. if (!init_rmode_tss(kvm))
  1678. return 0;
  1679. if (!init_rmode_identity_map(kvm))
  1680. return 0;
  1681. return 1;
  1682. }
  1683. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1684. {
  1685. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1686. u64 msr;
  1687. int ret;
  1688. down_read(&vcpu->kvm->slots_lock);
  1689. if (!init_rmode(vmx->vcpu.kvm)) {
  1690. ret = -ENOMEM;
  1691. goto out;
  1692. }
  1693. vmx->vcpu.arch.rmode.active = 0;
  1694. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1695. kvm_set_cr8(&vmx->vcpu, 0);
  1696. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1697. if (vmx->vcpu.vcpu_id == 0)
  1698. msr |= MSR_IA32_APICBASE_BSP;
  1699. kvm_set_apic_base(&vmx->vcpu, msr);
  1700. fx_init(&vmx->vcpu);
  1701. /*
  1702. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1703. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1704. */
  1705. if (vmx->vcpu.vcpu_id == 0) {
  1706. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1707. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1708. } else {
  1709. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  1710. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  1711. }
  1712. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1713. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1714. seg_setup(VCPU_SREG_DS);
  1715. seg_setup(VCPU_SREG_ES);
  1716. seg_setup(VCPU_SREG_FS);
  1717. seg_setup(VCPU_SREG_GS);
  1718. seg_setup(VCPU_SREG_SS);
  1719. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1720. vmcs_writel(GUEST_TR_BASE, 0);
  1721. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1722. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1723. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1724. vmcs_writel(GUEST_LDTR_BASE, 0);
  1725. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1726. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1727. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1728. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1729. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1730. vmcs_writel(GUEST_RFLAGS, 0x02);
  1731. if (vmx->vcpu.vcpu_id == 0)
  1732. vmcs_writel(GUEST_RIP, 0xfff0);
  1733. else
  1734. vmcs_writel(GUEST_RIP, 0);
  1735. vmcs_writel(GUEST_RSP, 0);
  1736. /* todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0 */
  1737. vmcs_writel(GUEST_DR7, 0x400);
  1738. vmcs_writel(GUEST_GDTR_BASE, 0);
  1739. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  1740. vmcs_writel(GUEST_IDTR_BASE, 0);
  1741. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  1742. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  1743. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  1744. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  1745. guest_write_tsc(0);
  1746. /* Special registers */
  1747. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  1748. setup_msrs(vmx);
  1749. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1750. if (cpu_has_vmx_tpr_shadow()) {
  1751. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  1752. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  1753. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  1754. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  1755. vmcs_write32(TPR_THRESHOLD, 0);
  1756. }
  1757. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1758. vmcs_write64(APIC_ACCESS_ADDR,
  1759. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  1760. if (vmx->vpid != 0)
  1761. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  1762. vmx->vcpu.arch.cr0 = 0x60000010;
  1763. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
  1764. vmx_set_cr4(&vmx->vcpu, 0);
  1765. vmx_set_efer(&vmx->vcpu, 0);
  1766. vmx_fpu_activate(&vmx->vcpu);
  1767. update_exception_bitmap(&vmx->vcpu);
  1768. vpid_sync_vcpu_all(vmx);
  1769. ret = 0;
  1770. out:
  1771. up_read(&vcpu->kvm->slots_lock);
  1772. return ret;
  1773. }
  1774. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  1775. {
  1776. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1777. KVMTRACE_1D(INJ_VIRQ, vcpu, (u32)irq, handler);
  1778. if (vcpu->arch.rmode.active) {
  1779. vmx->rmode.irq.pending = true;
  1780. vmx->rmode.irq.vector = irq;
  1781. vmx->rmode.irq.rip = vmcs_readl(GUEST_RIP);
  1782. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1783. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  1784. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  1785. vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip - 1);
  1786. return;
  1787. }
  1788. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1789. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1790. }
  1791. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1792. {
  1793. int word_index = __ffs(vcpu->arch.irq_summary);
  1794. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  1795. int irq = word_index * BITS_PER_LONG + bit_index;
  1796. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  1797. if (!vcpu->arch.irq_pending[word_index])
  1798. clear_bit(word_index, &vcpu->arch.irq_summary);
  1799. vmx_inject_irq(vcpu, irq);
  1800. }
  1801. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1802. struct kvm_run *kvm_run)
  1803. {
  1804. u32 cpu_based_vm_exec_control;
  1805. vcpu->arch.interrupt_window_open =
  1806. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1807. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1808. if (vcpu->arch.interrupt_window_open &&
  1809. vcpu->arch.irq_summary &&
  1810. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1811. /*
  1812. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1813. */
  1814. kvm_do_inject_irq(vcpu);
  1815. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1816. if (!vcpu->arch.interrupt_window_open &&
  1817. (vcpu->arch.irq_summary || kvm_run->request_interrupt_window))
  1818. /*
  1819. * Interrupts blocked. Wait for unblock.
  1820. */
  1821. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1822. else
  1823. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1824. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1825. }
  1826. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1827. {
  1828. int ret;
  1829. struct kvm_userspace_memory_region tss_mem = {
  1830. .slot = 8,
  1831. .guest_phys_addr = addr,
  1832. .memory_size = PAGE_SIZE * 3,
  1833. .flags = 0,
  1834. };
  1835. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  1836. if (ret)
  1837. return ret;
  1838. kvm->arch.tss_addr = addr;
  1839. return 0;
  1840. }
  1841. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1842. {
  1843. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1844. set_debugreg(dbg->bp[0], 0);
  1845. set_debugreg(dbg->bp[1], 1);
  1846. set_debugreg(dbg->bp[2], 2);
  1847. set_debugreg(dbg->bp[3], 3);
  1848. if (dbg->singlestep) {
  1849. unsigned long flags;
  1850. flags = vmcs_readl(GUEST_RFLAGS);
  1851. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1852. vmcs_writel(GUEST_RFLAGS, flags);
  1853. }
  1854. }
  1855. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1856. int vec, u32 err_code)
  1857. {
  1858. if (!vcpu->arch.rmode.active)
  1859. return 0;
  1860. /*
  1861. * Instruction with address size override prefix opcode 0x67
  1862. * Cause the #SS fault with 0 error code in VM86 mode.
  1863. */
  1864. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  1865. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  1866. return 1;
  1867. return 0;
  1868. }
  1869. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1870. {
  1871. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1872. u32 intr_info, error_code;
  1873. unsigned long cr2, rip;
  1874. u32 vect_info;
  1875. enum emulation_result er;
  1876. vect_info = vmx->idt_vectoring_info;
  1877. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1878. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1879. !is_page_fault(intr_info))
  1880. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1881. "intr info 0x%x\n", __func__, vect_info, intr_info);
  1882. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  1883. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1884. set_bit(irq, vcpu->arch.irq_pending);
  1885. set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1886. }
  1887. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  1888. return 1; /* already handled by vmx_vcpu_run() */
  1889. if (is_no_device(intr_info)) {
  1890. vmx_fpu_activate(vcpu);
  1891. return 1;
  1892. }
  1893. if (is_invalid_opcode(intr_info)) {
  1894. er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  1895. if (er != EMULATE_DONE)
  1896. kvm_queue_exception(vcpu, UD_VECTOR);
  1897. return 1;
  1898. }
  1899. error_code = 0;
  1900. rip = vmcs_readl(GUEST_RIP);
  1901. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  1902. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1903. if (is_page_fault(intr_info)) {
  1904. /* EPT won't cause page fault directly */
  1905. if (vm_need_ept())
  1906. BUG();
  1907. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1908. KVMTRACE_3D(PAGE_FAULT, vcpu, error_code, (u32)cr2,
  1909. (u32)((u64)cr2 >> 32), handler);
  1910. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  1911. }
  1912. if (vcpu->arch.rmode.active &&
  1913. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1914. error_code)) {
  1915. if (vcpu->arch.halt_request) {
  1916. vcpu->arch.halt_request = 0;
  1917. return kvm_emulate_halt(vcpu);
  1918. }
  1919. return 1;
  1920. }
  1921. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) ==
  1922. (INTR_TYPE_EXCEPTION | 1)) {
  1923. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1924. return 0;
  1925. }
  1926. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1927. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1928. kvm_run->ex.error_code = error_code;
  1929. return 0;
  1930. }
  1931. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1932. struct kvm_run *kvm_run)
  1933. {
  1934. ++vcpu->stat.irq_exits;
  1935. KVMTRACE_1D(INTR, vcpu, vmcs_read32(VM_EXIT_INTR_INFO), handler);
  1936. return 1;
  1937. }
  1938. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1939. {
  1940. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1941. return 0;
  1942. }
  1943. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1944. {
  1945. unsigned long exit_qualification;
  1946. int size, down, in, string, rep;
  1947. unsigned port;
  1948. ++vcpu->stat.io_exits;
  1949. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1950. string = (exit_qualification & 16) != 0;
  1951. if (string) {
  1952. if (emulate_instruction(vcpu,
  1953. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  1954. return 0;
  1955. return 1;
  1956. }
  1957. size = (exit_qualification & 7) + 1;
  1958. in = (exit_qualification & 8) != 0;
  1959. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1960. rep = (exit_qualification & 32) != 0;
  1961. port = exit_qualification >> 16;
  1962. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  1963. }
  1964. static void
  1965. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1966. {
  1967. /*
  1968. * Patch in the VMCALL instruction:
  1969. */
  1970. hypercall[0] = 0x0f;
  1971. hypercall[1] = 0x01;
  1972. hypercall[2] = 0xc1;
  1973. }
  1974. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1975. {
  1976. unsigned long exit_qualification;
  1977. int cr;
  1978. int reg;
  1979. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1980. cr = exit_qualification & 15;
  1981. reg = (exit_qualification >> 8) & 15;
  1982. switch ((exit_qualification >> 4) & 3) {
  1983. case 0: /* mov to cr */
  1984. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr, (u32)vcpu->arch.regs[reg],
  1985. (u32)((u64)vcpu->arch.regs[reg] >> 32), handler);
  1986. switch (cr) {
  1987. case 0:
  1988. vcpu_load_rsp_rip(vcpu);
  1989. kvm_set_cr0(vcpu, vcpu->arch.regs[reg]);
  1990. skip_emulated_instruction(vcpu);
  1991. return 1;
  1992. case 3:
  1993. vcpu_load_rsp_rip(vcpu);
  1994. kvm_set_cr3(vcpu, vcpu->arch.regs[reg]);
  1995. skip_emulated_instruction(vcpu);
  1996. return 1;
  1997. case 4:
  1998. vcpu_load_rsp_rip(vcpu);
  1999. kvm_set_cr4(vcpu, vcpu->arch.regs[reg]);
  2000. skip_emulated_instruction(vcpu);
  2001. return 1;
  2002. case 8:
  2003. vcpu_load_rsp_rip(vcpu);
  2004. kvm_set_cr8(vcpu, vcpu->arch.regs[reg]);
  2005. skip_emulated_instruction(vcpu);
  2006. if (irqchip_in_kernel(vcpu->kvm))
  2007. return 1;
  2008. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2009. return 0;
  2010. };
  2011. break;
  2012. case 2: /* clts */
  2013. vcpu_load_rsp_rip(vcpu);
  2014. vmx_fpu_deactivate(vcpu);
  2015. vcpu->arch.cr0 &= ~X86_CR0_TS;
  2016. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  2017. vmx_fpu_activate(vcpu);
  2018. KVMTRACE_0D(CLTS, vcpu, handler);
  2019. skip_emulated_instruction(vcpu);
  2020. return 1;
  2021. case 1: /*mov from cr*/
  2022. switch (cr) {
  2023. case 3:
  2024. vcpu_load_rsp_rip(vcpu);
  2025. vcpu->arch.regs[reg] = vcpu->arch.cr3;
  2026. vcpu_put_rsp_rip(vcpu);
  2027. KVMTRACE_3D(CR_READ, vcpu, (u32)cr,
  2028. (u32)vcpu->arch.regs[reg],
  2029. (u32)((u64)vcpu->arch.regs[reg] >> 32),
  2030. handler);
  2031. skip_emulated_instruction(vcpu);
  2032. return 1;
  2033. case 8:
  2034. vcpu_load_rsp_rip(vcpu);
  2035. vcpu->arch.regs[reg] = kvm_get_cr8(vcpu);
  2036. vcpu_put_rsp_rip(vcpu);
  2037. KVMTRACE_2D(CR_READ, vcpu, (u32)cr,
  2038. (u32)vcpu->arch.regs[reg], handler);
  2039. skip_emulated_instruction(vcpu);
  2040. return 1;
  2041. }
  2042. break;
  2043. case 3: /* lmsw */
  2044. kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  2045. skip_emulated_instruction(vcpu);
  2046. return 1;
  2047. default:
  2048. break;
  2049. }
  2050. kvm_run->exit_reason = 0;
  2051. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2052. (int)(exit_qualification >> 4) & 3, cr);
  2053. return 0;
  2054. }
  2055. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2056. {
  2057. unsigned long exit_qualification;
  2058. unsigned long val;
  2059. int dr, reg;
  2060. /*
  2061. * FIXME: this code assumes the host is debugging the guest.
  2062. * need to deal with guest debugging itself too.
  2063. */
  2064. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2065. dr = exit_qualification & 7;
  2066. reg = (exit_qualification >> 8) & 15;
  2067. vcpu_load_rsp_rip(vcpu);
  2068. if (exit_qualification & 16) {
  2069. /* mov from dr */
  2070. switch (dr) {
  2071. case 6:
  2072. val = 0xffff0ff0;
  2073. break;
  2074. case 7:
  2075. val = 0x400;
  2076. break;
  2077. default:
  2078. val = 0;
  2079. }
  2080. vcpu->arch.regs[reg] = val;
  2081. KVMTRACE_2D(DR_READ, vcpu, (u32)dr, (u32)val, handler);
  2082. } else {
  2083. /* mov to dr */
  2084. }
  2085. vcpu_put_rsp_rip(vcpu);
  2086. skip_emulated_instruction(vcpu);
  2087. return 1;
  2088. }
  2089. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2090. {
  2091. kvm_emulate_cpuid(vcpu);
  2092. return 1;
  2093. }
  2094. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2095. {
  2096. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2097. u64 data;
  2098. if (vmx_get_msr(vcpu, ecx, &data)) {
  2099. kvm_inject_gp(vcpu, 0);
  2100. return 1;
  2101. }
  2102. KVMTRACE_3D(MSR_READ, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2103. handler);
  2104. /* FIXME: handling of bits 32:63 of rax, rdx */
  2105. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2106. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2107. skip_emulated_instruction(vcpu);
  2108. return 1;
  2109. }
  2110. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2111. {
  2112. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2113. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2114. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2115. KVMTRACE_3D(MSR_WRITE, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2116. handler);
  2117. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2118. kvm_inject_gp(vcpu, 0);
  2119. return 1;
  2120. }
  2121. skip_emulated_instruction(vcpu);
  2122. return 1;
  2123. }
  2124. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  2125. struct kvm_run *kvm_run)
  2126. {
  2127. return 1;
  2128. }
  2129. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  2130. struct kvm_run *kvm_run)
  2131. {
  2132. u32 cpu_based_vm_exec_control;
  2133. /* clear pending irq */
  2134. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2135. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2136. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2137. KVMTRACE_0D(PEND_INTR, vcpu, handler);
  2138. /*
  2139. * If the user space waits to inject interrupts, exit as soon as
  2140. * possible
  2141. */
  2142. if (kvm_run->request_interrupt_window &&
  2143. !vcpu->arch.irq_summary) {
  2144. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2145. ++vcpu->stat.irq_window_exits;
  2146. return 0;
  2147. }
  2148. return 1;
  2149. }
  2150. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2151. {
  2152. skip_emulated_instruction(vcpu);
  2153. return kvm_emulate_halt(vcpu);
  2154. }
  2155. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2156. {
  2157. skip_emulated_instruction(vcpu);
  2158. kvm_emulate_hypercall(vcpu);
  2159. return 1;
  2160. }
  2161. static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2162. {
  2163. skip_emulated_instruction(vcpu);
  2164. /* TODO: Add support for VT-d/pass-through device */
  2165. return 1;
  2166. }
  2167. static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2168. {
  2169. u64 exit_qualification;
  2170. enum emulation_result er;
  2171. unsigned long offset;
  2172. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2173. offset = exit_qualification & 0xffful;
  2174. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2175. if (er != EMULATE_DONE) {
  2176. printk(KERN_ERR
  2177. "Fail to handle apic access vmexit! Offset is 0x%lx\n",
  2178. offset);
  2179. return -ENOTSUPP;
  2180. }
  2181. return 1;
  2182. }
  2183. static int handle_task_switch(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2184. {
  2185. unsigned long exit_qualification;
  2186. u16 tss_selector;
  2187. int reason;
  2188. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2189. reason = (u32)exit_qualification >> 30;
  2190. tss_selector = exit_qualification;
  2191. return kvm_task_switch(vcpu, tss_selector, reason);
  2192. }
  2193. static int handle_ept_violation(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2194. {
  2195. u64 exit_qualification;
  2196. enum emulation_result er;
  2197. gpa_t gpa;
  2198. unsigned long hva;
  2199. int gla_validity;
  2200. int r;
  2201. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2202. if (exit_qualification & (1 << 6)) {
  2203. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2204. return -ENOTSUPP;
  2205. }
  2206. gla_validity = (exit_qualification >> 7) & 0x3;
  2207. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2208. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2209. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2210. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2211. (long unsigned int)vmcs_read64(GUEST_LINEAR_ADDRESS));
  2212. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2213. (long unsigned int)exit_qualification);
  2214. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2215. kvm_run->hw.hardware_exit_reason = 0;
  2216. return -ENOTSUPP;
  2217. }
  2218. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2219. hva = gfn_to_hva(vcpu->kvm, gpa >> PAGE_SHIFT);
  2220. if (!kvm_is_error_hva(hva)) {
  2221. r = kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  2222. if (r < 0) {
  2223. printk(KERN_ERR "EPT: Not enough memory!\n");
  2224. return -ENOMEM;
  2225. }
  2226. return 1;
  2227. } else {
  2228. /* must be MMIO */
  2229. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2230. if (er == EMULATE_FAIL) {
  2231. printk(KERN_ERR
  2232. "EPT: Fail to handle EPT violation vmexit!er is %d\n",
  2233. er);
  2234. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2235. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2236. (long unsigned int)vmcs_read64(GUEST_LINEAR_ADDRESS));
  2237. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2238. (long unsigned int)exit_qualification);
  2239. return -ENOTSUPP;
  2240. } else if (er == EMULATE_DO_MMIO)
  2241. return 0;
  2242. }
  2243. return 1;
  2244. }
  2245. /*
  2246. * The exit handlers return 1 if the exit was handled fully and guest execution
  2247. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  2248. * to be done to userspace and return 0.
  2249. */
  2250. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  2251. struct kvm_run *kvm_run) = {
  2252. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  2253. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  2254. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  2255. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  2256. [EXIT_REASON_CR_ACCESS] = handle_cr,
  2257. [EXIT_REASON_DR_ACCESS] = handle_dr,
  2258. [EXIT_REASON_CPUID] = handle_cpuid,
  2259. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  2260. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  2261. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  2262. [EXIT_REASON_HLT] = handle_halt,
  2263. [EXIT_REASON_VMCALL] = handle_vmcall,
  2264. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  2265. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  2266. [EXIT_REASON_WBINVD] = handle_wbinvd,
  2267. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  2268. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  2269. };
  2270. static const int kvm_vmx_max_exit_handlers =
  2271. ARRAY_SIZE(kvm_vmx_exit_handlers);
  2272. /*
  2273. * The guest has exited. See if we can fix it or if we need userspace
  2274. * assistance.
  2275. */
  2276. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  2277. {
  2278. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  2279. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2280. u32 vectoring_info = vmx->idt_vectoring_info;
  2281. KVMTRACE_3D(VMEXIT, vcpu, exit_reason, (u32)vmcs_readl(GUEST_RIP),
  2282. (u32)((u64)vmcs_readl(GUEST_RIP) >> 32), entryexit);
  2283. /* Access CR3 don't cause VMExit in paging mode, so we need
  2284. * to sync with guest real CR3. */
  2285. if (vm_need_ept() && is_paging(vcpu)) {
  2286. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2287. ept_load_pdptrs(vcpu);
  2288. }
  2289. if (unlikely(vmx->fail)) {
  2290. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2291. kvm_run->fail_entry.hardware_entry_failure_reason
  2292. = vmcs_read32(VM_INSTRUCTION_ERROR);
  2293. return 0;
  2294. }
  2295. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  2296. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  2297. exit_reason != EXIT_REASON_EPT_VIOLATION))
  2298. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  2299. "exit reason is 0x%x\n", __func__, exit_reason);
  2300. if (exit_reason < kvm_vmx_max_exit_handlers
  2301. && kvm_vmx_exit_handlers[exit_reason])
  2302. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  2303. else {
  2304. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2305. kvm_run->hw.hardware_exit_reason = exit_reason;
  2306. }
  2307. return 0;
  2308. }
  2309. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  2310. {
  2311. int max_irr, tpr;
  2312. if (!vm_need_tpr_shadow(vcpu->kvm))
  2313. return;
  2314. if (!kvm_lapic_enabled(vcpu) ||
  2315. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  2316. vmcs_write32(TPR_THRESHOLD, 0);
  2317. return;
  2318. }
  2319. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  2320. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  2321. }
  2322. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2323. {
  2324. u32 cpu_based_vm_exec_control;
  2325. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2326. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2327. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2328. }
  2329. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  2330. {
  2331. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2332. u32 idtv_info_field, intr_info_field;
  2333. int has_ext_irq, interrupt_window_open;
  2334. int vector;
  2335. update_tpr_threshold(vcpu);
  2336. has_ext_irq = kvm_cpu_has_interrupt(vcpu);
  2337. intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
  2338. idtv_info_field = vmx->idt_vectoring_info;
  2339. if (intr_info_field & INTR_INFO_VALID_MASK) {
  2340. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  2341. /* TODO: fault when IDT_Vectoring */
  2342. if (printk_ratelimit())
  2343. printk(KERN_ERR "Fault when IDT_Vectoring\n");
  2344. }
  2345. if (has_ext_irq)
  2346. enable_irq_window(vcpu);
  2347. return;
  2348. }
  2349. if (unlikely(idtv_info_field & INTR_INFO_VALID_MASK)) {
  2350. if ((idtv_info_field & VECTORING_INFO_TYPE_MASK)
  2351. == INTR_TYPE_EXT_INTR
  2352. && vcpu->arch.rmode.active) {
  2353. u8 vect = idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  2354. vmx_inject_irq(vcpu, vect);
  2355. if (unlikely(has_ext_irq))
  2356. enable_irq_window(vcpu);
  2357. return;
  2358. }
  2359. KVMTRACE_1D(REDELIVER_EVT, vcpu, idtv_info_field, handler);
  2360. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, idtv_info_field);
  2361. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  2362. vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
  2363. if (unlikely(idtv_info_field & INTR_INFO_DELIVER_CODE_MASK))
  2364. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  2365. vmcs_read32(IDT_VECTORING_ERROR_CODE));
  2366. if (unlikely(has_ext_irq))
  2367. enable_irq_window(vcpu);
  2368. return;
  2369. }
  2370. if (!has_ext_irq)
  2371. return;
  2372. interrupt_window_open =
  2373. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  2374. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  2375. if (interrupt_window_open) {
  2376. vector = kvm_cpu_get_interrupt(vcpu);
  2377. vmx_inject_irq(vcpu, vector);
  2378. kvm_timer_intr_post(vcpu, vector);
  2379. } else
  2380. enable_irq_window(vcpu);
  2381. }
  2382. /*
  2383. * Failure to inject an interrupt should give us the information
  2384. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  2385. * when fetching the interrupt redirection bitmap in the real-mode
  2386. * tss, this doesn't happen. So we do it ourselves.
  2387. */
  2388. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  2389. {
  2390. vmx->rmode.irq.pending = 0;
  2391. if (vmcs_readl(GUEST_RIP) + 1 != vmx->rmode.irq.rip)
  2392. return;
  2393. vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip);
  2394. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  2395. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  2396. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  2397. return;
  2398. }
  2399. vmx->idt_vectoring_info =
  2400. VECTORING_INFO_VALID_MASK
  2401. | INTR_TYPE_EXT_INTR
  2402. | vmx->rmode.irq.vector;
  2403. }
  2404. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2405. {
  2406. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2407. u32 intr_info;
  2408. /*
  2409. * Loading guest fpu may have cleared host cr0.ts
  2410. */
  2411. vmcs_writel(HOST_CR0, read_cr0());
  2412. asm(
  2413. /* Store host registers */
  2414. #ifdef CONFIG_X86_64
  2415. "push %%rdx; push %%rbp;"
  2416. "push %%rcx \n\t"
  2417. #else
  2418. "push %%edx; push %%ebp;"
  2419. "push %%ecx \n\t"
  2420. #endif
  2421. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  2422. /* Check if vmlaunch of vmresume is needed */
  2423. "cmpl $0, %c[launched](%0) \n\t"
  2424. /* Load guest registers. Don't clobber flags. */
  2425. #ifdef CONFIG_X86_64
  2426. "mov %c[cr2](%0), %%rax \n\t"
  2427. "mov %%rax, %%cr2 \n\t"
  2428. "mov %c[rax](%0), %%rax \n\t"
  2429. "mov %c[rbx](%0), %%rbx \n\t"
  2430. "mov %c[rdx](%0), %%rdx \n\t"
  2431. "mov %c[rsi](%0), %%rsi \n\t"
  2432. "mov %c[rdi](%0), %%rdi \n\t"
  2433. "mov %c[rbp](%0), %%rbp \n\t"
  2434. "mov %c[r8](%0), %%r8 \n\t"
  2435. "mov %c[r9](%0), %%r9 \n\t"
  2436. "mov %c[r10](%0), %%r10 \n\t"
  2437. "mov %c[r11](%0), %%r11 \n\t"
  2438. "mov %c[r12](%0), %%r12 \n\t"
  2439. "mov %c[r13](%0), %%r13 \n\t"
  2440. "mov %c[r14](%0), %%r14 \n\t"
  2441. "mov %c[r15](%0), %%r15 \n\t"
  2442. "mov %c[rcx](%0), %%rcx \n\t" /* kills %0 (rcx) */
  2443. #else
  2444. "mov %c[cr2](%0), %%eax \n\t"
  2445. "mov %%eax, %%cr2 \n\t"
  2446. "mov %c[rax](%0), %%eax \n\t"
  2447. "mov %c[rbx](%0), %%ebx \n\t"
  2448. "mov %c[rdx](%0), %%edx \n\t"
  2449. "mov %c[rsi](%0), %%esi \n\t"
  2450. "mov %c[rdi](%0), %%edi \n\t"
  2451. "mov %c[rbp](%0), %%ebp \n\t"
  2452. "mov %c[rcx](%0), %%ecx \n\t" /* kills %0 (ecx) */
  2453. #endif
  2454. /* Enter guest mode */
  2455. "jne .Llaunched \n\t"
  2456. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  2457. "jmp .Lkvm_vmx_return \n\t"
  2458. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  2459. ".Lkvm_vmx_return: "
  2460. /* Save guest registers, load host registers, keep flags */
  2461. #ifdef CONFIG_X86_64
  2462. "xchg %0, (%%rsp) \n\t"
  2463. "mov %%rax, %c[rax](%0) \n\t"
  2464. "mov %%rbx, %c[rbx](%0) \n\t"
  2465. "pushq (%%rsp); popq %c[rcx](%0) \n\t"
  2466. "mov %%rdx, %c[rdx](%0) \n\t"
  2467. "mov %%rsi, %c[rsi](%0) \n\t"
  2468. "mov %%rdi, %c[rdi](%0) \n\t"
  2469. "mov %%rbp, %c[rbp](%0) \n\t"
  2470. "mov %%r8, %c[r8](%0) \n\t"
  2471. "mov %%r9, %c[r9](%0) \n\t"
  2472. "mov %%r10, %c[r10](%0) \n\t"
  2473. "mov %%r11, %c[r11](%0) \n\t"
  2474. "mov %%r12, %c[r12](%0) \n\t"
  2475. "mov %%r13, %c[r13](%0) \n\t"
  2476. "mov %%r14, %c[r14](%0) \n\t"
  2477. "mov %%r15, %c[r15](%0) \n\t"
  2478. "mov %%cr2, %%rax \n\t"
  2479. "mov %%rax, %c[cr2](%0) \n\t"
  2480. "pop %%rbp; pop %%rbp; pop %%rdx \n\t"
  2481. #else
  2482. "xchg %0, (%%esp) \n\t"
  2483. "mov %%eax, %c[rax](%0) \n\t"
  2484. "mov %%ebx, %c[rbx](%0) \n\t"
  2485. "pushl (%%esp); popl %c[rcx](%0) \n\t"
  2486. "mov %%edx, %c[rdx](%0) \n\t"
  2487. "mov %%esi, %c[rsi](%0) \n\t"
  2488. "mov %%edi, %c[rdi](%0) \n\t"
  2489. "mov %%ebp, %c[rbp](%0) \n\t"
  2490. "mov %%cr2, %%eax \n\t"
  2491. "mov %%eax, %c[cr2](%0) \n\t"
  2492. "pop %%ebp; pop %%ebp; pop %%edx \n\t"
  2493. #endif
  2494. "setbe %c[fail](%0) \n\t"
  2495. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  2496. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  2497. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  2498. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  2499. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  2500. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  2501. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  2502. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  2503. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  2504. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  2505. #ifdef CONFIG_X86_64
  2506. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  2507. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  2508. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  2509. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  2510. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  2511. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  2512. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  2513. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  2514. #endif
  2515. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  2516. : "cc", "memory"
  2517. #ifdef CONFIG_X86_64
  2518. , "rbx", "rdi", "rsi"
  2519. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  2520. #else
  2521. , "ebx", "edi", "rsi"
  2522. #endif
  2523. );
  2524. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  2525. if (vmx->rmode.irq.pending)
  2526. fixup_rmode_irq(vmx);
  2527. vcpu->arch.interrupt_window_open =
  2528. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  2529. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  2530. vmx->launched = 1;
  2531. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2532. /* We need to handle NMIs before interrupts are enabled */
  2533. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
  2534. KVMTRACE_0D(NMI, vcpu, handler);
  2535. asm("int $2");
  2536. }
  2537. }
  2538. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  2539. {
  2540. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2541. if (vmx->vmcs) {
  2542. on_each_cpu(__vcpu_clear, vmx, 1);
  2543. free_vmcs(vmx->vmcs);
  2544. vmx->vmcs = NULL;
  2545. }
  2546. }
  2547. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  2548. {
  2549. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2550. spin_lock(&vmx_vpid_lock);
  2551. if (vmx->vpid != 0)
  2552. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  2553. spin_unlock(&vmx_vpid_lock);
  2554. vmx_free_vmcs(vcpu);
  2555. kfree(vmx->host_msrs);
  2556. kfree(vmx->guest_msrs);
  2557. kvm_vcpu_uninit(vcpu);
  2558. kmem_cache_free(kvm_vcpu_cache, vmx);
  2559. }
  2560. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  2561. {
  2562. int err;
  2563. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  2564. int cpu;
  2565. if (!vmx)
  2566. return ERR_PTR(-ENOMEM);
  2567. allocate_vpid(vmx);
  2568. if (id == 0 && vm_need_ept()) {
  2569. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  2570. VMX_EPT_WRITABLE_MASK |
  2571. VMX_EPT_DEFAULT_MT << VMX_EPT_MT_EPTE_SHIFT);
  2572. kvm_mmu_set_mask_ptes(0ull, VMX_EPT_FAKE_ACCESSED_MASK,
  2573. VMX_EPT_FAKE_DIRTY_MASK, 0ull,
  2574. VMX_EPT_EXECUTABLE_MASK);
  2575. kvm_enable_tdp();
  2576. }
  2577. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  2578. if (err)
  2579. goto free_vcpu;
  2580. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2581. if (!vmx->guest_msrs) {
  2582. err = -ENOMEM;
  2583. goto uninit_vcpu;
  2584. }
  2585. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2586. if (!vmx->host_msrs)
  2587. goto free_guest_msrs;
  2588. vmx->vmcs = alloc_vmcs();
  2589. if (!vmx->vmcs)
  2590. goto free_msrs;
  2591. vmcs_clear(vmx->vmcs);
  2592. cpu = get_cpu();
  2593. vmx_vcpu_load(&vmx->vcpu, cpu);
  2594. err = vmx_vcpu_setup(vmx);
  2595. vmx_vcpu_put(&vmx->vcpu);
  2596. put_cpu();
  2597. if (err)
  2598. goto free_vmcs;
  2599. if (vm_need_virtualize_apic_accesses(kvm))
  2600. if (alloc_apic_access_page(kvm) != 0)
  2601. goto free_vmcs;
  2602. if (vm_need_ept())
  2603. if (alloc_identity_pagetable(kvm) != 0)
  2604. goto free_vmcs;
  2605. return &vmx->vcpu;
  2606. free_vmcs:
  2607. free_vmcs(vmx->vmcs);
  2608. free_msrs:
  2609. kfree(vmx->host_msrs);
  2610. free_guest_msrs:
  2611. kfree(vmx->guest_msrs);
  2612. uninit_vcpu:
  2613. kvm_vcpu_uninit(&vmx->vcpu);
  2614. free_vcpu:
  2615. kmem_cache_free(kvm_vcpu_cache, vmx);
  2616. return ERR_PTR(err);
  2617. }
  2618. static void __init vmx_check_processor_compat(void *rtn)
  2619. {
  2620. struct vmcs_config vmcs_conf;
  2621. *(int *)rtn = 0;
  2622. if (setup_vmcs_config(&vmcs_conf) < 0)
  2623. *(int *)rtn = -EIO;
  2624. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  2625. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  2626. smp_processor_id());
  2627. *(int *)rtn = -EIO;
  2628. }
  2629. }
  2630. static int get_ept_level(void)
  2631. {
  2632. return VMX_EPT_DEFAULT_GAW + 1;
  2633. }
  2634. static struct kvm_x86_ops vmx_x86_ops = {
  2635. .cpu_has_kvm_support = cpu_has_kvm_support,
  2636. .disabled_by_bios = vmx_disabled_by_bios,
  2637. .hardware_setup = hardware_setup,
  2638. .hardware_unsetup = hardware_unsetup,
  2639. .check_processor_compatibility = vmx_check_processor_compat,
  2640. .hardware_enable = hardware_enable,
  2641. .hardware_disable = hardware_disable,
  2642. .cpu_has_accelerated_tpr = cpu_has_vmx_virtualize_apic_accesses,
  2643. .vcpu_create = vmx_create_vcpu,
  2644. .vcpu_free = vmx_free_vcpu,
  2645. .vcpu_reset = vmx_vcpu_reset,
  2646. .prepare_guest_switch = vmx_save_host_state,
  2647. .vcpu_load = vmx_vcpu_load,
  2648. .vcpu_put = vmx_vcpu_put,
  2649. .vcpu_decache = vmx_vcpu_decache,
  2650. .set_guest_debug = set_guest_debug,
  2651. .guest_debug_pre = kvm_guest_debug_pre,
  2652. .get_msr = vmx_get_msr,
  2653. .set_msr = vmx_set_msr,
  2654. .get_segment_base = vmx_get_segment_base,
  2655. .get_segment = vmx_get_segment,
  2656. .set_segment = vmx_set_segment,
  2657. .get_cpl = vmx_get_cpl,
  2658. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  2659. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  2660. .set_cr0 = vmx_set_cr0,
  2661. .set_cr3 = vmx_set_cr3,
  2662. .set_cr4 = vmx_set_cr4,
  2663. .set_efer = vmx_set_efer,
  2664. .get_idt = vmx_get_idt,
  2665. .set_idt = vmx_set_idt,
  2666. .get_gdt = vmx_get_gdt,
  2667. .set_gdt = vmx_set_gdt,
  2668. .cache_regs = vcpu_load_rsp_rip,
  2669. .decache_regs = vcpu_put_rsp_rip,
  2670. .get_rflags = vmx_get_rflags,
  2671. .set_rflags = vmx_set_rflags,
  2672. .tlb_flush = vmx_flush_tlb,
  2673. .run = vmx_vcpu_run,
  2674. .handle_exit = kvm_handle_exit,
  2675. .skip_emulated_instruction = skip_emulated_instruction,
  2676. .patch_hypercall = vmx_patch_hypercall,
  2677. .get_irq = vmx_get_irq,
  2678. .set_irq = vmx_inject_irq,
  2679. .queue_exception = vmx_queue_exception,
  2680. .exception_injected = vmx_exception_injected,
  2681. .inject_pending_irq = vmx_intr_assist,
  2682. .inject_pending_vectors = do_interrupt_requests,
  2683. .set_tss_addr = vmx_set_tss_addr,
  2684. .get_tdp_level = get_ept_level,
  2685. };
  2686. static int __init vmx_init(void)
  2687. {
  2688. void *va;
  2689. int r;
  2690. vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2691. if (!vmx_io_bitmap_a)
  2692. return -ENOMEM;
  2693. vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2694. if (!vmx_io_bitmap_b) {
  2695. r = -ENOMEM;
  2696. goto out;
  2697. }
  2698. vmx_msr_bitmap = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2699. if (!vmx_msr_bitmap) {
  2700. r = -ENOMEM;
  2701. goto out1;
  2702. }
  2703. /*
  2704. * Allow direct access to the PC debug port (it is often used for I/O
  2705. * delays, but the vmexits simply slow things down).
  2706. */
  2707. va = kmap(vmx_io_bitmap_a);
  2708. memset(va, 0xff, PAGE_SIZE);
  2709. clear_bit(0x80, va);
  2710. kunmap(vmx_io_bitmap_a);
  2711. va = kmap(vmx_io_bitmap_b);
  2712. memset(va, 0xff, PAGE_SIZE);
  2713. kunmap(vmx_io_bitmap_b);
  2714. va = kmap(vmx_msr_bitmap);
  2715. memset(va, 0xff, PAGE_SIZE);
  2716. kunmap(vmx_msr_bitmap);
  2717. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  2718. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  2719. if (r)
  2720. goto out2;
  2721. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_FS_BASE);
  2722. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_GS_BASE);
  2723. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_CS);
  2724. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_ESP);
  2725. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_EIP);
  2726. if (cpu_has_vmx_ept())
  2727. bypass_guest_pf = 0;
  2728. if (bypass_guest_pf)
  2729. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  2730. ept_sync_global();
  2731. return 0;
  2732. out2:
  2733. __free_page(vmx_msr_bitmap);
  2734. out1:
  2735. __free_page(vmx_io_bitmap_b);
  2736. out:
  2737. __free_page(vmx_io_bitmap_a);
  2738. return r;
  2739. }
  2740. static void __exit vmx_exit(void)
  2741. {
  2742. __free_page(vmx_msr_bitmap);
  2743. __free_page(vmx_io_bitmap_b);
  2744. __free_page(vmx_io_bitmap_a);
  2745. kvm_exit();
  2746. }
  2747. module_init(vmx_init)
  2748. module_exit(vmx_exit)